# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | PIC                                                                      |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 20MHz                                                                    |
| Connectivity               | -                                                                        |
| Peripherals                | POR, WDT                                                                 |
| Number of I/O              | 20                                                                       |
| Program Memory Size        | 768B (512 x 12)                                                          |
| Program Memory Type        | OTP                                                                      |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 24 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                              |
| Data Converters            | -                                                                        |
| Oscillator Type            | External                                                                 |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                        |
| Mounting Type              | Through Hole                                                             |
| Package / Case             | 28-DIP (0.600", 15.24mm)                                                 |
| Supplier Device Package    | 28-PDIP                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16c55-hsi-p |
|                            |                                                                          |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### 3.0 ARCHITECTURAL OVERVIEW

The high performance of the PIC16C5X family can be attributed to a number of architectural features commonly found in RISC microprocessors. To begin with, the PIC16C5X uses a Harvard architecture in which program and data are accessed on separate buses. This improves bandwidth over traditional von Neumann architecture where program and data are fetched on the same bus. Separating program and data memory further allows instructions to be sized differently than the 8-bit wide data word. Instruction opcodes are 12 bits wide making it possible to have all single word instructions. A 12-bit wide program memory access bus fetches a 12-bit instruction in a single cycle. A twostage pipeline overlaps fetch and execution of instructions. Consequently, all instructions (33) execute in a single cycle except for program branches.

The PIC16C54/CR54 and PIC16C55 address 512 x 12 of program memory, the PIC16C56/CR56 address 1K x 12 of program memory, and the PIC16C57/CR57 and PIC16C58/CR58 address 2K x 12 of program memory. All program memory is internal.

The PIC16C5X can directly or indirectly address its register files and data memory. All special function registers including the program counter are mapped in the data memory. The PIC16C5X has a highly orthogonal (symmetrical) instruction set that makes it possible to carry out any operation on any register using any addressing mode. This symmetrical nature and lack of 'special optimal situations' make programming with the PIC16C5X simple yet efficient. In addition, the learning curve is reduced significantly. The PIC16C5X device contains an 8-bit ALU and working register. The ALU is a general purpose arithmetic unit. It performs arithmetic and Boolean functions between data in the working register and any register file.

The ALU is 8 bits wide and capable of addition, subtraction, shift and logical operations. Unless otherwise mentioned, arithmetic operations are two's complement in nature. In two-operand instructions, typically one operand is the W (working) register. The other operand is either a file register or an immediate constant. In single operand instructions, the operand is either the W register or a file register.

The W register is an 8-bit working register used for ALU operations. It is not an addressable register.

Depending on the instruction executed, the ALU may affect the values of the Carry (C), Digit Carry (DC), and Zero (Z) bits in the STATUS register. The C and DC bits operate as a borrow and digit borrow out bit, respectively, in subtraction. See the SUBWF and ADDWF instructions for examples.

A simplified block diagram is shown in Figure 3-1, with the corresponding device pins described in Table 3-1 (for PIC16C54/56/58) and Table 3-2 (for PIC16C55/57).

NOTES:

#### 4.3 External Crystal Oscillator Circuit

Either a prepackaged oscillator or a simple oscillator circuit with TTL gates can be used as an external crystal oscillator circuit. Prepackaged oscillators provide a wide operating range and better stability. A welldesigned crystal oscillator will provide good performance with TTL gates. Two types of crystal oscillator circuits can be used: one with parallel resonance, or one with series resonance.

Figure 4-3 shows an implementation example of a parallel resonant oscillator circuit. The circuit is designed to use the fundamental frequency of the crystal. The 74AS04 inverter performs the 180-degree phase shift that a parallel oscillator requires. The 4.7 k $\Omega$  resistor provides the negative feedback for stability. The 10 k $\Omega$  potentiometers bias the 74AS04 in the linear region. This circuit could be used for external oscillator designs.

FIGURE 4-3: EXAMPLE OF EXTERNAL PARALLEL RESONANT CRYSTAL OSCILLATOR CIRCUIT (USING XT, HS OR LP OSCILLATOR MODE)



Figure 4-4 shows a series resonant oscillator circuit. This circuit is also designed to use the fundamental frequency of the crystal. The inverter performs a 180-degree phase shift in a series resonant oscillator circuit. The 330 k $\Omega$  resistors provide the negative feedback to bias the inverters in their linear region.



#### 6.3 STATUS Register

This register contains the arithmetic status of the ALU, the RESET status and the page preselect bits for program memories larger than 512 words.

The STATUS Register can be the destination for any instruction, as with any other register. If the STATUS Register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. Furthermore, the TO and PD bits are not

writable. Therefore, the result of an instruction with the STATUS Register as destination may be different than intended.

For example, CLRF STATUS will clear the upper three bits and set the Z bit. This leaves the STATUS Register as  $000u \ u1uu$  (where u = unchanged).

It is recommended, therefore, that only BCF, BSF and MOVWF instructions be used to alter the STATUS Register because these instructions do not affect the Z, DC or C bits from the STATUS Register. For other instructions which do affect STATUS Bits, see Section 10.0, Instruction Set Summary.

#### REGISTER 6-1: STATUS REGISTER (ADDRESS: 03h)

|          | R/W-0                                                                                                                                                         | R/W-0                              | R/W-0        | R-1          | R-1                        | R/W-x         | R/W-x          | R/W-x          |  |  |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|--------------|--------------|----------------------------|---------------|----------------|----------------|--|--|
|          | PA2                                                                                                                                                           | PA1                                | PA0          | TO           | PD                         | Z             | DC             | С              |  |  |
|          | bit 7                                                                                                                                                         |                                    |              |              |                            |               |                | bit 0          |  |  |
| bit 7:   | PA2: This bit                                                                                                                                                 | unused at th                       | is time.     |              |                            |               |                |                |  |  |
|          |                                                                                                                                                               | A2 bit as a ge<br>with future pr   |              | e read/write | bit is not recor           | mmended, sir  | nce this may a | affect upward  |  |  |
| bit 6-5: |                                                                                                                                                               |                                    |              | -            | CR56)(PIC16                |               |                | 58)            |  |  |
|          |                                                                                                                                                               |                                    |              |              | 16C57/CR57,<br>16C57/CR57, |               |                |                |  |  |
|          |                                                                                                                                                               | (400h - 5FFh                       |              |              |                            | FIC 10C30/C   | N00            |                |  |  |
|          | 11 = Page 3                                                                                                                                                   | (600h - 7FFh                       | •            |              |                            |               |                |                |  |  |
|          | Each page is                                                                                                                                                  |                                    | deperal pur  | ose read/wr  | ite bits in devi           | ices which do | not use them   | for program    |  |  |
|          |                                                                                                                                                               |                                    |              |              | affect upward              |               |                |                |  |  |
| bit 4:   | TO: Time-ou                                                                                                                                                   |                                    |              | ,            | •                          |               |                |                |  |  |
|          |                                                                                                                                                               | ver-up, CLRWI<br>ime-out occur     |              | , or sleep i | nstruction                 |               |                |                |  |  |
| bit 3:   | PD: Power-d                                                                                                                                                   | lown bit                           |              |              |                            |               |                |                |  |  |
|          | •                                                                                                                                                             | ver-up or by tl<br>ution of the SI |              |              |                            |               |                |                |  |  |
| bit 2:   | Z: Zero bit                                                                                                                                                   |                                    |              |              |                            |               |                |                |  |  |
|          |                                                                                                                                                               | lt of an arithm<br>It of an arithm |              |              |                            |               |                |                |  |  |
| bit 1:   | DC: Digit car                                                                                                                                                 | ry/borrow bit                      | (for ADDWF a | nd SUBWF in  | structions)                |               |                |                |  |  |
|          | ADDWF                                                                                                                                                         |                                    |              |              |                            |               |                |                |  |  |
|          | <ul> <li>1 = A carry from the 4th low order bit of the result occurred</li> <li>0 = A carry from the 4th low order bit of the result did not occur</li> </ul> |                                    |              |              |                            |               |                |                |  |  |
|          | SUBWF                                                                                                                                                         |                                    |              |              |                            |               |                |                |  |  |
|          | 1 = A borrow from the 4th low order bit of the result did not occur                                                                                           |                                    |              |              |                            |               |                |                |  |  |
|          |                                                                                                                                                               | from the 4th                       |              |              |                            |               |                |                |  |  |
| bit 0:   | •                                                                                                                                                             | row bit (for AI                    |              |              | F instructions             |               | _              |                |  |  |
|          | <b>ADDWF</b><br>1 = A carry o                                                                                                                                 | ocurred                            |              | orrow did n  | ot occur                   | RRF or RLI    |                | , respectively |  |  |
|          | $\pm = \pi \operatorname{carry} 0$                                                                                                                            | locurrou                           | / · ·        |              |                            |               |                |                |  |  |

| Legena:           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
| -n = Value at POR | 1 = bit is set   | 0 = bit is cleared        | x = bit is unknown |

#### 8.1 Using Timer0 with an External Clock

When an external clock input is used for Timer0, it must meet certain requirements. The external clock requirement is due to internal phase clock (Tosc) synchronization. Also, there is a delay in the actual incrementing of Timer0 after synchronization.

#### 8.1.1 EXTERNAL CLOCK SYNCHRONIZATION

When no prescaler is used, the external clock input is the same as the prescaler output. The synchronization of T0CKI with the internal phase clocks is accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the internal phase clocks (Figure 8-5). Therefore, it is necessary for T0CKI to be high for at least 2Tosc (and a small RC delay of 20 ns) and low for at least 2Tosc (and a small RC delay of 20 ns). Refer to the electrical specification of the desired device. When a prescaler is used, the external clock input is divided by the asynchronous ripple counter-type prescaler so that the prescaler output is symmetrical. For the external clock to meet the sampling requirement, the ripple counter must be taken into account. Therefore, it is necessary for TOCKI to have a period of at least 4Tosc (and a small RC delay of 40 ns) divided by the prescaler value. The only requirement on TOCKI high and low time is that they do not violate the minimum pulse width requirement of 10 ns. Refer to parameters 40, 41 and 42 in the electrical specification of the desired device.

#### 8.1.2 TIMER0 INCREMENT DELAY

Since the prescaler output is synchronized with the internal clocks, there is a small delay from the time the external clock edge occurs to the time the Timer0 module is actually incremented. Figure 8-5 shows the delay from the external clock edge to the timer incrementing.



Belay from clock input change to Timer0 increment is 3 lose to 7 lose (duration of Q = lose). There the error in measuring the interval between two edges on Timer0 input = ± 4 Tose max.

#### 9.1 Configuration Bits

Configuration bits can be programmed to select various device configurations. Two bits are for the selection of the oscillator type and one bit is the Watchdog Timer enable bit. Nine bits are code protection bits for the PIC16C54A, PIC16CR54A, PIC16C55A, PIC16C56A, PIC16CR56A, PIC16CR57C, PIC16CR57C, PIC16CR57C,

PIC16C58B, and PIC16CR58B devices (Register 9-1). One bit is for code protection for the PIC16C54, PIC16C55, PIC16C56 and PIC16C57 devices (Register 9-2).

QTP or ROM devices have the oscillator configuration programmed at the factory and these parts are tested accordingly (see "Product Identification System" diagrams in the back of this data sheet).

#### REGISTER 9-1: CONFIGURATION WORD FOR PIC16C54A/CR54A/C54C/CR54C/C55A/C56A/ CR56A/C57C/CR57C/C58B/CR58B

| CP     | CP | CP | CP | CP | CP | CP | CP | CP | WDTE | FOSC1 | FOSC0 |
|--------|----|----|----|----|----|----|----|----|------|-------|-------|
| bit 11 |    |    |    |    |    |    |    |    |      |       | bit 0 |

bit 11-3: CP: Code Protection Bit

- 1 = Code protection off
  - 0 =Code protection on
- bit 2: WDTE: Watchdog timer enable bit
  - 1 = WDT enabled
  - 0 = WDT disabled

#### bit 1-0: FOSC1:FOSC0: Oscillator Selection Bit

- 00 = LP oscillator
- 01 = XT oscillator
- 10 = HS oscillator
- 11 = RC oscillator

## **Note 1:** Refer to the PIC16C5X Programming Specification (Literature Number DS30190) to determine how to access the configuration word.

| Legend:           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
| -n = Value at POR | 1 = bit is set   | 0 = bit is cleared        | x = bit is unknown |

| BSF                                                        | Bit Set f                                                          |              |         |  |  |  |  |  |
|------------------------------------------------------------|--------------------------------------------------------------------|--------------|---------|--|--|--|--|--|
| Syntax:                                                    | [label] BSF f,b                                                    |              |         |  |  |  |  |  |
| Operands:                                                  | $\begin{array}{l} 0 \leq f \leq 31 \\ 0 \leq b \leq 7 \end{array}$ |              |         |  |  |  |  |  |
| Operation:                                                 | $1 \rightarrow (f < b$                                             | >)           |         |  |  |  |  |  |
| Status Affected:                                           | None                                                               |              |         |  |  |  |  |  |
| Encoding:                                                  | 0101 bbbf ffff                                                     |              |         |  |  |  |  |  |
| Description:                                               | Bit 'b' in ı                                                       | register 'f' | is set. |  |  |  |  |  |
| Words:                                                     | 1                                                                  |              |         |  |  |  |  |  |
| Cycles:                                                    | 1                                                                  |              |         |  |  |  |  |  |
| Example: BSF FLAG_REG, 7                                   |                                                                    |              |         |  |  |  |  |  |
| Before Instruction<br>FLAG_REG = 0x0A<br>After Instruction |                                                                    |              |         |  |  |  |  |  |
| FLAG_F                                                     | REG = 0                                                            | IXOA         |         |  |  |  |  |  |

| BTFSC                                                  | Bit Test f, Skip if Clear                                                                                                                                                                                                                                            |  |  |  |  |  |
|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:                                                | [label] BTFSC f,b                                                                                                                                                                                                                                                    |  |  |  |  |  |
| Operands:                                              | $\begin{array}{l} 0 \leq f \leq 31 \\ 0 \leq b \leq 7 \end{array}$                                                                                                                                                                                                   |  |  |  |  |  |
| Operation:                                             | skip if $(f < b >) = 0$                                                                                                                                                                                                                                              |  |  |  |  |  |
| Status Affected:                                       | None                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| Encoding:                                              | 0110 bbbf ffff                                                                                                                                                                                                                                                       |  |  |  |  |  |
| Description:                                           | If bit 'b' in register 'f' is 0 then the<br>next instruction is skipped.<br>If bit 'b' is 0 then the next instruc-<br>tion fetched during the current<br>instruction execution is discarded,<br>and a NOP is executed instead,<br>making this a 2-cycle instruction. |  |  |  |  |  |
| Words:                                                 | 1                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| Cycles:                                                | 1(2)                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| Example:                                               | HERE BTFSC FLAG,1<br>FALSE GOTO PROCESS_CODE<br>TRUE •<br>•                                                                                                                                                                                                          |  |  |  |  |  |
| Before Instru                                          | uction                                                                                                                                                                                                                                                               |  |  |  |  |  |
| PC<br>After Instruct<br>if FLAG<br>PC<br>if FLAG<br>PC | <pre>&lt;1&gt; = 0,<br/>= address (TRUE);</pre>                                                                                                                                                                                                                      |  |  |  |  |  |

| BTFSS                                    | Bit Test f, Skip if Set                                                                                                                                                                                                                                                   |                         |                     |     |  |  |  |
|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|---------------------|-----|--|--|--|
| Syntax:                                  | [label]                                                                                                                                                                                                                                                                   | BTFSS f                 | ,b                  |     |  |  |  |
| Operands:                                | $0 \le f \le 31$                                                                                                                                                                                                                                                          |                         |                     |     |  |  |  |
|                                          | $0 \leq b < 7$                                                                                                                                                                                                                                                            |                         |                     |     |  |  |  |
| Operation:                               | skip if (f<                                                                                                                                                                                                                                                               | skip if (f <b>) = 1</b> |                     |     |  |  |  |
| Status Affected:                         | None                                                                                                                                                                                                                                                                      |                         |                     |     |  |  |  |
| Encoding:                                | 0111                                                                                                                                                                                                                                                                      | bbbf                    | ffff                |     |  |  |  |
| Description:                             | If bit 'b' in register 'f' is '1' then the<br>next instruction is skipped.<br>If bit 'b' is '1', then the next instruc-<br>tion fetched during the current<br>instruction execution, is discarded<br>and a NOP is executed instead,<br>making this a 2-cycle instruction. |                         |                     |     |  |  |  |
| Words:                                   | 1                                                                                                                                                                                                                                                                         |                         |                     |     |  |  |  |
| Cycles:                                  | 1(2)                                                                                                                                                                                                                                                                      |                         |                     |     |  |  |  |
| Example:                                 | HERE<br>FALSE<br>TRUE                                                                                                                                                                                                                                                     | BTFSS<br>GOTO<br>•      | FLAG,1<br>PROCESS_C | ODE |  |  |  |
| Before Inst                              | ruction                                                                                                                                                                                                                                                                   |                         |                     |     |  |  |  |
| PC<br>After Instru                       | =                                                                                                                                                                                                                                                                         | addres                  | SS (HERE)           |     |  |  |  |
| After Instru<br>If FLAG<br>PC<br>if FLAG | <1> =                                                                                                                                                                                                                                                                     | 0,<br>addres<br>1,      | SS (FALSE);         |     |  |  |  |
| PC                                       | =                                                                                                                                                                                                                                                                         | addres                  | SS (TRUE)           |     |  |  |  |

| GOTO                                      | Unconditional Branch                                                                                                                                                                        |      |      |  |  |  |  |
|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|--|--|--|--|
| Syntax:                                   | [ label ]                                                                                                                                                                                   | GOTO | k    |  |  |  |  |
| Operands:                                 | $0 \leq k \leq 511$                                                                                                                                                                         |      |      |  |  |  |  |
| Operation:                                | $k \rightarrow PC < 8:0>;$<br>STATUS<6:5> $\rightarrow PC < 10:9>$                                                                                                                          |      |      |  |  |  |  |
| Status Affected:                          | None                                                                                                                                                                                        |      |      |  |  |  |  |
| Encoding:                                 | 101k                                                                                                                                                                                        | kkkk | kkkk |  |  |  |  |
| Description:                              | GOTO is an unconditional branch.<br>The 9-bit immediate value is<br>loaded into PC bits <8:0>. The<br>upper bits of PC are loaded from<br>STATUS<6:5>. GOTO is a two-<br>cycle instruction. |      |      |  |  |  |  |
| Words:                                    | 1                                                                                                                                                                                           |      |      |  |  |  |  |
| Cycles:                                   | 2                                                                                                                                                                                           |      |      |  |  |  |  |
| Example:                                  | GOTO TH                                                                                                                                                                                     | IERE |      |  |  |  |  |
| After Instruction<br>PC = address (THERE) |                                                                                                                                                                                             |      |      |  |  |  |  |

| INCF                                                    | Increment f                                                                                                                                                          |  |  |  |  |  |  |
|---------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Syntax:                                                 | [label] INCF f,d                                                                                                                                                     |  |  |  |  |  |  |
| Operands:                                               | $\begin{array}{l} 0 \leq f \leq 31 \\ d  \in  [0,1] \end{array}$                                                                                                     |  |  |  |  |  |  |
| Operation:                                              | (f) + 1 $\rightarrow$ (dest)                                                                                                                                         |  |  |  |  |  |  |
| Status Affected:                                        | Z                                                                                                                                                                    |  |  |  |  |  |  |
| Encoding:                                               | 0010 10df ffff                                                                                                                                                       |  |  |  |  |  |  |
| Description:                                            | The contents of register 'f' are<br>incremented. If 'd' is 0 the result is<br>placed in the W register. If 'd' is 1<br>the result is placed back in<br>register 'f'. |  |  |  |  |  |  |
| Words:                                                  | 1                                                                                                                                                                    |  |  |  |  |  |  |
| Cycles:                                                 | 1                                                                                                                                                                    |  |  |  |  |  |  |
| Example:                                                | INCF CNT, 1                                                                                                                                                          |  |  |  |  |  |  |
| Before Instru<br>CNT<br>Z<br>After Instruct<br>CNT<br>Z | = 0xFF<br>= 0                                                                                                                                                        |  |  |  |  |  |  |

| INCFSZ                               | Increment f, Skip if 0                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:                              | [label] INCFSZ f,d                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| Operands:                            | $\begin{array}{l} 0 \leq f \leq 31 \\ d  \in  [0,1] \end{array}$                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| Operation:                           | (f) + 1 $\rightarrow$ (dest), skip if result = 0                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| Status Affected:                     | None                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| Encoding:                            | 0011 11df ffff                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| Description:                         | The contents of register 'f' are<br>incremented. If 'd' is 0 the result is<br>placed in the W register. If 'd' is 1<br>the result is placed back in<br>register 'f'.<br>If the result is 0, then the next<br>instruction, which is already<br>fetched, is discarded and a NOP is<br>executed instead making it a two-<br>cycle instruction. |  |  |  |  |  |
| Words:                               | 1                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| Cycles:                              | 1(2)                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| Example:                             | HERE INCFSZ CNT, 1<br>GOTO LOOP<br>CONTINUE •<br>•<br>•                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| Before Instru<br>PC<br>After Instruc | = address (HERE)                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| CNT<br>if CNT<br>PC<br>if CNT<br>PC  | <pre>= CNT + 1;<br/>= 0,<br/>= address (CONTINUE);<br/>≠ 0,<br/>= address (HERE +1)</pre>                                                                                                                                                                                                                                                   |  |  |  |  |  |

#### 11.8 MPLAB ICD In-Circuit Debugger

Microchip's In-Circuit Debugger, MPLAB ICD, is a powerful, low cost, run-time development tool. This tool is based on the FLASH PIC MCUs and can be used to develop for this and other PIC microcontrollers. The MPLAB ICD utilizes the in-circuit debugging capability built into the FLASH devices. This feature, along with Microchip's In-Circuit Serial Programming<sup>TM</sup> protocol, offers cost-effective in-circuit FLASH debugging from the graphical user interface of the MPLAB Integrated Development Environment. This enables a designer to develop and debug source code by watching variables, single-stepping and setting break points. Running at full speed enables testing hardware in real-time.

#### 11.9 PRO MATE II Universal Device Programmer

The PRO MATE II universal device programmer is a full-featured programmer, capable of operating in Stand-alone mode, as well as PC-hosted mode. The PRO MATE II device programmer is CE compliant.

The PRO MATE II device programmer has programmable VDD and VPP supplies, which allow it to verify programmed memory at VDD min and VDD max for maximum reliability. It has an LCD display for instructions and error messages, keys to enter commands and a modular detachable socket assembly to support various package types. In Stand-alone mode, the PRO MATE II device programmer can read, verify, or program PIC devices. It can also set code protection in this mode.

#### 11.10 PICSTART Plus Entry Level Development Programmer

The PICSTART Plus development programmer is an easy-to-use, low cost, prototype programmer. It connects to the PC via a COM (RS-232) port. MPLAB Integrated Development Environment software makes using the programmer simple and efficient.

The PICSTART Plus development programmer supports all PIC devices with up to 40 pins. Larger pin count devices, such as the PIC16C92X and PIC17C76X, may be supported with an adapter socket. The PICSTART Plus development programmer is CE compliant.

#### 11.11 PICDEM 1 Low Cost PIC MCU Demonstration Board

The PICDEM 1 demonstration board is a simple board which demonstrates the capabilities of several of Microchip's microcontrollers. The microcontrollers supported are: PIC16C5X (PIC16C54 to PIC16C58A). PIC16C61, PIC16C62X, PIC16C71, PIC16C8X, PIC17C42, PIC17C43 and PIC17C44. All necessary hardware and software is included to run basic demo programs. The user can program the sample microcontrollers provided with the PICDEM 1 demonstration board on a PRO MATE II device programmer, or a PICSTART Plus development programmer, and easily test firmware. The user can also connect the PICDEM 1 demonstration board to the MPLAB ICE incircuit emulator and download the firmware to the emulator for testing. A prototype area is available for the user to build some additional hardware and connect it to the microcontroller socket(s). Some of the features include an RS-232 interface, a potentiometer for simulated analog input, push button switches and eight LEDs connected to PORTB.

#### 11.12 PICDEM 2 Low Cost PIC16CXX Demonstration Board

The PICDEM 2 demonstration board is a simple demonstration board that supports the PIC16C62, PIC16C64, PIC16C65, PIC16C73 and PIC16C74 microcontrollers. All the necessary hardware and software is included to run the basic demonstration programs. The user can program the sample microcontrollers provided with the PICDEM 2 demonstration board on a PRO MATE II device programmer, or a PICSTART Plus development programmer, and easily test firmware. The MPLAB ICE in-circuit emulator may also be used with the PICDEM 2 demonstration board to test firmware. A prototype area has been provided to the user for adding additional hardware and connecting it to the microcontroller socket(s). Some of the features include a RS-232 interface, push button switches, a potentiometer for simulated analog input, a serial EEPROM to demonstrate usage of the  $I^2C^{TM}$  bus and separate headers for connection to an LCD module and a keypad.



#### FIGURE 13-4: RESET, WATCHDOG TIMER, AND DEVICE RESET TIMER TIMING - PIC16CR54A

#### TABLE 13-3: RESET, WATCHDOG TIMER, AND DEVICE RESET TIMER - PIC16CR54A

| AC CharacteristicsStandard Operating Conditions (unless otherwise specified)<br>Operating Temperature $0^{\circ}C \le TA \le +70^{\circ}C$ for commercial<br>$-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial<br>$-40^{\circ}C \le TA \le +125^{\circ}C$ for extended |        |                                                  |      |      |      |       |                   |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------------------------------------------------|------|------|------|-------|-------------------|
| Param<br>No.                                                                                                                                                                                                                                                               | Symbol | Characteristic                                   | Min  | Тур† | Max  | Units | Conditions        |
| 30                                                                                                                                                                                                                                                                         | TmcL   | MCLR Pulse Width (low)                           | 1.0* |      |      | μS    | VDD = 5.0V        |
| 31                                                                                                                                                                                                                                                                         | Twdt   | Watchdog Timer Time-out Period<br>(No Prescaler) | 7.0* | 18*  | 40*  | ms    | VDD = 5.0V (Comm) |
| 32                                                                                                                                                                                                                                                                         | Tdrt   | Device Reset Timer Period                        | 7.0* | 18*  | 30*  | ms    | VDD = 5.0V (Comm) |
| 34                                                                                                                                                                                                                                                                         | Tioz   | I/O Hi-impedance from MCLR Low                   | _    | _    | 1.0* | μS    |                   |

These parameters are characterized but not tested.

† Data in the Typical ("Typ") column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

#### FIGURE 14-9: VTH (INPUT THRESHOLD VOLTAGE) OF I/O PINS vs. VDD







#### TABLE 14-2: INPUT CAPACITANCE FOR PIC16C54/56

| Pin         | Typical Capa | Typical Capacitance (pF) |  |  |  |
|-------------|--------------|--------------------------|--|--|--|
| F111        | 18L PDIP     | 18L SOIC                 |  |  |  |
| RA port     | 5.0          | 4.3                      |  |  |  |
| RB port     | 5.0          | 4.3                      |  |  |  |
| MCLR        | 17.0         | 17.0                     |  |  |  |
| OSC1        | 4.0          | 3.5                      |  |  |  |
| OSC2/CLKOUT | 4.3          | 3.5                      |  |  |  |
| T0CKI       | 3.2          | 2.8                      |  |  |  |

All capacitance values are typical at  $25^{\circ}$ C. A part-to-part variation of ±25% (three standard deviations) should be taken into account.

| TABLE 14-3: | INPUT CAPACITANCE FOR |
|-------------|-----------------------|
|             | PIC16C55/57           |

|             | Typical Capa          | Typical Capacitance (pF) |  |  |  |
|-------------|-----------------------|--------------------------|--|--|--|
| Pin         | 28L PDIP<br>(600 mil) | 28L SOIC                 |  |  |  |
| RA port     | 5.2                   | 4.8                      |  |  |  |
| RB port     | 5.6                   | 4.7                      |  |  |  |
| RC port     | 5.0                   | 4.1                      |  |  |  |
| MCLR        | 17.0                  | 17.0                     |  |  |  |
| OSC1        | 6.6                   | 3.5                      |  |  |  |
| OSC2/CLKOUT | 4.6                   | 3.5                      |  |  |  |
| T0CKI       | 4.5                   | 3.5                      |  |  |  |

All capacitance values are typical at  $25^{\circ}$ C. A part-to-part variation of ±25% (three standard deviations) should be taken into account.



#### FIGURE 15-4: RESET, WATCHDOG TIMER, AND DEVICE RESET TIMER TIMING - PIC16C54A

#### TABLE 15-3: RESET, WATCHDOG TIMER, AND DEVICE RESET TIMER - PIC16C54A

|          | Standard Operating Conditions (unless otherwise specified) |                                                                           |                      |                  |           |            |                              |  |
|----------|------------------------------------------------------------|---------------------------------------------------------------------------|----------------------|------------------|-----------|------------|------------------------------|--|
|          |                                                            | Operating Temperature $0^{\circ}C \le TA \le +70^{\circ}C$ for commercial |                      |                  |           |            |                              |  |
| AC Chara | cteristics                                                 | -40                                                                       | $0^{\circ}C \leq TA$ | √≤ <b>+</b> 85°  | C for ind | dustrial   |                              |  |
|          |                                                            | -20                                                                       | $0^{\circ}C \leq TA$ | √≤ <b>+</b> 85°  | C for ind | dustrial - | - PIC16LV54A-02I             |  |
|          |                                                            | -40                                                                       | $0^{\circ}C \leq TA$ | ∖ ≤ <b>+</b> 125 | °C for e  | xtended    | ł                            |  |
| Param    |                                                            |                                                                           |                      |                  |           |            |                              |  |
| No.      | Symbol                                                     | Characteristic                                                            | Min                  | Тур†             | Мах       | Units      | Conditions                   |  |
| 30       | TmcL                                                       | MCLR Pulse Width (low)                                                    | 100*                 | _                | _         | ns         | VDD = 5.0V                   |  |
|          |                                                            |                                                                           | 1                    | —                | —         | μS         | VDD = 5.0V (PIC16LV54A only) |  |
| 31       | Twdt                                                       | Watchdog Timer Time-out                                                   | 9.0*                 | 18*              | 30*       | ms         | VDD = 5.0V (Comm)            |  |
|          |                                                            | Period (No Prescaler)                                                     |                      |                  |           |            |                              |  |
| 32       | Tdrt                                                       | Device Reset Timer Period                                                 | 9.0*                 | 18*              | 30*       | ms         | VDD = 5.0V (Comm)            |  |
| 34       | Tioz                                                       | I/O Hi-impedance from MCLR                                                | _                    | _                | 100*      | ns         |                              |  |
|          |                                                            | Low                                                                       | —                    |                  | 1μs       | —          | (PIC16LV54A only)            |  |

These parameters are characterized but not tested.

† Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

### 16.0 DEVICE CHARACTERIZATION - PIC16C54A

The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.

"Typical" represents the mean of the distribution at 25°C. "Maximum" or "minimum" represents (mean +  $3\sigma$ ) or (mean -  $3\sigma$ ) respectively, where  $\sigma$  is a standard deviation, over the whole temperature range.



FIGURE 16-1: TYPICAL RC OSCILLATOR FREQUENCY vs. TEMPERATURE

| TABLE 16-1: | RC OSCILLATOR FREQUENCIES |
|-------------|---------------------------|
|-------------|---------------------------|

| Сехт   | Rext | Average<br>Fosc @ 5 V, 25°C |       |  |
|--------|------|-----------------------------|-------|--|
| 20 pF  | 3.3K | 5 MHz                       | ± 27% |  |
|        | 5K   | 3.8 MHz                     | ± 21% |  |
|        | 10K  | 2.2 MHz                     | ± 21% |  |
|        | 100K | 262 kHz                     | ± 31% |  |
| 100 pF | 3.3K | 1.6 MHz                     | ± 13% |  |
|        | 5K   | 1.2 MHz                     | ± 13% |  |
|        | 10K  | 684 kHz                     | ± 18% |  |
|        | 100K | 71 kHz                      | ± 25% |  |
| 300 pF | 3.3K | 660 kHz                     | ± 10% |  |
|        | 5.0K | 484 kHz                     | ± 14% |  |
|        | 10K  | 267 kHz                     | ± 15% |  |
|        | 100K | 29 kHz                      | ± 19% |  |

The frequencies are measured on DIP packages.

The percentage variation indicated here is part-to-part variation due to normal process distribution. The variation indicated is  $\pm 3$  standard deviation from average value for VDD = 5V.

## PIC16C5X

#### FIGURE 16-5: TYPICAL IPD vs. VDD, WATCHDOG DISABLED (25°C)









## FIGURE 17-8: RESET, WATCHDOG TIMER, AND DEVICE RESET TIMER TIMING - PIC16C5X, PIC16CR5X

#### TABLE 17-3: RESET, WATCHDOG TIMER, AND DEVICE RESET TIMER - PIC16C5X, PIC16CR5X

| AC Charac    | AC Characteristics Standard Operating Conditions (unless otherwise specified)<br>Operating Temperature<br>$-40^{\circ}C \le TA \le +70^{\circ}C$ for commercial<br>$-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial<br>$-40^{\circ}C \le TA \le +125^{\circ}C$ for extended |                                                  |                                              |      |       |    |                   |  |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|----------------------------------------------|------|-------|----|-------------------|--|
| Param<br>No. | Symbol                                                                                                                                                                                                                                                                           | Characteristic                                   | Characteristic Min Typ† Max Units Conditions |      |       |    |                   |  |
| 30           | TmcL                                                                                                                                                                                                                                                                             | MCLR Pulse Width (low)                           | 1000*                                        |      | _     | ns | VDD = 5.0V        |  |
| 31           | Twdt                                                                                                                                                                                                                                                                             | Watchdog Timer Time-out Period<br>(No Prescaler) | 9.0*                                         | 18*  | 30*   | ms | VDD = 5.0V (Comm) |  |
| 32           | Tdrt                                                                                                                                                                                                                                                                             | Device Reset Timer Period                        | 9.0*                                         | 18*  | 30*   | ms | VDD = 5.0V (Comm) |  |
| 34           | Tioz                                                                                                                                                                                                                                                                             | I/O Hi-impedance from MCLR Low                   | 100*                                         | 300* | 1000* | ns |                   |  |

\* These parameters are characterized but not tested.

† Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

© 1997-2013 Microchip Technology Inc.

#### **FIGURE 17-9:** TIMER0 CLOCK TIMINGS - PIC16C5X, PIC16CR5X



#### **TABLE 17-4:** TIMER0 CLOCK REQUIREMENTS - PIC16C5X, PIC16CR5X

| ļ            | AC CharacteristicsStandard Operating Conditions (unless otherwise specified)<br>Operating Temperature $0^{\circ}C \le TA \le +70^{\circ}C$ for commercial<br>$-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial<br>$-40^{\circ}C \le TA \le +125^{\circ}C$ for extended |                                          |                              |      |     |       | nercial<br>trial                                               |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|------------------------------|------|-----|-------|----------------------------------------------------------------|
| Param<br>No. | Symbol                                                                                                                                                                                                                                                                     | Characteristic                           | Min                          | Тур† | Max | Units | Conditions                                                     |
| 40           | Tt0H                                                                                                                                                                                                                                                                       | T0CKI High Pulse Width<br>- No Prescaler | 0.5 Tcy + 20*                |      | _   | ns    |                                                                |
|              |                                                                                                                                                                                                                                                                            | - With Prescaler                         | 10*                          | _    | —   | ns    |                                                                |
| 41           | TtOL                                                                                                                                                                                                                                                                       | T0CKI Low Pulse Width<br>- No Prescaler  | 0.5 Tcy + 20*                | _    | _   | ns    |                                                                |
|              |                                                                                                                                                                                                                                                                            | - With Prescaler                         | 10*                          | _    | _   | ns    |                                                                |
| 42           | Tt0P                                                                                                                                                                                                                                                                       | T0CKI Period                             | 20 or <u>Tcy + 40</u> *<br>N | _    |     | ns    | Whichever is greater.<br>N = Prescale Value<br>(1, 2, 4,, 256) |

These parameters are characterized but not tested.

† Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

### 18.0 DEVICE CHARACTERIZATION - PIC16LC54A

The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.

"Typical" represents the mean of the distribution at 25°C. "Maximum" or "minimum" represents (mean +  $3\sigma$ ) or (mean -  $3\sigma$ ) respectively, where  $\sigma$  is a standard deviation, over the whole temperature range.



FIGURE 18-1: TYPICAL RC OSCILLATOR FREQUENCY vs. TEMPERATURE

#### TABLE 18-1: RC OSCILLATOR FREQUENCIES

| Сехт   | Rext | Average<br>Fosc @ 5V, 25°C |       |  |
|--------|------|----------------------------|-------|--|
| 20 pF  | 3.3K | 5 MHz                      | ± 27% |  |
|        | 5K   | 3.8 MHz                    | ± 21% |  |
|        | 10K  | 2.2 MHz                    | ± 21% |  |
|        | 100K | 262 kHz                    | ± 31% |  |
| 100 pF | 3.3K | 1.63 MHz                   | ± 13% |  |
|        | 5K   | 1.2 MHz                    | ± 13% |  |
|        | 10K  | 684 kHz                    | ± 18% |  |
|        | 100K | 71 kHz                     | ± 25% |  |
| 300 pF | 3.3K | 660 kHz                    | ± 10% |  |
|        | 5.0K | 484 kHz                    | ± 14% |  |
|        | 10K  | 267 kHz                    | ± 15% |  |
|        | 100K | 29 kHz                     | ± 19% |  |

The frequencies are measured on DIP packages.

The percentage variation indicated here is part-to-part variation due to normal process distribution. The variation indicated is  $\pm 3$  standard deviation from average value for VDD = 5V.

# PIC16C5X

FIGURE 19-1: PIC16C54C/C55A/C56A/C57C/C58B-40 VOLTAGE-FREQUENCY GRAPH,  $0^{\circ}C \le T_A \le +70^{\circ}C$ 





- **2:** The maximum rated speed of the part limits the permissible combinations of voltage and frequency. Please reference the Product Identification System section for the maximum rated speed of the parts.
- **3:** Operation between 20 to 40 MHz requires the following:
  - VDD between 4.5V. and 5.5V
  - OSC1 externally driven
  - OSC2 not connected
  - HS mode
  - Commercial temperatures

Devices qualified for 40 MHz operation have -40 designation (ex: PIC16C54C-40/P).

4: For operation between DC and 20 MHz, see Section 17.1.



#### TABLE 20-1: INPUT CAPACITANCE

| Pin         | Typical Capacitance (pF) |          |  |  |  |
|-------------|--------------------------|----------|--|--|--|
| FIII        | 18L PDIP                 | 18L SOIC |  |  |  |
| RA port     | 5.0                      | 4.3      |  |  |  |
| RB port     | 5.0                      | 4.3      |  |  |  |
| MCLR        | 17.0                     | 17.0     |  |  |  |
| OSC1        | 4.0                      | 3.5      |  |  |  |
| OSC2/CLKOUT | 4.3                      | 3.5      |  |  |  |
| тоскі       | 3.2                      | 2.8      |  |  |  |

All capacitance values are typical at  $25^{\circ}$ C. A part-to-part variation of ±25% (three standard deviations) should be taken into account.

