



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Details                    |                                                                           |
|----------------------------|---------------------------------------------------------------------------|
| Product Status             | Active                                                                    |
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 40MHz                                                                     |
| Connectivity               | -                                                                         |
| Peripherals                | POR, WDT                                                                  |
| Number of I/O              | 20                                                                        |
| Program Memory Size        | 768B (512 x 12)                                                           |
| Program Memory Type        | ОТР                                                                       |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 24 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 2.5V ~ 6.25V                                                              |
| Data Converters            | -                                                                         |
| Oscillator Type            | External                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Through Hole                                                              |
| Package / Case             | 28-DIP (0.300", 7.62mm)                                                   |
| Supplier Device Package    | 28-SPDIP                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16c55-lpi-sp |
|                            |                                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### FIGURE 3-1: PIC16C5X SERIES BLOCK DIAGRAM

# 4.4 RC Oscillator

For timing insensitive applications, the RC device option offers additional cost savings. The RC oscillator frequency is a function of the supply voltage, the resistor (REXT) and capacitor (CEXT) values, and the operating temperature. In addition to this, the oscillator frequency will vary from unit to unit due to normal process parameter variation. Furthermore, the difference in lead frame capacitance between package types will also affect the oscillation frequency, especially for low CEXT values. The user also needs to take into account variation due to tolerance of external R and C components used.

Figure 4-5 shows how the R/C combination is connected to the PIC16C5X. For REXT values below 2.2 k $\Omega$ , the oscillator operation may become unstable, or stop completely. For very high REXT values (e.g., 1 M $\Omega$ ) the oscillator becomes sensitive to noise, humidity and leakage. Thus, we recommend keeping REXT between 3 k $\Omega$  and 100 k $\Omega$ .

Although the oscillator will operate with no external capacitor (CEXT = 0 pF), we recommend using values above 20 pF for noise and stability reasons. With no or small external capacitance, the oscillation frequency can vary dramatically due to changes in external capacitances, such as PCB trace capacitance or package lead frame capacitance.

The Electrical Specifications sections show RC frequency variation from part to part due to normal process variation. The variation is larger for larger R (since leakage current variation will affect RC frequency more for large R) and for smaller C (since variation of input capacitance will affect RC frequency more).

Also, see the Electrical Specifications sections for variation of oscillator frequency due to VDD for given REXT/ CEXT values as well as frequency variation due to operating temperature for given R, C, and VDD values.

The oscillator frequency, divided by 4, is available on the OSC2/CLKOUT pin, and can be used for test purposes or to synchronize other logic.



**Note:** If you change from this device to another device, please verify oscillator characteristics in your application.

NOTES:

# 5.1 Power-On Reset (POR)

The PIC16C5X family incorporates on-chip Power-On Reset (POR) circuitry which provides an internal chip RESET for most power-up situations. To use this feature, the user merely ties the MCLR/VPP pin to VDD. A simplified block diagram of the on-chip Power-On Reset circuit is shown in Figure 5-1.

The Power-On Reset circuit and the Device Reset Timer (Section 5.2) circuit are closely related. On power-up, the RESET latch is set and the DRT is <u>RESET</u>. The DRT timer begins counting once it detects MCLR to be high. After the time-out period, which is typically 18 ms, it will RESET the reset latch and thus end the on-chip RESET signal.

A power-up example where MCLR is not tied to VDD is shown in Figure 5-3. VDD is allowed to rise and stabilize before bringing MCLR high. The chip will actually come out of reset TDRT msec after MCLR goes high.

In Figure 5-4, the on-chip Power-On Reset feature is being used (MCLR and VDD are tied together). The VDD is stable before the start-up timer times out and there is no problem in getting a proper RESET. However, Figure 5-5 depicts a problem situation where VDD rises too slowly. The time between when the DRT senses a high on the MCLR/VPP pin, and when the MCLR/VPP pin (and VDD) actually reach their full value, is too long. In this situation, when the start-up timer times out, VDD has not reached the VDD (min) value and the chip is, therefore, not guaranteed to function correctly. For such situations, we recommend that external RC circuits be used to achieve longer POR delay times (Figure 5-2).

Note: When the device starts normal operation (exits the RESET condition), device operating parameters (voltage, frequency, temperature, etc.) must be met to ensure operation. If these conditions are not met, the device must be held in RESET until the operating conditions are met.

For more information on PIC16C5X POR, see *Power-Up Considerations* - AN522 in the <u>Embedded Control Handbook</u>.

The POR circuit does not produce an internal RESET when VDD declines.

#### FIGURE 5-2:

#### EXTERNAL POWER-ON RESET CIRCUIT (FOR SLOW VDD POWER-UP)



- External Power-On Reset circuit is required only if VDD power-up is too slow. The diode D helps discharge the capacitor quickly when VDD powers down.
- R < 40 kΩ is recommended to make sure that voltage drop across R does not violate the device electrical specification.
- R1 =  $100\Omega$  to 1 k $\Omega$  will limit any current flowing into  $\overline{MCLR}$  from external capacitor C in the event of  $\overline{MCLR}$  pin breakdown due to Electrostatic Discharge (ESD) or Electrical Overstress (EOS).

# 6.2 Data Memory Organization

Data memory is composed of registers, or bytes of RAM. Therefore, data memory for a device is specified by its register file. The register file is divided into two functional groups: Special Function Registers and General Purpose Registers.

The Special Function Registers include the TMR0 register, the Program Counter (PC), the Status Register, the I/O registers (ports) and the File Select Register (FSR). In addition, Special Purpose Registers are used to control the I/O port configuration and prescaler options.

The General Purpose Registers are used for data and control information under command of the instructions.

For the PIC16C54, PIC16CR54, PIC16C56 and PIC16CR56, the register file is composed of 7 Special Function Registers and 25 General Purpose Registers (Figure 6-4).

For the PIC16C55, the register file is composed of 8 Special Function Registers and 24 General Purpose Registers.

For the PIC16C57 and PIC16CR57, the register file is composed of 8 Special Function Registers, 24 General Purpose Registers and up to 48 additional General Purpose Registers that may be addressed using a banking scheme (Figure 6-5).

For the PIC16C58 and PIC16CR58, the register file is composed of 7 Special Function Registers, 25 General Purpose Registers and up to 48 additional General Purpose Registers that may be addressed using a banking scheme (Figure 6-6).

#### 6.2.1 GENERAL PURPOSE REGISTER FILE

The register file is accessed either directly or indirectly through the File Select Register (FSR). The FSR Register is described in Section 6.7.

### FIGURE 6-4: PIC16C54, PIC16CR54, PIC16C55, PIC16C56, PIC16CR56 REGISTER



# 7.0 I/O PORTS

As with any other register, the I/O Registers can be written and read under program control. However, read instructions (e.g., MOVF PORTB, W) always read the I/O pins independent of the pin's input/output modes. On RESET, all I/O ports are defined as input (inputs are at hi-impedance) since the I/O control registers (TRISA, TRISB, TRISC) are all set.

# 7.1 PORTA

PORTA is a 4-bit I/O Register. Only the low order 4 bits are used (RA<3:0>). Bits 7-4 are unimplemented and read as '0's.

# 7.2 PORTB

PORTB is an 8-bit I/O Register (PORTB<7:0>).

# 7.3 PORTC

PORTC is an 8-bit I/O Register for PIC16C55, PIC16C57 and PIC16CR57.

PORTC is a General Purpose Register for PIC16C54, PIC16CR54, PIC16CR56, PIC16CR56, PIC16CS8 and PIC16CR58.

# 7.4 TRIS Registers

The Output Driver Control Registers are loaded with the contents of the W Register by executing the TRIS f instruction. A '1' from a TRIS Register bit puts the corresponding output driver in a hi-impedance (input) mode. A '0' puts the contents of the output data latch on the selected pins, enabling the output buffer.

| Note: | A read of the ports reads the pins, not the    |
|-------|------------------------------------------------|
|       | output data latches. That is, if an output     |
|       | driver on a pin is enabled and driven high,    |
|       | but the external system is holding it low, a   |
|       | read of the port will indicate that the pin is |
|       | low.                                           |

The TRIS Registers are "write-only" and are set (output drivers disabled) upon RESET.

| TABLE 7-1: | SUMMARY OF PORT REGISTERS |
|------------|---------------------------|
|            |                           |

#### Value on Value on Bit 4 Bit 3 Bit 1 Bit 0 MCLR and Address Name Bit 7 Bit 6 Bit 5 Bit 2 Power-On Reset WDT Reset TRIS N/A I/O Control Registers (TRISA, TRISB, TRISC) 1111 1111 1111 1111 05h PORTA RA3 RA2 RA1 RA0 \_ \_ \_ \_ xxxx \_ \_ \_ \_ uuuu PORTB 06h RB7 RB6 RB5 RB4 RB3 RB2 RB1 RB0 XXXX XXXX uuuu uuuu 07h PORTC RC7 RC6 RC5 RC4 RC3 RC2 RC1 RC0 XXXX XXXX uuuu uuuu

Legend: x = unknown, u = unchanged, - = unimplemented, read as '0', Shaded cells = unimplemented, read as '0'

# 7.5 I/O Interfacing

The equivalent circuit for an I/O port pin is shown in Figure 7-1. All ports may be used for both input and output operation. For input operations these ports are non-latching. Any input must be present until read by an input instruction (e.g., MOVF PORTB, W). The outputs are latched and remain unchanged until the output latch is rewritten. To use a port pin as output, the corresponding direction control bit (in TRISA, TRISB, TRISC) must be cleared (= 0). For use as an input, the corresponding TRIS bit must be set. Any I/O pin can be programmed individually as input or output.

#### FIGURE 7-1: EQUIVALENT CIRCUIT FOR A SINGLE I/O PIN







# FIGURE 8-4: TIMER0 TIMING: INTERNAL CLOCK/PRESCALER 1:2



#### TABLE 8-1: REGISTERS ASSOCIATED WITH TIMER0

| Address | Name   | Bit 7    | Bit 6                                                      | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>Power-on<br>Reset | <u>Value</u> on<br>MCLR and<br>WDT Reset |
|---------|--------|----------|------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------------------------------|------------------------------------------|
| 01h     | TMR0   | Timer0 - | Timer0 - 8-bit real-time clock/counter xxxx xxxx uuuu uuuu |       |       |       |       |       |       |                               |                                          |
| N/A     | OPTION | _        |                                                            | TOCS  | TOSE  | PSA   | PS2   | PS1   | PS0   | 11 1111                       | 11 1111                                  |

Legend: x = unknown, u = unchanged, - = unimplemented. Shaded cells not used by Timer0.

| ADDWF                                                       | Add W                                                          | and f                                      |                                                      |                    |
|-------------------------------------------------------------|----------------------------------------------------------------|--------------------------------------------|------------------------------------------------------|--------------------|
| Syntax:                                                     | [ label ] A                                                    | DDWF                                       | f,d                                                  |                    |
| Operands:                                                   | $\begin{array}{l} 0 \leq f \leq 31 \\ d \in [0,1] \end{array}$ |                                            |                                                      |                    |
| Operation:                                                  | (W) + (f)                                                      | $\rightarrow$ (dest)                       |                                                      |                    |
| Status Affected:                                            | C, DC, Z                                                       |                                            |                                                      |                    |
| Encoding:                                                   | 0001                                                           | 11df                                       | ffff                                                 |                    |
| Description:                                                | and regis                                                      | ster 'f'. If 'd<br>in the W<br>sult is sto | of the W r<br>d' is 0 the<br>register. I<br>red back | result<br>f 'd' is |
| Words:                                                      | 1                                                              |                                            |                                                      |                    |
| Cycles:                                                     | 1                                                              |                                            |                                                      |                    |
| Example:                                                    | ADDWF                                                          | TEMP_RE                                    | CG, 0                                                |                    |
| Before Instr<br>W<br>TEMP_I<br>After Instruc<br>W<br>TEMP_F | =<br>REG =<br>ction<br>=                                       | 0x17<br>0xC2<br>0xD9<br>0xC2               |                                                      |                    |

| ANDWF                                                      | AND W with f                                                                                                                                                                            |
|------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:                                                    | [label] ANDWF f,d                                                                                                                                                                       |
| Operands:                                                  | $\begin{array}{l} 0 \leq f \leq 31 \\ d \in [0,1] \end{array}$                                                                                                                          |
| Operation:                                                 | (W) .AND. (f) $\rightarrow$ (dest)                                                                                                                                                      |
| Status Affected:                                           | Z                                                                                                                                                                                       |
| Encoding:                                                  | 0001 01df ffff                                                                                                                                                                          |
| Description:                                               | The contents of the W register are<br>AND'ed with register 'f'. If 'd' is 0<br>the result is stored in the W regis-<br>ter. If 'd' is '1' the result is stored<br>back in register 'f'. |
| Words:                                                     | 1                                                                                                                                                                                       |
| Cycles:                                                    | 1                                                                                                                                                                                       |
| Example:                                                   | ANDWF TEMP_REG, 1                                                                                                                                                                       |
| Before Instru<br>W<br>TEMP_<br>After Instruc<br>W<br>TEMP_ | = 0x17<br>REG = 0xC2<br>tion<br>= 0x17                                                                                                                                                  |

| ANDLW                                        | AND literal with W                                                                                                           |  |  |  |
|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Syntax:                                      | [label] ANDLW k                                                                                                              |  |  |  |
| Operands:                                    | $0 \le k \le 255$                                                                                                            |  |  |  |
| Operation:                                   | (W).AND. (k) $\rightarrow$ (W)                                                                                               |  |  |  |
| Status Affected:                             | Z                                                                                                                            |  |  |  |
| Encoding:                                    | 1110 kkkk kkkk                                                                                                               |  |  |  |
| Description:                                 | The contents of the W register are<br>AND'ed with the eight-bit literal 'k'.<br>The result is placed in the W regis-<br>ter. |  |  |  |
| Words:                                       | 1                                                                                                                            |  |  |  |
| Cycles:                                      | 1                                                                                                                            |  |  |  |
| Example:                                     | ANDLW H'5F'                                                                                                                  |  |  |  |
| Before Instru<br>W =<br>After Instruc<br>W = | 0xA3                                                                                                                         |  |  |  |

| BCF                                                        | Bit Clear f                                                        |                          |             |  |  |
|------------------------------------------------------------|--------------------------------------------------------------------|--------------------------|-------------|--|--|
| Syntax:                                                    | [ label ]                                                          | [ <i>label</i> ] BCF f,b |             |  |  |
| Operands:                                                  | $\begin{array}{l} 0 \leq f \leq 31 \\ 0 \leq b \leq 7 \end{array}$ |                          |             |  |  |
| Operation:                                                 | $0 \rightarrow (f < b$                                             | >)                       |             |  |  |
| Status Affected:                                           | None                                                               |                          |             |  |  |
| Encoding:                                                  | 0100                                                               | bbbf                     | ffff        |  |  |
| Description:                                               | Bit 'b' in                                                         | register 'f'             | is cleared. |  |  |
| Words:                                                     | 1                                                                  |                          |             |  |  |
| Cycles:                                                    | 1                                                                  |                          |             |  |  |
| Example:                                                   | BCF                                                                | FLAG_RE                  | IG, 7       |  |  |
| Before Instruction<br>FLAG_REG = 0xC7<br>After Instruction |                                                                    |                          |             |  |  |
| FLAG_F                                                     | REG =                                                              | 0x47                     |             |  |  |

| BSF                                                        | Bit Set f                                                          |                 |         |  |  |
|------------------------------------------------------------|--------------------------------------------------------------------|-----------------|---------|--|--|
| Syntax:                                                    | [ label ]                                                          | [label] BSF f,b |         |  |  |
| Operands:                                                  | $\begin{array}{l} 0 \leq f \leq 31 \\ 0 \leq b \leq 7 \end{array}$ |                 |         |  |  |
| Operation:                                                 | $1 \rightarrow (f < b$                                             | >)              |         |  |  |
| Status Affected:                                           | None                                                               |                 |         |  |  |
| Encoding:                                                  | 0101                                                               | bbbf            | ffff    |  |  |
| Description:                                               | Bit 'b' in ı                                                       | register 'f'    | is set. |  |  |
| Words:                                                     | 1                                                                  |                 |         |  |  |
| Cycles:                                                    | 1                                                                  |                 |         |  |  |
| Example:                                                   | BSF                                                                | FLAG_RE         | G, 7    |  |  |
| Before Instruction<br>FLAG_REG = 0x0A<br>After Instruction |                                                                    |                 |         |  |  |
| FLAG_REG = 0x8A                                            |                                                                    |                 |         |  |  |

| BTFSC                                                  | Bit Test f, Skip if Clear                                                                                                                                                                                                                                            |  |  |  |
|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Syntax:                                                | [label] BTFSC f,b                                                                                                                                                                                                                                                    |  |  |  |
| Operands:                                              | $\begin{array}{l} 0 \leq f \leq 31 \\ 0 \leq b \leq 7 \end{array}$                                                                                                                                                                                                   |  |  |  |
| Operation:                                             | skip if $(f < b >) = 0$                                                                                                                                                                                                                                              |  |  |  |
| Status Affected:                                       | None                                                                                                                                                                                                                                                                 |  |  |  |
| Encoding:                                              | 0110 bbbf ffff                                                                                                                                                                                                                                                       |  |  |  |
| Description:                                           | If bit 'b' in register 'f' is 0 then the<br>next instruction is skipped.<br>If bit 'b' is 0 then the next instruc-<br>tion fetched during the current<br>instruction execution is discarded,<br>and a NOP is executed instead,<br>making this a 2-cycle instruction. |  |  |  |
| Words:                                                 | 1                                                                                                                                                                                                                                                                    |  |  |  |
| Cycles:                                                | 1(2)                                                                                                                                                                                                                                                                 |  |  |  |
| Example:                                               | HERE BTFSC FLAG,1<br>FALSE GOTO PROCESS_CODE<br>TRUE •<br>•                                                                                                                                                                                                          |  |  |  |
| Before Instru                                          | uction                                                                                                                                                                                                                                                               |  |  |  |
| PC<br>After Instruct<br>if FLAG<br>PC<br>if FLAG<br>PC | <pre>&lt;1&gt; = 0,<br/>= address (TRUE);</pre>                                                                                                                                                                                                                      |  |  |  |

| BTFSS                                    | Bit Test                                                                                                                                                                                                                                                                  | f, Skip if         | Set                 |             |  |
|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------------|-------------|--|
| Syntax:                                  | [label]                                                                                                                                                                                                                                                                   | [label] BTFSS f,b  |                     |             |  |
| Operands:                                | $0 \leq f \leq 31$                                                                                                                                                                                                                                                        |                    |                     |             |  |
|                                          | 0 ≤ b < 7                                                                                                                                                                                                                                                                 |                    |                     |             |  |
| Operation:                               | skip if (f<                                                                                                                                                                                                                                                               | :b>) = 1           |                     |             |  |
| Status Affected:                         | None                                                                                                                                                                                                                                                                      |                    |                     |             |  |
| Encoding:                                | 0111                                                                                                                                                                                                                                                                      | bbbf               | ffff                |             |  |
| Description:                             | If bit 'b' in register 'f' is '1' then the<br>next instruction is skipped.<br>If bit 'b' is '1', then the next instruc-<br>tion fetched during the current<br>instruction execution, is discarded<br>and a NOP is executed instead,<br>making this a 2-cycle instruction. |                    |                     | ruc-<br>ded |  |
| Words:                                   | 1                                                                                                                                                                                                                                                                         |                    |                     |             |  |
| Cycles:                                  | 1(2)                                                                                                                                                                                                                                                                      |                    |                     |             |  |
| Example:                                 | HERE<br>FALSE<br>TRUE                                                                                                                                                                                                                                                     | BTFSS<br>GOTO<br>• | FLAG,1<br>PROCESS_C | ODE         |  |
| Before Inst                              | ruction                                                                                                                                                                                                                                                                   |                    |                     |             |  |
| PC<br>After Instru                       | =                                                                                                                                                                                                                                                                         | addres             | SS (HERE)           |             |  |
| After Instru<br>If FLAG<br>PC<br>if FLAG | <1> =                                                                                                                                                                                                                                                                     | 0,<br>addres<br>1, | SS (FALSE);         |             |  |
| PC                                       | =                                                                                                                                                                                                                                                                         | addres             | SS (TRUE)           |             |  |

# PIC16C5X

| COMF                                                 | Complement f                                                                                                                                                          |  |  |  |  |
|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:                                              | [label] COMF f,d                                                                                                                                                      |  |  |  |  |
| Operands:                                            | $\begin{array}{l} 0 \leq f \leq 31 \\ d \in [0,1] \end{array}$                                                                                                        |  |  |  |  |
| Operation:                                           | $(\overline{f}) \rightarrow (dest)$                                                                                                                                   |  |  |  |  |
| Status Affected:                                     | Z                                                                                                                                                                     |  |  |  |  |
| Encoding:                                            | 0010 01df ffff                                                                                                                                                        |  |  |  |  |
| Description:                                         | The contents of register 'f' are<br>complemented. If 'd' is 0 the result<br>is stored in the W register. If 'd' is 1<br>the result is stored back in<br>register 'f'. |  |  |  |  |
| Words:                                               | 1                                                                                                                                                                     |  |  |  |  |
| Cycles:                                              | 1                                                                                                                                                                     |  |  |  |  |
| Example:                                             | COMF REG1,0                                                                                                                                                           |  |  |  |  |
| Before Instru<br>REG1<br>After Instruct<br>REG1<br>W | = 0x13                                                                                                                                                                |  |  |  |  |

| DECF                                                    | Decreme                                                                                                                                     | ent f      |      |  |  |  |  |  |  |
|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|------------|------|--|--|--|--|--|--|
| Syntax:                                                 | [label] DECF f,d                                                                                                                            |            |      |  |  |  |  |  |  |
| Operands:                                               | $\begin{array}{l} 0 \leq f \leq 31 \\ d \in [0,1] \end{array}$                                                                              |            |      |  |  |  |  |  |  |
| Operation:                                              | $(f)-1 \rightarrow$                                                                                                                         | (dest)     |      |  |  |  |  |  |  |
| Status Affected:                                        | Z                                                                                                                                           |            |      |  |  |  |  |  |  |
| Encoding:                                               | 0000                                                                                                                                        | 11df       | ffff |  |  |  |  |  |  |
| Description:                                            | Decrement register 'f'. If 'd' is 0 the<br>result is stored in the W register. If<br>'d' is 1 the result is stored back in<br>register 'f'. |            |      |  |  |  |  |  |  |
| Words:                                                  | 1                                                                                                                                           |            |      |  |  |  |  |  |  |
| Cycles:                                                 | 1                                                                                                                                           |            |      |  |  |  |  |  |  |
| Example:                                                | DECF                                                                                                                                        | CNT,       | 1    |  |  |  |  |  |  |
| Before Instru<br>CNT<br>Z<br>After Instruct<br>CNT<br>Z | = 0x<br>= 0<br>ion                                                                                                                          | :01<br>:00 |      |  |  |  |  |  |  |

| DECFSZ                                               | Decrement f, Skip if 0                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |
|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| Syntax:                                              | [label] DECFSZ f,d                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |
| Operands:                                            | $\begin{array}{l} 0 \leq f \leq 31 \\ d  \in  [0,1] \end{array}$                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |
| Operation:                                           | (f) $-1 \rightarrow d$ ; skip if result = 0                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |  |
| Status Affected:                                     | None                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
| Encoding:                                            | 0010 11df ffff                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |  |
| Description:                                         | The contents of register 'f' are dec-<br>remented. If 'd' is 0 the result is<br>placed in the W register. If 'd' is 1<br>the result is placed back in<br>register 'f'.<br>If the result is 0, the next instruc-<br>tion, which is already fetched, is<br>discarded and a NOP is executed<br>instead making it a two-cycle<br>instruction. |  |  |  |  |  |  |  |  |
| Words:                                               | 1                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |
| Cycles:                                              | 1(2)                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
| Example:                                             | HERE DECFSZ CNT, 1<br>GOTO LOOP<br>CONTINUE •<br>•                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |
| Before Instru<br>PC                                  | = address (HERE)                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |
| After Instruc<br>CNT<br>if CNT<br>PC<br>if CNT<br>PC | tion<br>= CNT - 1;<br>= 0,<br>= address (CONTINUE);<br>≠ 0,<br>= address (HERE+1)                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |

NOTES:

### FIGURE 12-5: TIMER0 CLOCK TIMINGS - PIC16C54/55/56/57



#### TABLE 12-4: TIMER0 CLOCK REQUIREMENTS - PIC16C54/55/56/57

| AC Ch        | AC CharacteristicsStandard Operating Conditions (unless otherwise specified)<br>Operating Temperature $0^{\circ}C \le TA \le +70^{\circ}C$ for commercial<br>$-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial<br>$-40^{\circ}C \le TA \le +125^{\circ}C$ for extended |                                                              |                              |      |     |          |                                                                |  |  |  |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|------------------------------|------|-----|----------|----------------------------------------------------------------|--|--|--|
| Param<br>No. | Symbol                                                                                                                                                                                                                                                                     | Characteristic                                               | Min                          | Тур† | Max | Units    | Conditions                                                     |  |  |  |
| 40           | Tt0H                                                                                                                                                                                                                                                                       | T0CKI High Pulse Width<br>- No Prescaler<br>- With Prescaler | 0.5 Tcy + 20*<br>10*         |      |     | ns<br>ns |                                                                |  |  |  |
| 41           | TtOL                                                                                                                                                                                                                                                                       | TOCKI Low Pulse Width<br>- No Prescaler<br>- With Prescaler  | 0.5 TCY + 20*<br>10*         | _    | _   | ns       |                                                                |  |  |  |
| 42           | Tt0P                                                                                                                                                                                                                                                                       | T0CKI Period                                                 | 20 or <u>Tcy + 40</u> *<br>N |      | —   | ns       | Whichever is greater.<br>N = Prescale Value<br>(1, 2, 4,, 256) |  |  |  |

\* These parameters are characterized but not tested.

† Data in the Typical ("Typ") column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

# 15.3 DC Characteristics: PIC16LV54A-02 (Commercial) PIC16LV54A-02I (Industrial)

| PIC16LV54A-02<br>PIC16LV54A-02I<br>(Commercial, Industrial) |                       |                                                                                                                     |       | $ \begin{array}{ll} \mbox{Standard Operating Conditions (unless otherwise specified)} \\ \mbox{Operating Temperature} & 0^{\circ}\mbox{C} \leq T\mbox{A} \leq +70^{\circ}\mbox{C for commercial} \\ -20^{\circ}\mbox{C} \leq T\mbox{A} \leq +85^{\circ}\mbox{C for industrial} \\ \end{array} $ |                        |                      |                                                                                                                |  |  |
|-------------------------------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|----------------------|----------------------------------------------------------------------------------------------------------------|--|--|
| Param<br>No.                                                | Symbol Characteristic |                                                                                                                     | Min   | Тур†                                                                                                                                                                                                                                                                                            | Max                    | Units                | Conditions                                                                                                     |  |  |
| D001                                                        | Vdd                   | Supply Voltage<br>RC and XT modes                                                                                   | 2.0   | _                                                                                                                                                                                                                                                                                               | 3.8                    | V                    |                                                                                                                |  |  |
| D002                                                        | Vdr                   | RAM Data Retention<br>Voltage <sup>(1)</sup>                                                                        | —     | 1.5*                                                                                                                                                                                                                                                                                            | —                      | V                    | Device in SLEEP mode                                                                                           |  |  |
| D003                                                        | VPOR                  | VDD Start Voltage to ensure<br>Power-on Reset                                                                       | —     | Vss                                                                                                                                                                                                                                                                                             | —                      | V                    | See Section 5.1 for details on<br>Power-on Reset                                                               |  |  |
| D004                                                        | SVDD                  | VDD Rise Rate to ensure<br>Power-on Reset                                                                           | 0.05* |                                                                                                                                                                                                                                                                                                 | —                      | V/ms                 | See Section 5.1 for details on<br>Power-on Reset                                                               |  |  |
| D010                                                        | IDD                   | <b>Supply Current<sup>(2)</sup></b><br>RC <sup>(3)</sup> and XT modes<br>LP mode, Commercial<br>LP mode, Industrial |       | 0.5<br>11<br>14                                                                                                                                                                                                                                                                                 | <br>27<br>35           | μA                   | Fosc = 2.0 MHz, VDD = 3.0V<br>Fosc = 32 kHz, VDD = 2.5V WDT disabled<br>Fosc = 32 kHz, VDD = 2.5V WDT disabled |  |  |
| D020                                                        | IPD                   | <b>Power-down Current<sup>(2,4)</sup></b><br>Commercial<br>Commercial<br>Industrial<br>Industrial                   |       | 2.5<br>0.25<br>3.5<br>0.3                                                                                                                                                                                                                                                                       | 12<br>4.0<br>14<br>5.0 | μΑ<br>μΑ<br>μΑ<br>μΑ | VDD = 2.5V, WDT enabled<br>VDD = 2.5V, WDT disabled<br>VDD = 2.5V, WDT enabled<br>VDD = 2.5V, WDT disabled     |  |  |

These parameters are characterized but not tested.

- † Data in the Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested.
- **Note 1:** This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.
  - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature also have an impact on the current consumption.
    - a) The test conditions for all IDD measurements in active Operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to VSS, T0CKI = VDD, MCLR = VDD; WDT enabled/ disabled as specified.
    - b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode. The power-down current in SLEEP mode does not depend on the oscillator type.
  - **3:** Does not include current through REXT. The current through the resistor can be estimated by the formula: IR = VDD/2REXT (mA) with REXT in kΩ.
  - 4: The oscillator start-up time can be as much as 8 seconds for XT and LP oscillator selection on wake-up from SLEEP mode or during initial power-up.

# PIC16C5X

# FIGURE 16-5: TYPICAL IPD vs. VDD, WATCHDOG DISABLED (25°C)









TABLE 16-2:INPUT CAPACITANCE FOR<br/>PIC16C54A/C58A

| Pin         | Typical Capacitance (pF) |          |  |  |  |
|-------------|--------------------------|----------|--|--|--|
| FIII        | 18L PDIP                 | 18L SOIC |  |  |  |
| RA port     | 5.0                      | 4.3      |  |  |  |
| RB port     | 5.0                      | 4.3      |  |  |  |
| MCLR        | 17.0                     | 17.0     |  |  |  |
| OSC1        | 4.0                      | 3.5      |  |  |  |
| OSC2/CLKOUT | 4.3                      | 3.5      |  |  |  |
| TOCKI       | 3.2                      | 2.8      |  |  |  |

All capacitance values are typical at 25°C. A part-to-part variation of  $\pm 25\%$  (three standard deviations) should be taken into account.

#### FIGURE 16-23: PORTA, B AND C IOL vs. VOL, VDD = 5V





FIGURE 18-4: TYPICAL RC OSCILLATOR FREQUENCY vs. VDD, CEXT = 300 PF, 25°C





© 1997-2013 Microchip Technology Inc.

# FIGURE 19-6: TIMER0 CLOCK TIMINGS - PIC16C5X-40



## TABLE 19-4: TIMER0 CLOCK REQUIREMENTS PIC16C5X-40

| AC CharacteristicsStandard Operating Conditions (unless otherwise specified)<br>Operating Temperature $0^{\circ}C \le TA \le +70^{\circ}C$ for commercial |        |                        |                              |      |     |       |                                                                |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------------|------------------------------|------|-----|-------|----------------------------------------------------------------|
| Param<br>No.                                                                                                                                              | Symbol | Characteristic         | Min                          | Тур† | Max | Units | Conditions                                                     |
| 40                                                                                                                                                        | Tt0H   | T0CKI High Pulse Width |                              |      |     |       |                                                                |
|                                                                                                                                                           |        | - No Prescaler         | 0.5 Tcy + 20*                | —    |     | ns    |                                                                |
|                                                                                                                                                           |        | - With Prescaler       | 10*                          |      | —   | ns    |                                                                |
| 41                                                                                                                                                        | Tt0L   | T0CKI Low Pulse Width  |                              |      |     |       |                                                                |
|                                                                                                                                                           |        | - No Prescaler         | 0.5 TCY + 20*                | —    |     | ns    |                                                                |
|                                                                                                                                                           |        | - With Prescaler       | 10*                          |      | —   | ns    |                                                                |
| 42                                                                                                                                                        | Tt0P   | T0CKI Period           | 20 or <u>Tcy + 40</u> *<br>N | _    | _   | ns    | Whichever is greater.<br>N = Prescale Value<br>(1, 2, 4,, 256) |

\* These parameters are characterized but not tested.

† Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

# 20.0 DEVICE CHARACTERIZATION - PIC16LC54C 40MHz

The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.

"Typical" represents the mean of the distribution at 25°C. "Maximum" or "minimum" represents (mean +  $3\sigma$ ) or (mean -  $3\sigma$ ) respectively, where  $\sigma$  is a standard deviation, over the whole temperature range.





© 1997-2013 Microchip Technology Inc.

#### 28-Lead Plastic Small Outline (SO) - Wide, 300 mil (SOIC)

For the most current package drawings, please see the Microchip Packaging Specification located Note: at http://www.microchip.com/packaging







|                          | Units       |      | INCHES* |      | MILLIMETERS |       |       |  |
|--------------------------|-------------|------|---------|------|-------------|-------|-------|--|
| Dimensi                  | MIN NOM MAX |      |         | MIN  | NOM         | MAX   |       |  |
| Number of Pins           | n           |      | 28      |      |             | 28    |       |  |
| Pitch                    | р           |      | .050    |      |             | 1.27  |       |  |
| Overall Height           | А           | .093 | .099    | .104 | 2.36        | 2.50  | 2.64  |  |
| Molded Package Thickness | A2          | .088 | .091    | .094 | 2.24        | 2.31  | 2.39  |  |
| Standoff §               | A1          | .004 | .008    | .012 | 0.10        | 0.20  | 0.30  |  |
| Overall Width            | E           | .394 | .407    | .420 | 10.01       | 10.34 | 10.67 |  |
| Molded Package Width     | E1          | .288 | .295    | .299 | 7.32        | 7.49  | 7.59  |  |
| Overall Length           | D           | .695 | .704    | .712 | 17.65       | 17.87 | 18.08 |  |
| Chamfer Distance         | h           | .010 | .020    | .029 | 0.25        | 0.50  | 0.74  |  |
| Foot Length              | L           | .016 | .033    | .050 | 0.41        | 0.84  | 1.27  |  |
| Foot Angle Top           | φ           | 0    | 4       | 8    | 0           | 4     | 8     |  |
| Lead Thickness           | С           | .009 | .011    | .013 | 0.23        | 0.28  | 0.33  |  |
| Lead Width               | В           | .014 | .017    | .020 | 0.36        | 0.42  | 0.51  |  |
| Mold Draft Angle Top     | α           | 0    | 12      | 15   | 0           | 12    | 15    |  |
| Mold Draft Angle Bottom  | β           | 0    | 12      | 15   | 0           | 12    | 15    |  |

\* Controlling Parameter § Significant Characteristic

Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MS-013 Drawing No. C04-052

### 20-Lead Plastic Shrink Small Outline (SS) - 209 mil, 5.30 mm (SSOP)

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | Units |      | INCHES* |      | MILLIMETERS |        |        |  |
|--------------------------|-------|------|---------|------|-------------|--------|--------|--|
| Dimensio                 | MIN   | NOM  | MAX     | MIN  | NOM         | MAX    |        |  |
| Number of Pins           | n     |      | 20      |      |             | 20     |        |  |
| Pitch                    | р     |      | .026    |      |             | 0.65   |        |  |
| Overall Height           | Α     | .068 | .073    | .078 | 1.73        | 1.85   | 1.98   |  |
| Molded Package Thickness | A2    | .064 | .068    | .072 | 1.63        | 1.73   | 1.83   |  |
| Standoff §               | A1    | .002 | .006    | .010 | 0.05        | 0.15   | 0.25   |  |
| Overall Width            | Е     | .299 | .309    | .322 | 7.59        | 7.85   | 8.18   |  |
| Molded Package Width     | E1    | .201 | .207    | .212 | 5.11        | 5.25   | 5.38   |  |
| Overall Length           | D     | .278 | .284    | .289 | 7.06        | 7.20   | 7.34   |  |
| Foot Length              | L     | .022 | .030    | .037 | 0.56        | 0.75   | 0.94   |  |
| Lead Thickness           | С     | .004 | .007    | .010 | 0.10        | 0.18   | 0.25   |  |
| Foot Angle               | ф     | 0    | 4       | 8    | 0.00        | 101.60 | 203.20 |  |
| Lead Width               | В     | .010 | .013    | .015 | 0.25        | 0.32   | 0.38   |  |
| Mold Draft Angle Top     | α     | 0    | 5       | 10   | 0           | 5      | 10     |  |
| Mold Draft Angle Bottom  | β     | 0    | 5       | 10   | 0           | 5      | 10     |  |

\* Controlling Parameter

§ Significant Characteristic

Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MO-150 Drawing No. C04-072