



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | PIC                                                                      |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 4MHz                                                                     |
| Connectivity               | -                                                                        |
| Peripherals                | POR, WDT                                                                 |
| Number of I/O              | 20                                                                       |
| Program Memory Size        | 768B (512 x 12)                                                          |
| Program Memory Type        | ОТР                                                                      |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 24 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 6.25V                                                               |
| Data Converters            | -                                                                        |
| Oscillator Type            | External                                                                 |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 28-SOIC (0.295", 7.50mm Width)                                           |
| Supplier Device Package    | 28-SOIC                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16c55-rc-so |
|                            |                                                                          |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 2.0 PIC16C5X DEVICE VARIETIES

A variety of frequency ranges and packaging options are available. Depending on application and production requirements, the proper device option can be selected using the information in this section. When placing orders, please use the PIC16C5X Product Identification System at the back of this data sheet to specify the correct part number.

For the PIC16C5X family of devices, there are four device types, as indicated in the device number:

- 1. **C**, as in PIC16**C**54C. These devices have EPROM program memory and operate over the standard voltage range.
- LC, as in PIC16LC54A. These devices have EPROM program memory and operate over an extended voltage range.
- 3. **CR**, as in PIC16**CR**54A. These devices have ROM program memory and operate over the standard voltage range.
- 4. LCR, as in PIC16LCR54A. These devices have ROM program memory and operate over an extended voltage range.

### 2.1 UV Erasable Devices (EPROM)

The UV erasable versions offered in CERDIP packages, are optimal for prototype development and pilot programs.

UV erasable devices can be programmed for any of the four oscillator configurations. Microchip's

PICSTART<sup>®</sup> Plus<sup>(1)</sup> and PRO MATE<sup>®</sup> programmers both support programming of the PIC16C5X. Third party programmers also are available. Refer to the Third Party Guide (DS00104) for a list of sources.

#### 2.2 One-Time-Programmable (OTP) Devices

The availability of OTP devices is especially useful for customers expecting frequent code changes and updates, or small volume applications.

The OTP devices, packaged in plastic packages, permit the user to program them once. In addition to the program memory, the configuration bits must be programmed.

Note 1: PIC16LC54C and PIC16C54A devices require OSC2 not to be connected while programming with PICSTART<sup>®</sup> Plus programmer.

#### 2.3 Quick-Turnaround-Production (QTP) Devices

Microchip offers a QTP Programming Service for factory production orders. This service is made available for users who choose not to program a medium to high quantity of units and whose code patterns have stabilized. The devices are identical to the OTP devices but with all EPROM locations and configuration bit options already programmed by the factory. Certain code and prototype verification procedures apply before production shipments are available. Please contact your Microchip Technology sales office for more details.

#### 2.4 Serialized Quick-Turnaround-Production (SQTP<sup>SM</sup>) Devices

Microchip offers the unique programming service where a few user defined locations in each device are programmed with different serial numbers. The serial numbers may be random, pseudo-random or sequential. The devices are identical to the OTP devices but with all EPROM locations and configuration bit options already programmed by the factory.

Serial programming allows each device to have a unique number which can serve as an entry code, password or ID number.

# 2.5 Read Only Memory (ROM) Devices

Microchip offers masked ROM versions of several of the highest volume parts, giving the customer a low cost option for high volume, mature products.

# 3.0 ARCHITECTURAL OVERVIEW

The high performance of the PIC16C5X family can be attributed to a number of architectural features commonly found in RISC microprocessors. To begin with, the PIC16C5X uses a Harvard architecture in which program and data are accessed on separate buses. This improves bandwidth over traditional von Neumann architecture where program and data are fetched on the same bus. Separating program and data memory further allows instructions to be sized differently than the 8-bit wide data word. Instruction opcodes are 12 bits wide making it possible to have all single word instructions. A 12-bit wide program memory access bus fetches a 12-bit instruction in a single cycle. A twostage pipeline overlaps fetch and execution of instructions. Consequently, all instructions (33) execute in a single cycle except for program branches.

The PIC16C54/CR54 and PIC16C55 address 512 x 12 of program memory, the PIC16C56/CR56 address 1K x 12 of program memory, and the PIC16C57/CR57 and PIC16C58/CR58 address 2K x 12 of program memory. All program memory is internal.

The PIC16C5X can directly or indirectly address its register files and data memory. All special function registers including the program counter are mapped in the data memory. The PIC16C5X has a highly orthogonal (symmetrical) instruction set that makes it possible to carry out any operation on any register using any addressing mode. This symmetrical nature and lack of 'special optimal situations' make programming with the PIC16C5X simple yet efficient. In addition, the learning curve is reduced significantly. The PIC16C5X device contains an 8-bit ALU and working register. The ALU is a general purpose arithmetic unit. It performs arithmetic and Boolean functions between data in the working register and any register file.

The ALU is 8 bits wide and capable of addition, subtraction, shift and logical operations. Unless otherwise mentioned, arithmetic operations are two's complement in nature. In two-operand instructions, typically one operand is the W (working) register. The other operand is either a file register or an immediate constant. In single operand instructions, the operand is either the W register or a file register.

The W register is an 8-bit working register used for ALU operations. It is not an addressable register.

Depending on the instruction executed, the ALU may affect the values of the Carry (C), Digit Carry (DC), and Zero (Z) bits in the STATUS register. The C and DC bits operate as a borrow and digit borrow out bit, respectively, in subtraction. See the SUBWF and ADDWF instructions for examples.

A simplified block diagram is shown in Figure 3-1, with the corresponding device pins described in Table 3-1 (for PIC16C54/56/58) and Table 3-2 (for PIC16C55/57).

#### 5.2 Device Reset Timer (DRT)

The Device Reset Timer (DRT) provides an 18 ms nominal time-out on RESET regardless of Oscillator mode used. The DRT operates on an internal RC oscillator. The processor is kept in RESET as long as the DRT is active. The DRT delay allows VDD to rise above VDD min., and for the oscillator to stabilize.

Oscillator circuits based on crystals or ceramic resonators require a certain time after power-up to establish a stable oscillation. The on-chip DRT keeps the device in a RESET condition for approximately 18 ms after the voltage on the MCLR/VPP pin has reached a logic high (VIH) level. Thus, external RC networks connected to the MCLR input are not required in most cases, allowing for savings in cost-sensitive and/or space restricted applications.

The Device Reset time delay will vary from chip to chip due to VDD, temperature, and process variation. See AC parameters for details.

The DRT will also be triggered upon a Watchdog Timer time-out. This is particularly important for applications using the WDT to wake the PIC16C5X from SLEEP mode automatically.

#### 5.3 Reset on Brown-Out

A brown-out is a condition where device power (VDD) dips below its minimum value, but not to zero, and then recovers. The device should be RESET in the event of a brown-out.

To RESET PIC16C5X devices when a brown-out occurs, external brown-out protection circuits may be built, as shown in Figure 5-6, Figure 5-7 and Figure 5-8.





#### FIGURE 5-7:

#### EXTERNAL BROWN-OUT PROTECTION CIRCUIT 2



This brown-out circuit is less expensive, although less accurate. Transistor Q1 turns off when VDD is below a certain level such that:

$$V_{DD} \bullet \frac{R1}{R1 + R2} = 0.7V$$

#### FIGURE 5-8:

#### EXTERNAL BROWN-OUT PROTECTION CIRCUIT 3



This brown-out protection circuit employs Microchip Technology's MCP809 microcontroller supervisor. The MCP8XX and MCP1XX families of supervisors provide push-pull and open collector outputs with both "active high and active low" RESET pins. There are 7 different trip point selections to accommodate 5V and 3V systems.







# 7.0 I/O PORTS

As with any other register, the I/O Registers can be written and read under program control. However, read instructions (e.g., MOVF PORTB, W) always read the I/O pins independent of the pin's input/output modes. On RESET, all I/O ports are defined as input (inputs are at hi-impedance) since the I/O control registers (TRISA, TRISB, TRISC) are all set.

#### 7.1 PORTA

PORTA is a 4-bit I/O Register. Only the low order 4 bits are used (RA<3:0>). Bits 7-4 are unimplemented and read as '0's.

# 7.2 PORTB

PORTB is an 8-bit I/O Register (PORTB<7:0>).

### 7.3 PORTC

PORTC is an 8-bit I/O Register for PIC16C55, PIC16C57 and PIC16CR57.

PORTC is a General Purpose Register for PIC16C54, PIC16CR54, PIC16CR56, PIC16CR56, PIC16CS8 and PIC16CR58.

### 7.4 TRIS Registers

The Output Driver Control Registers are loaded with the contents of the W Register by executing the TRIS f instruction. A '1' from a TRIS Register bit puts the corresponding output driver in a hi-impedance (input) mode. A '0' puts the contents of the output data latch on the selected pins, enabling the output buffer.

| Note: | A read of the ports reads the pins, not the    |
|-------|------------------------------------------------|
|       | output data latches. That is, if an output     |
|       | driver on a pin is enabled and driven high,    |
|       | but the external system is holding it low, a   |
|       | read of the port will indicate that the pin is |
|       | low.                                           |

The TRIS Registers are "write-only" and are set (output drivers disabled) upon RESET.

| TABLE 7-1: | SUMMARY OF PORT REGISTERS |
|------------|---------------------------|
|            |                           |

#### Value on Value on Bit 4 Bit 3 Bit 1 Bit 0 MCLR and Address Name Bit 7 Bit 6 Bit 5 Bit 2 Power-On Reset WDT Reset TRIS N/A I/O Control Registers (TRISA, TRISB, TRISC) 1111 1111 1111 1111 05h PORTA RA3 RA2 RA1 RA0 \_ \_ \_ \_ xxxx \_ \_ \_ \_ uuuu PORTB 06h RB7 RB6 RB5 RB4 RB3 RB2 RB1 RB0 XXXX XXXX uuuu uuuu 07h PORTC RC7 RC6 RC5 RC4 RC3 RC2 RC1 RC0 XXXX XXXX uuuu uuuu

Legend: x = unknown, u = unchanged, - = unimplemented, read as '0', Shaded cells = unimplemented, read as '0'

#### 7.5 I/O Interfacing

The equivalent circuit for an I/O port pin is shown in Figure 7-1. All ports may be used for both input and output operation. For input operations these ports are non-latching. Any input must be present until read by an input instruction (e.g., MOVF PORTB, W). The outputs are latched and remain unchanged until the output latch is rewritten. To use a port pin as output, the corresponding direction control bit (in TRISA, TRISB, TRISC) must be cleared (= 0). For use as an input, the corresponding TRIS bit must be set. Any I/O pin can be programmed individually as input or output.

#### FIGURE 7-1: EQUIVALENT CIRCUIT FOR A SINGLE I/O PIN







#### FIGURE 8-4: TIMER0 TIMING: INTERNAL CLOCK/PRESCALER 1:2



#### TABLE 8-1: REGISTERS ASSOCIATED WITH TIMER0

| Address | Name   | Bit 7    | Bit 6                                  | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>Power-on<br>Reset | <u>Value</u> on<br>MCLR and<br>WDT Reset |
|---------|--------|----------|----------------------------------------|-------|-------|-------|-------|-------|-------|-------------------------------|------------------------------------------|
| 01h     | TMR0   | Timer0 - | Timer0 - 8-bit real-time clock/counter |       |       |       |       |       |       | xxxx xxxx                     | uuuu uuuu                                |
| N/A     | OPTION | _        |                                        | TOCS  | TOSE  | PSA   | PS2   | PS1   | PS0   | 11 1111                       | 11 1111                                  |

Legend: x = unknown, u = unchanged, - = unimplemented. Shaded cells not used by Timer0.

NOTES:



#### FIGURE 12-4: RESET, WATCHDOG TIMER, AND DEVICE RESET TIMER TIMING -PIC16C54/55/56/57

#### TABLE 12-3: RESET, WATCHDOG TIMER, AND DEVICE RESET TIMER - PIC16C54/55/56/57

| $\label{eq:AC Characteristics} \begin{tabular}{lllllllllllllllllllllllllllllllllll$ |        |                                                  |      |     |      |    |                   |
|-------------------------------------------------------------------------------------|--------|--------------------------------------------------|------|-----|------|----|-------------------|
| Param<br>No.                                                                        | Symbol | Characteristic Min Typ† Max Units Condition      |      |     |      |    |                   |
| 30                                                                                  | TmcL   | MCLR Pulse Width (low)                           | 100* | —   | —    | ns | VDD = 5.0V        |
| 31                                                                                  | Twdt   | Watchdog Timer Time-out Period<br>(No Prescaler) | 9.0* | 18* | 30*  | ms | VDD = 5.0V (Comm) |
| 32                                                                                  | Tdrt   | Device Reset Timer Period                        | 9.0* | 18* | 30*  | ms | VDD = 5.0V (Comm) |
| 34                                                                                  | Tioz   | I/O Hi-impedance from MCLR Low                   | _    | _   | 100* | ns |                   |

\* These parameters are characterized but not tested.

† Data in the Typical ("Typ") column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

#### FIGURE 12-5: TIMER0 CLOCK TIMINGS - PIC16C54/55/56/57



#### TABLE 12-4: TIMER0 CLOCK REQUIREMENTS - PIC16C54/55/56/57

| AC CharacteristicsStandard Operating Conditions (unless otherwise specified)<br>Operating Temperature $0^{\circ}C \le TA \le +70^{\circ}C$ for commercial<br>$-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial<br>$-40^{\circ}C \le TA \le +125^{\circ}C$ for extended |        |                                                              |                              |      |     |          |                                                                |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------------------------------------------------------------|------------------------------|------|-----|----------|----------------------------------------------------------------|
| Param<br>No.                                                                                                                                                                                                                                                               | Symbol | Characteristic                                               | Min                          | Тур† | Max | Units    | Conditions                                                     |
| 40                                                                                                                                                                                                                                                                         | Tt0H   | T0CKI High Pulse Width<br>- No Prescaler<br>- With Prescaler | 0.5 Tcy + 20*<br>10*         |      | _   | ns<br>ns |                                                                |
| 41                                                                                                                                                                                                                                                                         | Tt0L   | T0CKI Low Pulse Width<br>- No Prescaler<br>- With Prescaler  | 0.5 Tcy + 20*<br>10*         |      | _   | ns<br>ns |                                                                |
| 42                                                                                                                                                                                                                                                                         | Tt0P   | T0CKI Period                                                 | 20 or <u>Tcy + 40</u> *<br>N |      |     | ns       | Whichever is greater.<br>N = Prescale Value<br>(1, 2, 4,, 256) |

\* These parameters are characterized but not tested.

† Data in the Typical ("Typ") column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

# 13.0 ELECTRICAL CHARACTERISTICS - PIC16CR54A

#### Absolute Maximum Ratings(†)

| Ambient Temperature under bias                                | –55°C to +125°C      |
|---------------------------------------------------------------|----------------------|
| Storage Temperature                                           | –65°C to +150°C      |
| Voltage on VDD with respect to Vss                            | 0 to +7.5V           |
| Voltage on MCLR with respect to Vss <sup>(1)</sup>            | 0 to +14V            |
| Voltage on all other pins with respect to Vss0                | 0.6V to (VDD + 0.6V) |
| Total power dissipation <sup>(2)</sup>                        | 800 mW               |
| Max. current out of Vss pin                                   | 150 mA               |
| Max. current into Vod pin                                     | 50 mA                |
| Max. current into an input pin (T0CKI only)                   | ±500 μA              |
| Input clamp current, Iк (VI < 0 or VI > VDD)                  | ±20 mA               |
| Output clamp current, IOK (V0 < 0 or V0 > VDD)                | ±20 mA               |
| Max. output current sunk by any I/O pin                       |                      |
| Max. output current sourced by any I/O pin                    | 20 mA                |
| Max. output current sourced by a single I/O port (PORTA or B) | 40 mA                |
| Max. output current sunk by a single I/O port (PORTA or B)    | 50 mA                |

- **Note 1:** Voltage spikes below Vss at the  $\overline{\text{MCLR}}$  pin, inducing currents greater than 80 mA may cause latch-up. Thus, a series resistor of 50 to 100  $\Omega$  should be used when applying a low level to the  $\overline{\text{MCLR}}$  pin rather than pulling this pin directly to Vss.
  - **2:** Power Dissipation is calculated as follows: PDIS = VDD x {IDD  $\sum$  IOH} +  $\sum$  {(VDD-VOH) x IOH} +  $\sum$ (VOL x IOL)

† NOTICE: Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.



#### TABLE 13-2: CLKOUT AND I/O TIMING REQUIREMENTS - PIC16CR54A

| AC Chara     | acteristics | $\begin{array}{ll} \mbox{Standard Operating Conditions (unless otherwise specified)} \\ \mbox{Operating Temperature} & 0^{\circ}C \leq TA \leq +70^{\circ}C \mbox{ for commercial} \\ -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for industrial} \\ -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for extended} \end{array}$ |              |      |      |       |  |  |
|--------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------|------|-------|--|--|
| Param<br>No. | Symbol      | Characteristic                                                                                                                                                                                                                                                                                                                   | Min          | Тур† | Max  | Units |  |  |
| 10           | TosH2ckL    | OSC1↑ to CLKOUT↓ <sup>(1)</sup>                                                                                                                                                                                                                                                                                                  | —            | 15   | 30** | ns    |  |  |
| 11           | TosH2ckH    | OSC1↑ to CLKOUT↑ <sup>(1)</sup>                                                                                                                                                                                                                                                                                                  | —            | 15   | 30** | ns    |  |  |
| 12           | TckR        | CLKOUT rise time <sup>(1)</sup>                                                                                                                                                                                                                                                                                                  | —            | 5.0  | 15** | ns    |  |  |
| 13           | TckF        | CLKOUT fall time <sup>(1)</sup>                                                                                                                                                                                                                                                                                                  | —            | 5.0  | 15** | ns    |  |  |
| 14           | TckL2ioV    | CLKOUT↓ to Port out valid <sup>(1)</sup>                                                                                                                                                                                                                                                                                         | —            | —    | 40** | ns    |  |  |
| 15           | TioV2ckH    | Port in valid before CLKOUT <sup>(1)</sup>                                                                                                                                                                                                                                                                                       | 0.25 TCY+30* | —    |      | ns    |  |  |
| 16           | TckH2iol    | Port in hold after CLKOUT <sup>(1)</sup>                                                                                                                                                                                                                                                                                         | 0*           | —    |      | ns    |  |  |
| 17           | TosH2ioV    | OSC1↑ (Q1 cycle) to Port out valid <sup>(2)</sup>                                                                                                                                                                                                                                                                                | —            | —    | 100* | ns    |  |  |
| 18           | TosH2iol    | OSC1 <sup>↑</sup> (Q2 cycle) to Port input invalid (I/O in hold time)                                                                                                                                                                                                                                                            | TBD          | —    | —    | ns    |  |  |
| 19           | TioV2osH    | Port input valid to OSC1↑<br>(I/O in setup time)                                                                                                                                                                                                                                                                                 | TBD          | —    | —    | ns    |  |  |
| 20           | TioR        | Port output rise time <sup>(2)</sup>                                                                                                                                                                                                                                                                                             | _            | 10   | 25** | ns    |  |  |
| 21           | TioF        | Port output fall time <sup>(2)</sup>                                                                                                                                                                                                                                                                                             | _            | 10   | 25** | ns    |  |  |

\* These parameters are characterized but not tested.

- \*\* These parameters are design targets and are not tested. No characterization data available at this time.
- † Data in the Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested.

**Note 1:** Measurements are taken in RC Mode where CLKOUT output is 4 x Tosc.

2: Please refer to Figure 13.1 for load conditions.

# 14.0 DEVICE CHARACTERIZATION - PIC16C54A

The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.

"Typical" represents the mean of the distribution at 25°C. "Maximum" or "minimum" represents (mean +  $3\sigma$ ) or (mean -  $3\sigma$ ) respectively, where  $\sigma$  is a standard deviation, over the whole temperature range.





#### TABLE 14-1: RC OSCILLATOR FREQUENCIES

| Сехт   | Rext | Average<br>Fosc @ 5 V, 25°C |       |  |  |
|--------|------|-----------------------------|-------|--|--|
| 20 pF  | 3.3K | 5 MHz                       | ± 27% |  |  |
|        | 5K   | 3.8 MHz                     | ± 21% |  |  |
|        | 10K  | 2.2 MHz                     | ± 21% |  |  |
|        | 100K | 262 kHz                     | ± 31% |  |  |
| 100 pF | 3.3K | 1.6 MHz                     | ± 13% |  |  |
|        | 5K   | 1.2 MHz                     | ± 13% |  |  |
|        | 10K  | 684 kHz                     | ± 18% |  |  |
|        | 100K | 71 kHz                      | ± 25% |  |  |
| 300 pF | 3.3K | 660 kHz                     | ± 10% |  |  |
|        | 5.0K | 484 kHz                     | ± 14% |  |  |
|        | 10K  | 267 kHz                     | ± 15% |  |  |
|        | 100K | 29 kHz                      | ± 19% |  |  |

The frequencies are measured on DIP packages.

The percentage variation indicated here is part-to-part variation due to normal process distribution. The variation indicated is  $\pm 3$  standard deviations from the average value for VDD = 5V.



#### FIGURE 14-5: TYPICAL IPD vs. VDD, WATCHDOG DISABLED



| TABLE 15-1: | EXTERNAL CLOCK TIMING REQUIREMENTS - PIC16C54A |
|-------------|------------------------------------------------|
|-------------|------------------------------------------------|

| Standard Operating Conditions (unless otherwise specified)<br>Operating TemperatureAC Characteristics $0^{\circ}C \le TA \le +70^{\circ}C$ for commercial<br>$-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial<br>$-20^{\circ}C \le TA \le +85^{\circ}C$ for industrial - PIC16LV54A-021<br>$-40^{\circ}C \le TA \le +125^{\circ}C$ for extendedParam |            |                                       |      |        |        |       | rcial<br>al<br>al - PIC16LV54A-021 |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------------------------------------|------|--------|--------|-------|------------------------------------|
| Param<br>No.                                                                                                                                                                                                                                                                                                                                              | Symbol     | Characteristic                        | Min  | Тур†   | Max    | Units | Conditions                         |
| 1                                                                                                                                                                                                                                                                                                                                                         | Tosc       | External CLKIN Period <sup>(1)</sup>  | 250  |        |        | ns    | XT OSC mode                        |
|                                                                                                                                                                                                                                                                                                                                                           |            |                                       | 500  | —      |        | ns    | XT osc mode (PIC16LV54A)           |
|                                                                                                                                                                                                                                                                                                                                                           |            |                                       | 250  | —      |        | ns    | HS osc mode (04)                   |
|                                                                                                                                                                                                                                                                                                                                                           |            |                                       | 100  | —      |        | ns    | HS osc mode (10)                   |
|                                                                                                                                                                                                                                                                                                                                                           |            |                                       | 50   | —      |        | ns    | HS osc mode (20)                   |
|                                                                                                                                                                                                                                                                                                                                                           |            |                                       | 5.0  | _      |        | μs    | LP OSC mode                        |
|                                                                                                                                                                                                                                                                                                                                                           |            | Oscillator Period <sup>(1)</sup>      | 250  | _      |        | ns    | RC osc mode                        |
|                                                                                                                                                                                                                                                                                                                                                           |            |                                       | 500  | —      |        | ns    | RC osc mode (PIC16LV54A)           |
|                                                                                                                                                                                                                                                                                                                                                           |            |                                       | 250  | —      | 10,000 | ns    | XT OSC mode                        |
|                                                                                                                                                                                                                                                                                                                                                           |            |                                       | 500  | —      |        | ns    | XT osc mode (PIC16LV54A)           |
|                                                                                                                                                                                                                                                                                                                                                           |            |                                       | 250  | —      | 250    | ns    | HS osc mode (04)                   |
|                                                                                                                                                                                                                                                                                                                                                           |            |                                       | 100  | —      | 250    | ns    | HS osc mode (10)                   |
|                                                                                                                                                                                                                                                                                                                                                           |            |                                       | 50   | —      | 250    | ns    | HS osc mode (20)                   |
|                                                                                                                                                                                                                                                                                                                                                           |            |                                       | 5.0  | _      | 200    | μs    | LP OSC mode                        |
| 2                                                                                                                                                                                                                                                                                                                                                         | Тсу        | Instruction Cycle Time <sup>(2)</sup> |      | 4/Fosc | —      | —     |                                    |
| 3                                                                                                                                                                                                                                                                                                                                                         | TosL, TosH | Clock in (OSC1) Low or                | 85*  | _      | -      | ns    | XT oscillator                      |
|                                                                                                                                                                                                                                                                                                                                                           |            | High Time                             | 20*  | —      | —      | ns    | HS oscillator                      |
|                                                                                                                                                                                                                                                                                                                                                           |            |                                       | 2.0* | —      | —      | μS    | LP oscillator                      |
| 4                                                                                                                                                                                                                                                                                                                                                         | TosR, TosF | Clock in (OSC1) Rise or               | _    | —      | 25*    | ns    | XT oscillator                      |
|                                                                                                                                                                                                                                                                                                                                                           |            | Fall Time                             | —    | —      | 25*    | ns    | HS oscillator                      |
|                                                                                                                                                                                                                                                                                                                                                           |            |                                       | _    | _      | 50*    | ns    | LP oscillator                      |

\* These parameters are characterized but not tested.

† Data in the Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested.

Note 1: All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices.

**2:** Instruction cycle period (TCY) equals four times the input oscillator time base period.

NOTES:

# 17.4 Timing Parameter Symbology and Load Conditions

The timing parameter symbols have been created with one of the following formats:

1. TppS2ppS

| 2. Tp | 2. TppS                                 |                    |  |  |  |  |  |  |
|-------|-----------------------------------------|--------------------|--|--|--|--|--|--|
| Т     |                                         |                    |  |  |  |  |  |  |
| F     | Frequency                               | T Time             |  |  |  |  |  |  |
| Lowe  | ercase letters (pp) and their meanings: |                    |  |  |  |  |  |  |
| рр    |                                         |                    |  |  |  |  |  |  |
| 2     | to                                      | mc MCLR            |  |  |  |  |  |  |
| ck    | CLKOUT                                  | osc oscillator     |  |  |  |  |  |  |
| су    | cycle time                              | os OSC1            |  |  |  |  |  |  |
| drt   | device reset timer                      | t0 T0CKI           |  |  |  |  |  |  |
| io    | I/O port                                | wdt watchdog timer |  |  |  |  |  |  |
| Uppe  | ercase letters and their meanings:      |                    |  |  |  |  |  |  |
| S     |                                         |                    |  |  |  |  |  |  |
| F     | Fall                                    | P Period           |  |  |  |  |  |  |
| н     | High                                    | R Rise             |  |  |  |  |  |  |
| T     | Invalid (Hi-impedance)                  | V Valid            |  |  |  |  |  |  |
| L     | Low                                     | Z Hi-impedance     |  |  |  |  |  |  |

#### FIGURE 17-5: LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS -PIC16C54C/CR54C/C55A/C56A/CR56A/C57C/CR57C/C58B/CR58B-04, 20





|             | ALLANT AND VATIMINA DEALIDEMENTA DIALAASY DIALAADSY      |
|-------------|----------------------------------------------------------|
| IABLE 17-2: | CLKOUT AND I/O TIMING REQUIREMENTS - PIC16C5X, PIC16CR5X |

| AC Characteristics |          | $ \begin{array}{ll} \mbox{Standard Operating Conditions (unless otherwise specified)} \\ \mbox{Operating Temperature} & 0^{\circ}C \leq TA \leq +70^{\circ}C \mbox{ for commercial} \\ -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for industrial} \\ -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for extended} \end{array} $ |              |      |      |       |  |  |  |
|--------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------|------|-------|--|--|--|
| Param<br>No.       | Symbol   | Characteristic                                                                                                                                                                                                                                                                                                                     | Min          | Тур† | Max  | Units |  |  |  |
| 10                 | TosH2ckL | OSC1↑ to CLKOUT↓ <sup>(1)</sup>                                                                                                                                                                                                                                                                                                    | _            | 15   | 30** | ns    |  |  |  |
| 11                 | TosH2ckH | OSC1↑ to CLKOUT↑ <sup>(1)</sup>                                                                                                                                                                                                                                                                                                    | _            | 15   | 30** | ns    |  |  |  |
| 12                 | TckR     | CLKOUT rise time <sup>(1)</sup>                                                                                                                                                                                                                                                                                                    | —            | 5.0  | 15** | ns    |  |  |  |
| 13                 | TckF     | CLKOUT fall time <sup>(1)</sup>                                                                                                                                                                                                                                                                                                    | —            | 5.0  | 15** | ns    |  |  |  |
| 14                 | TckL2ioV | CLKOUT↓ to Port out valid <sup>(1)</sup>                                                                                                                                                                                                                                                                                           | —            | —    | 40** | ns    |  |  |  |
| 15                 | TioV2ckH | Port in valid before CLKOUT <sup>(1)</sup>                                                                                                                                                                                                                                                                                         | 0.25 TCY+30* | —    | _    | ns    |  |  |  |
| 16                 | TckH2iol | Port in hold after CLKOUT <sup>(1)</sup>                                                                                                                                                                                                                                                                                           | 0*           | —    | _    | ns    |  |  |  |
| 17                 | TosH2ioV | OSC1 <sup>↑</sup> (Q1 cycle) to Port out valid <sup>(2)</sup>                                                                                                                                                                                                                                                                      | —            | —    | 100* | ns    |  |  |  |
| 18                 | TosH2iol | OSC1↑ (Q2 cycle) to Port input invalid<br>(I/O in hold time)                                                                                                                                                                                                                                                                       | TBD          | —    | _    | ns    |  |  |  |
| 19                 | TioV2osH | Port input valid to OSC1↑<br>(I/O in setup time)                                                                                                                                                                                                                                                                                   | TBD          | —    | —    | ns    |  |  |  |
| 20                 | TioR     | Port output rise time <sup>(2)</sup>                                                                                                                                                                                                                                                                                               | _            | 10   | 25** | ns    |  |  |  |
| 21                 | TioF     | Port output fall time <sup>(2)</sup>                                                                                                                                                                                                                                                                                               | —            | 10   | 25** | ns    |  |  |  |

\* These parameters are characterized but not tested.

\*\* These parameters are design targets and are not tested. No characterization data available at this time.

† Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: Measurements are taken in RC Mode where CLKOUT output is 4 x Tosc.

**2:** Refer to Figure 17-5 for load conditions.









© 1997-2013 Microchip Technology Inc.

# 19.1 DC Characteristics:PIC16C54C/C55A/C56A/C57C/C58B-40 (Commercial)<sup>(1)</sup>

| PIC16C54C/C55A/C56A/C57C/C58B-40<br>(Commercial) |        |                                               |       |            |            | itions (unless otherwise specified) $0^{\circ}C \le TA \le +70^{\circ}C$ for commercial |                                                                                |
|--------------------------------------------------|--------|-----------------------------------------------|-------|------------|------------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|
| Param<br>No.                                     | Symbol | Characteristic                                | Min   | Тур†       | Max        | Units                                                                                   | Conditions                                                                     |
| D001                                             | Vdd    | Supply Voltage                                | 4.5   | -          | 5.5        | V                                                                                       | HS mode from 20 - 40 MHz                                                       |
| D002                                             | Vdr    | RAM Data Retention Voltage <sup>(2)</sup>     |       | 1.5*       | —          | V                                                                                       | Device in SLEEP mode                                                           |
| D003                                             | VPOR   | VDD Start Voltage to ensure<br>Power-on Reset | —     | Vss        | —          | V                                                                                       | See Section 5.1 for details on<br>Power-on Reset                               |
| D004                                             | SVDD   | VDD Rise Rate to ensure Power-<br>on Reset    | 0.05* | _          | —          | V/ms                                                                                    | See Section 5.1 for details on<br>Power-on Reset                               |
| D010                                             | Idd    | Supply Current <sup>(3)</sup>                 | _     | 5.2<br>6.8 | 12.3<br>16 | mA<br>mA                                                                                | Fosc = 40 MHz, VDD = $4.5V$ , HS mode<br>Fosc = 40 MHz, VDD = $5.5V$ , HS mode |
| D020                                             | IPD    | Power-down Current <sup>(3)</sup>             | _     | 1.8<br>9.8 | 7.0<br>27* | μΑ<br>μΑ                                                                                | VDD = 5.5V, WDT disabled, Commercial<br>VDD = 5.5V, WDT enabled, Commercial    |

\* These parameters are characterized but not tested.

† Data in the Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested.

- **Note 1:** Device operation between 20 MHz to 40 MHz requires the following: VDD between 4.5V to 5.5V, OSC1 pin externally driven, OSC2 pin not connected, HS oscillator mode and commercial temperatures. For operation between DC and 20 MHz, See Section 19.1.
  - **2:** This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.
  - **3:** The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature also have an impact on the current consumption.
    - a) The test conditions for all IDD measurements in active Operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to Vss, T0CKI = VDD, MCLR = VDD; WDT enabled/disabled as specified.
    - b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode. The power-down current in SLEEP mode does not depend on the oscillator type.

# PIC16C5X

