



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 4MHz                                                                      |
| Connectivity               | -                                                                         |
| Peripherals                | POR, WDT                                                                  |
| Number of I/O              | 20                                                                        |
| Program Memory Size        | 768B (512 x 12)                                                           |
| Program Memory Type        | OTP                                                                       |
| EEPROM Size                | <u>.</u>                                                                  |
| RAM Size                   | 25 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                                 |
| Data Converters            | -                                                                         |
| Oscillator Type            | External                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Through Hole                                                              |
| Package / Case             | 28-DIP (0.600", 15.24mm)                                                  |
| Supplier Device Package    | 28-PDIP                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16c55a-04i-p |
|                            |                                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# PIC16C5X

## 8-Bit EPROM/ROM-Based CMOS Microcontrollers

## 1.0 GENERAL DESCRIPTION

The PIC16C5X from Microchip Technology is a family of low cost, high performance, 8-bit fully static, EPROM/ROM-based CMOS microcontrollers. It employs a RISC architecture with only 33 single word/ single cycle instructions. All instructions are single cycle except for program branches which take two cycles. The PIC16C5X delivers performance in an order of magnitude higher than its competitors in the same price category. The 12-bit wide instructions are highly symmetrical resulting in 2:1 code compression over other 8-bit microcontrollers in its class. The easy to use and easy to remember instruction set reduces development time significantly.

The PIC16C5X products are equipped with special features that reduce system cost and power requirements. The Power-on Reset (POR) and Device Reset Timer (DRT) eliminate the need for external RESET circuitry. There are four oscillator configurations to choose from, including the power saving LP (Low Power) oscillator and cost saving RC oscillator. Power saving SLEEP mode, Watchdog Timer and Code Protection features improve system cost, power and reliability.

The UV erasable CERDIP packaged versions are ideal for code development, while the cost effective One Time Programmable (OTP) versions are suitable for production in any volume. The customer can take full advantage of Microchip's price leadership in OTP microcontrollers, while benefiting from the OTP's flexibility.

The PIC16C5X products are supported by a full featured macro assembler, a software simulator, an in-circuit emulator, a low cost development programmer and a full featured programmer. All the tools are supported on IBM<sup>®</sup> PC and compatible machines.

## 1.1 Applications

The PIC16C5X series fits perfectly in applications ranging from high speed automotive and appliance motor control to low power remote transmitters/receivers, pointing devices and telecom processors. The EPROM technology makes customizing application programs (transmitter codes, motor speeds, receiver frequencies, etc.) extremely fast and convenient. The small footprint packages, for through hole or surface mounting, make this microcontroller series perfect for applications with space limitations. Low cost, low power, high performance ease of use and I/O flexibility make the PIC16C5X series very versatile even in areas where no microcontroller use has been considered before (e.g., timer functions, replacement of "glue" logic in larger systems, co-processor applications).

## 6.3 STATUS Register

This register contains the arithmetic status of the ALU, the RESET status and the page preselect bits for program memories larger than 512 words.

The STATUS Register can be the destination for any instruction, as with any other register. If the STATUS Register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. Furthermore, the TO and PD bits are not

writable. Therefore, the result of an instruction with the STATUS Register as destination may be different than intended.

For example, CLRF STATUS will clear the upper three bits and set the Z bit. This leaves the STATUS Register as  $000u \ u1uu$  (where u = unchanged).

It is recommended, therefore, that only BCF, BSF and MOVWF instructions be used to alter the STATUS Register because these instructions do not affect the Z, DC or C bits from the STATUS Register. For other instructions which do affect STATUS Bits, see Section 10.0, Instruction Set Summary.

## REGISTER 6-1: STATUS REGISTER (ADDRESS: 03h)

|          | R/W-0                              | R/W-0                              | R/W-0        | R-1          | R-1                        | R/W-x         | R/W-x          | R/W-x          |
|----------|------------------------------------|------------------------------------|--------------|--------------|----------------------------|---------------|----------------|----------------|
|          | PA2                                | PA1                                | PA0          | TO           | PD                         | Z             | DC             | С              |
|          | bit 7                              |                                    |              |              |                            |               |                | bit 0          |
| bit 7:   | PA2: This bit                      | unused at th                       | is time.     |              |                            |               |                |                |
|          |                                    | A2 bit as a ge<br>with future pr   |              | e read/write | bit is not recor           | mmended, sir  | nce this may a | affect upward  |
| bit 6-5: |                                    |                                    |              | -            | CR56)(PIC16                |               |                | 58)            |
|          |                                    |                                    |              |              | 16C57/CR57,<br>16C57/CR57, |               |                |                |
|          |                                    | (400h - 5FFh                       |              |              |                            | FIC 10C30/C   | N00            |                |
|          | 11 = Page 3                        | (600h - 7FFh                       | •            |              |                            |               |                |                |
|          | Each page is                       |                                    | deperal pur  | ose read/wr  | ite bits in devi           | ices which do | not use them   | for program    |
|          |                                    |                                    |              |              | affect upward              |               |                |                |
| bit 4:   | TO: Time-ou                        |                                    |              | ,            | •                          |               |                |                |
|          |                                    | ver-up, CLRWI<br>ime-out occur     |              | , or sleep i | nstruction                 |               |                |                |
| bit 3:   | PD: Power-d                        | lown bit                           |              |              |                            |               |                |                |
|          | •                                  | ver-up or by tl<br>ution of the SI |              |              |                            |               |                |                |
| bit 2:   | Z: Zero bit                        |                                    |              |              |                            |               |                |                |
|          |                                    | lt of an arithm<br>It of an arithm |              |              |                            |               |                |                |
| bit 1:   | DC: Digit car                      | ry/borrow bit                      | (for ADDWF a | nd SUBWF in  | structions)                |               |                |                |
|          | ADDWF                              |                                    |              |              |                            |               |                |                |
|          |                                    | rom the 4th la<br>rom the 4th la   |              |              |                            |               |                |                |
|          | SUBWF                              |                                    |              |              |                            |               |                |                |
|          |                                    |                                    |              |              | did not occur              |               |                |                |
|          |                                    | from the 4th                       |              |              |                            |               |                |                |
| bit 0:   | -                                  | row bit (for AI                    |              |              | F instructions             |               | _              |                |
|          | <b>ADDWF</b><br>1 = A carry o      | ocurred                            |              | orrow did n  | ot occur                   | RRF or RLI    |                | , respectively |
|          | $\pm = \pi \operatorname{carry} 0$ | locurrou                           | / · ·        |              |                            |               |                |                |

| Legena:           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
| -n = Value at POR | 1 = bit is set   | 0 = bit is cleared        | x = bit is unknown |

## 8.1 Using Timer0 with an External Clock

When an external clock input is used for Timer0, it must meet certain requirements. The external clock requirement is due to internal phase clock (Tosc) synchronization. Also, there is a delay in the actual incrementing of Timer0 after synchronization.

## 8.1.1 EXTERNAL CLOCK SYNCHRONIZATION

When no prescaler is used, the external clock input is the same as the prescaler output. The synchronization of T0CKI with the internal phase clocks is accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the internal phase clocks (Figure 8-5). Therefore, it is necessary for T0CKI to be high for at least 2Tosc (and a small RC delay of 20 ns) and low for at least 2Tosc (and a small RC delay of 20 ns). Refer to the electrical specification of the desired device. When a prescaler is used, the external clock input is divided by the asynchronous ripple counter-type prescaler so that the prescaler output is symmetrical. For the external clock to meet the sampling requirement, the ripple counter must be taken into account. Therefore, it is necessary for TOCKI to have a period of at least 4Tosc (and a small RC delay of 40 ns) divided by the prescaler value. The only requirement on TOCKI high and low time is that they do not violate the minimum pulse width requirement of 10 ns. Refer to parameters 40, 41 and 42 in the electrical specification of the desired device.

## 8.1.2 TIMER0 INCREMENT DELAY

Since the prescaler output is synchronized with the internal clocks, there is a small delay from the time the external clock edge occurs to the time the Timer0 module is actually incremented. Figure 8-5 shows the delay from the external clock edge to the timer incrementing.



Belay from clock input change to Timer0 increment is 3 lose to 7 lose (duration of Q = lose). There the error in measuring the interval between two edges on Timer0 input = ± 4 Tose max.

NOTES:

## 10.0 INSTRUCTION SET SUMMARY

Each PIC16C5X instruction is a 12-bit word divided into an OPCODE, which specifies the instruction type and one or more operands which further specify the operation of the instruction. The PIC16C5X instruction set summary in Table 10-2 groups the instructions into byte-oriented, bit-oriented, and literal and control operations. Table 10-1 shows the opcode field descriptions.

For **byte-oriented** instructions, 'f' represents a file register designator and 'd' represents a destination designator. The file register designator is used to specify which one of the 32 file registers in that bank is to be used by the instruction.

The destination designator specifies where the result of the operation is to be placed. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed in the file register specified in the instruction.

For **bit-oriented** instructions, 'b' represents a bit field designator which selects the number of the bit affected by the operation, while 'f' represents the number of the file in which the bit is located.

For **literal and control** operations, 'k' represents an 8 or 9-bit constant or literal value.

| TABLE 10-1: | OPCODE FIELD |
|-------------|--------------|
|             | DESCRIPTIONS |

|               | DESCRIPTIONS                                                                                                                    |
|---------------|---------------------------------------------------------------------------------------------------------------------------------|
| Field         | Description                                                                                                                     |
| f             | Register file address (0x00 to 0x1F)                                                                                            |
| W             | Working register (accumulator)                                                                                                  |
| b             | Bit address within an 8-bit file register                                                                                       |
| k             | Literal field, constant data or label                                                                                           |
| x             | Don't care location (= 0 or 1)<br>The assembler will generate code with $x = 0$ .<br>It is the recommended form of use for com- |
|               | patibility with all Microchip software tools.                                                                                   |
| d             | Destination select;<br>d = 0 (store result in W)<br>d = 1 (store result in file register 'f')<br>Default is d = 1               |
| label         | Label name                                                                                                                      |
| TOS           | Top of Stack                                                                                                                    |
| PC            | Program Counter                                                                                                                 |
| WDT           | Watchdog Timer Counter                                                                                                          |
| TO            | Time-out bit                                                                                                                    |
| PD            | Power-down bit                                                                                                                  |
| dest          | Destination, either the W register or the<br>specified register file location                                                   |
| [ ]           | Options                                                                                                                         |
| ( )           | Contents                                                                                                                        |
| $\rightarrow$ | Assigned to                                                                                                                     |
| < >           | Register bit field                                                                                                              |
| ∈             | In the set of                                                                                                                   |
| italics       | User defined term (font is courier)                                                                                             |

All instructions are executed within one single instruction cycle, unless a conditional test is true or the program counter is changed as a result of an instruction. In this case, the execution takes two instruction cycles. One instruction cycle consists of four oscillator periods. Thus, for an oscillator frequency of 4 MHz, the normal instruction execution time would be 1  $\mu$ s. If a conditional test is true or the program counter is changed as a result of an instruction, the instruction execution time would be 2  $\mu$ s.

Figure 10-1 shows the three general formats that the instructions can have. All examples in the figure use the following format to represent a hexadecimal number:

0xhhh

where 'h' signifies a hexadecimal digit.

## FIGURE 10-1: GENERAL FORMAT FOR INSTRUCTIONS

| Byte-oriented file regis                          | Byte-oriented file register operations                                                                                                   |                  |  |  |  |  |
|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|------------------|--|--|--|--|
| <u>11 6</u>                                       | 5                                                                                                                                        | 4 0              |  |  |  |  |
| OPCODE                                            | d                                                                                                                                        | f (FILE #)       |  |  |  |  |
| d = 1 for destination                             | d = 0 for destination W<br>d = 1 for destination f<br>f = 5-bit file register address                                                    |                  |  |  |  |  |
| Bit-oriented file registe                         | r ope                                                                                                                                    | erations         |  |  |  |  |
| 11 8                                              | 7                                                                                                                                        | 5 4 0            |  |  |  |  |
| OPCODE                                            | b (Bl                                                                                                                                    | IT #) f (FILE #) |  |  |  |  |
| Literal and control ope                           | <ul> <li>b = 3-bit bit address</li> <li>f = 5-bit file register address</li> <li>Literal and control operations (except GOTO)</li> </ul> |                  |  |  |  |  |
| 11                                                | 8                                                                                                                                        | 7 0              |  |  |  |  |
| OPCODE                                            | OPCODE k (literal)                                                                                                                       |                  |  |  |  |  |
| k = 8-bit immediate value                         |                                                                                                                                          |                  |  |  |  |  |
| Literal and control operations - GOTO instruction |                                                                                                                                          |                  |  |  |  |  |
| 11                                                | 9                                                                                                                                        | 8 0              |  |  |  |  |
| OPCODE                                            | OPCODE k (literal)                                                                                                                       |                  |  |  |  |  |
| k = 9-bit immediate value                         |                                                                                                                                          |                  |  |  |  |  |

<sup>© 1997-2013</sup> Microchip Technology Inc.

| ADDWF                                                       | Add W                                                          | and f                                      |                                                      |                    |
|-------------------------------------------------------------|----------------------------------------------------------------|--------------------------------------------|------------------------------------------------------|--------------------|
| Syntax:                                                     | [ label ] A                                                    | DDWF                                       | f,d                                                  |                    |
| Operands:                                                   | $\begin{array}{l} 0 \leq f \leq 31 \\ d \in [0,1] \end{array}$ |                                            |                                                      |                    |
| Operation:                                                  | (W) + (f)                                                      | $\rightarrow$ (dest)                       |                                                      |                    |
| Status Affected:                                            | C, DC, Z                                                       |                                            |                                                      |                    |
| Encoding:                                                   | 0001                                                           | 11df                                       | ffff                                                 |                    |
| Description:                                                | and regis                                                      | ster 'f'. If 'd<br>in the W<br>sult is sto | of the W r<br>d' is 0 the<br>register. I<br>red back | result<br>f 'd' is |
| Words:                                                      | 1                                                              |                                            |                                                      |                    |
| Cycles:                                                     | 1                                                              |                                            |                                                      |                    |
| Example:                                                    | ADDWF                                                          | TEMP_RE                                    | G, 0                                                 |                    |
| Before Instr<br>W<br>TEMP_I<br>After Instruc<br>W<br>TEMP_F | =<br>REG =<br>ction<br>=                                       | 0x17<br>0xC2<br>0xD9<br>0xC2               |                                                      |                    |

| ANDWF                                                      | AND W with f                                                                                                                                                                            |
|------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:                                                    | [label] ANDWF f,d                                                                                                                                                                       |
| Operands:                                                  | $\begin{array}{l} 0 \leq f \leq 31 \\ d \in [0,1] \end{array}$                                                                                                                          |
| Operation:                                                 | (W) .AND. (f) $\rightarrow$ (dest)                                                                                                                                                      |
| Status Affected:                                           | Z                                                                                                                                                                                       |
| Encoding:                                                  | 0001 01df ffff                                                                                                                                                                          |
| Description:                                               | The contents of the W register are<br>AND'ed with register 'f'. If 'd' is 0<br>the result is stored in the W regis-<br>ter. If 'd' is '1' the result is stored<br>back in register 'f'. |
| Words:                                                     | 1                                                                                                                                                                                       |
| Cycles:                                                    | 1                                                                                                                                                                                       |
| Example:                                                   | ANDWF TEMP_REG, 1                                                                                                                                                                       |
| Before Instru<br>W<br>TEMP_<br>After Instruc<br>W<br>TEMP_ | = 0x17<br>REG = 0xC2<br>tion<br>= 0x17                                                                                                                                                  |

| ANDLW                                        | AND literal with W                                                                                                           |
|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|
| Syntax:                                      | [ <i>label</i> ] ANDLW k                                                                                                     |
| Operands:                                    | $0 \le k \le 255$                                                                                                            |
| Operation:                                   | (W).AND. (k) $\rightarrow$ (W)                                                                                               |
| Status Affected:                             | Z                                                                                                                            |
| Encoding:                                    | 1110 kkkk kkkk                                                                                                               |
| Description:                                 | The contents of the W register are<br>AND'ed with the eight-bit literal 'k'.<br>The result is placed in the W regis-<br>ter. |
| Words:                                       | 1                                                                                                                            |
| Cycles:                                      | 1                                                                                                                            |
| Example:                                     | ANDLW H'5F'                                                                                                                  |
| Before Instru<br>W =<br>After Instruc<br>W = | 0xA3                                                                                                                         |

| BCF                                       | Bit Clea               | r f                                                                |             |  |  |
|-------------------------------------------|------------------------|--------------------------------------------------------------------|-------------|--|--|
| Syntax:                                   | [ label ]              | [ <i>label</i> ] BCF f,b                                           |             |  |  |
| Operands:                                 |                        | $\begin{array}{l} 0 \leq f \leq 31 \\ 0 \leq b \leq 7 \end{array}$ |             |  |  |
| Operation:                                | $0 \rightarrow (f < b$ | >)                                                                 |             |  |  |
| Status Affected:                          | None                   |                                                                    |             |  |  |
| Encoding:                                 | 0100                   | bbbf                                                               | ffff        |  |  |
| Description:                              | Bit 'b' in             | register 'f'                                                       | is cleared. |  |  |
| Words:                                    | 1                      |                                                                    |             |  |  |
| Cycles:                                   | 1                      |                                                                    |             |  |  |
| Example:                                  | BCF                    | FLAG_RE                                                            | IG, 7       |  |  |
| Before Instru<br>FLAG_F<br>After Instruct | REG =                  | 0xC7                                                               |             |  |  |
| FLAG_F                                    | REG =                  | 0x47                                                               |             |  |  |

## PIC16C5X

| XORLW                                         | Exclusive OR literal with W |               |                                           |           |
|-----------------------------------------------|-----------------------------|---------------|-------------------------------------------|-----------|
| Syntax:                                       | [label]                     | XORLW         | k                                         |           |
| Operands:                                     | $0 \le k \le 2$             | 55            |                                           |           |
| Operation:                                    | (W) .XOF                    | $R. k \to (W$ | /)                                        |           |
| Status Affected:                              | Z                           |               |                                           |           |
| Encoding:                                     | 1111                        | kkkk          | kkkk                                      |           |
| Description:                                  | XOR'ed                      | with the e    | e W regis<br>eight bit lit<br>ed in the V | eral 'k'. |
| Words:                                        | 1                           |               |                                           |           |
| Cycles:                                       | 1                           |               |                                           |           |
| Example:                                      | XORLW                       | 0xAF          |                                           |           |
| Before Instru<br>W =<br>After Instruct<br>W = | 0xB5                        |               |                                           |           |

| Exclusive OR W with f                                                                                                                                        |                                     |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|
| [ label ] XORWF f,d                                                                                                                                          | -                                   |
| $\begin{array}{l} 0\leq f\leq 31\\ d\in [0,1] \end{array}$                                                                                                   |                                     |
| (W) .XOR. (f) $\rightarrow$ (dest)                                                                                                                           |                                     |
| ted: Z                                                                                                                                                       |                                     |
| 0001 10df ffff                                                                                                                                               |                                     |
| W register with register 'f'. If 'd' is 0<br>the result is stored in the W regis-<br>ter. If 'd' is 1 the result is stored<br>back in register 'f'.          |                                     |
| 1                                                                                                                                                            |                                     |
| 1                                                                                                                                                            |                                     |
| XORWF REG,1                                                                                                                                                  |                                     |
| Instruction<br>G = 0xAF<br>= 0xB5<br>struction<br>G = 0x1A<br>= 0xB5                                                                                         |                                     |
| the result is stored in t<br>ter. If 'd' is 1 the result<br>back in register 'f'.<br>1<br>1<br>XORWF REG, 1<br>nstruction<br>G = 0xAF<br>= 0xB5<br>struction | er 'f'. If 'd' is 0<br>the W regis- |

## FIGURE 12-5: TIMER0 CLOCK TIMINGS - PIC16C54/55/56/57



## TABLE 12-4: TIMER0 CLOCK REQUIREMENTS - PIC16C54/55/56/57

| $\begin{tabular}{ c c c c c c } AC \ Characteristics \end{tabular} \begin{tabular}{lllllllllllllllllllllllllllllllllll$ |        |                                                              |                              |  |   | )        |                                                                |
|-------------------------------------------------------------------------------------------------------------------------|--------|--------------------------------------------------------------|------------------------------|--|---|----------|----------------------------------------------------------------|
| Param<br>No.                                                                                                            | Symbol | Characteristic Min Typ†                                      |                              |  |   | Units    | Conditions                                                     |
| 40                                                                                                                      | Tt0H   | T0CKI High Pulse Width<br>- No Prescaler<br>- With Prescaler | 0.5 Tcy + 20*<br>10*         |  | _ | ns<br>ns |                                                                |
| 41                                                                                                                      | Tt0L   | T0CKI Low Pulse Width<br>- No Prescaler<br>- With Prescaler  | 0.5 Tcy + 20*<br>10*         |  | _ | ns<br>ns |                                                                |
| 42                                                                                                                      | Tt0P   | T0CKI Period                                                 | 20 or <u>Tcy + 40</u> *<br>N |  |   | ns       | Whichever is greater.<br>N = Prescale Value<br>(1, 2, 4,, 256) |

\* These parameters are characterized but not tested.

† Data in the Typical ("Typ") column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

## 14.0 DEVICE CHARACTERIZATION - PIC16C54A

The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.

"Typical" represents the mean of the distribution at 25°C. "Maximum" or "minimum" represents (mean +  $3\sigma$ ) or (mean -  $3\sigma$ ) respectively, where  $\sigma$  is a standard deviation, over the whole temperature range.





## TABLE 14-1: RC OSCILLATOR FREQUENCIES

| Сехт   | Rext | Average<br>Fosc @ 5 V, 25°C |       |  |
|--------|------|-----------------------------|-------|--|
| 20 pF  | 3.3K | 5 MHz                       | ± 27% |  |
|        | 5K   | 3.8 MHz                     | ± 21% |  |
|        | 10K  | 2.2 MHz                     | ± 21% |  |
|        | 100K | 262 kHz                     | ± 31% |  |
| 100 pF | 3.3K | 1.6 MHz                     | ± 13% |  |
|        | 5K   | 1.2 MHz                     | ± 13% |  |
|        | 10K  | 684 kHz                     | ± 18% |  |
|        | 100K | 71 kHz                      | ± 25% |  |
| 300 pF | 3.3K | 660 kHz                     | ± 10% |  |
|        | 5.0K | 484 kHz                     | ± 14% |  |
|        | 10K  | 267 kHz                     | ± 15% |  |
|        | 100K | 29 kHz                      | ± 19% |  |

The frequencies are measured on DIP packages.

The percentage variation indicated here is part-to-part variation due to normal process distribution. The variation indicated is  $\pm 3$  standard deviations from the average value for VDD = 5V.

## PIC16C5X

## **FIGURE 14-2: TYPICAL RC OSC** FREQUENCY vs. VDD, CEXT = 20 PF Typical: statistical mean @ 25°C Maximum: mean + 3s (-40°C to 125°C) Minimum: mean – 3s (-40°C to 125°C) 5.5 R = 3.3K5.0 4.5 R = 5K 4.0 3.5 Fosc (MHz) 3.0 R = 10K 2.5 2.0 Measured on DIP Packages, $T = 25^{\circ}C$ 1.5 1.0 R = 100K 0.5 0.0 3.0 3.5 4.0 4.5 5.0 5.5 6.0 VDD (Volts)

#### FIGURE 14-3:

### TYPICAL RC OSC FREQUENCY vs. VDD, CEXT = 100 PF

















### FIGURE 15-4: RESET, WATCHDOG TIMER, AND DEVICE RESET TIMER TIMING - PIC16C54A

## TABLE 15-3: RESET, WATCHDOG TIMER, AND DEVICE RESET TIMER - PIC16C54A

| Standard Operating Conditions (unless otherwise specified) |        |                                                                           |      |      |      |       | ed)                          |  |  |
|------------------------------------------------------------|--------|---------------------------------------------------------------------------|------|------|------|-------|------------------------------|--|--|
| AC Characteristics                                         |        | Operating Temperature $0^{\circ}C \le TA \le +70^{\circ}C$ for commercial |      |      |      |       |                              |  |  |
|                                                            |        | $-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial                     |      |      |      |       |                              |  |  |
|                                                            |        | $-20^{\circ}C \le TA \le +85^{\circ}C$ for industrial - PIC16LV54A-02I    |      |      |      |       |                              |  |  |
|                                                            |        | $-40^{\circ}C \le TA \le +125^{\circ}C$ for extended                      |      |      |      |       |                              |  |  |
| Param                                                      |        |                                                                           |      |      |      |       |                              |  |  |
| No.                                                        | Symbol | Characteristic                                                            | Min  | Тур† | Мах  | Units | Conditions                   |  |  |
| 30                                                         | TmcL   | MCLR Pulse Width (low)                                                    | 100* | _    | _    | ns    | VDD = 5.0V                   |  |  |
|                                                            |        |                                                                           | 1    | —    | —    | μS    | VDD = 5.0V (PIC16LV54A only) |  |  |
| 31                                                         | Twdt   | Watchdog Timer Time-out                                                   | 9.0* | 18*  | 30*  | ms    | VDD = 5.0V (Comm)            |  |  |
|                                                            |        | Period (No Prescaler)                                                     |      |      |      |       |                              |  |  |
| 32                                                         | Tdrt   | Device Reset Timer Period                                                 | 9.0* | 18*  | 30*  | ms    | VDD = 5.0V (Comm)            |  |  |
| 34                                                         | Tioz   | I/O Hi-impedance from MCLR                                                | _    | _    | 100* | ns    |                              |  |  |
|                                                            |        | Low                                                                       | —    |      | 1μs  | —     | (PIC16LV54A only)            |  |  |

These parameters are characterized but not tested.

† Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.









## FIGURE 16-17: TRANSCONDUCTANCE (gm) OF HS OSCILLATOR vs. VDD



## 17.0 ELECTRICAL CHARACTERISTICS - PIC16LC54A

## Absolute Maximum Ratings<sup>(†)</sup>

| Ambient temperature under bias                                                                                   | –55°C to +125°C             |
|------------------------------------------------------------------------------------------------------------------|-----------------------------|
| Storage temperature                                                                                              |                             |
| Voltage on VDD with respect to VSS                                                                               | 0 to +7.5V                  |
| Voltage on MCLR with respect to Vss                                                                              | 0 to +14V                   |
| Voltage on all other pins with respect to Vss                                                                    | 0.6V to (VDD + 0.6V)        |
| Total power dissipation <sup>(1)</sup>                                                                           | 800 mW                      |
| Max. current out of Vss pin                                                                                      | 150 mA                      |
| Max. current into Vod pin                                                                                        |                             |
| Max. current into an input pin (T0CKI only)                                                                      | ±500 μA                     |
| Input clamp current, Iк (Vi < 0 or Vi > VDD)                                                                     | ±20 mA                      |
| Output clamp current, IOK (VO < 0 or VO > VDD)                                                                   | ±20 mA                      |
| Max. output current sunk by any I/O pin                                                                          | 25 mA                       |
| Max. output current sourced by any I/O pin                                                                       | 20 mA                       |
| Max. output current sourced by a single I/O (Port A, B or C)                                                     | 50 mA                       |
| Max. output current sunk by a single I/O (Port A, B or C)                                                        | 50 mA                       |
| <b>Note 1:</b> Power dissipation is calculated as follows: Pdis = VDD x {IDD - $\sum$ IOH} + $\sum$ {(VDD-VOH) x | IOH} + $\Sigma$ (VOL x IOL) |

**†** NOTICE: Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

#### 17.3 DC Characteristics: PIC16C54C/C55A/C56A/C57C/C58B-04, 20 (Commercial, Industrial, Extended) PIC16LC54C/LC55A/LC56A/LC57C/LC58B-04 (Commercial, Industrial) PIC16CR54C/CR56A/CR57C/CR58B-04, 20 (Commercial, Industrial, Extended) PIC16LCR54C/LCR56A/LCR57C/LCR58B-04 (Commercial, Industrial)

| DC CHARACTERISTICS |        | Standard Operating Con<br>Operating Temperature                                                                                     |                                                                                | $\begin{array}{l} \mbox{nditions (unless otherwise specified)} \\ 0^{\circ}C \leq TA \leq +70^{\circ}C \mbox{ for commercial} \\ -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for industrial} \\ -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for extended} \end{array}$ |                                                                  |                            |                                                                                                                                                                                                   |
|--------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Param<br>No.       | Symbol | Characteristic                                                                                                                      | Min                                                                            | Тур†                                                                                                                                                                                                                                                                        | Max                                                              | Units                      | Conditions                                                                                                                                                                                        |
| D030               | VIL    | Input Low Voltage<br>I/O Ports<br>I/O Ports<br>MCLR (Schmitt Trigger)<br>TOCKI (Schmitt Trigger)<br>OSC1 (Schmitt Trigger)<br>OSC1  | Vss<br>Vss<br>Vss<br>Vss<br>Vss<br>Vss<br>Vss                                  | <br><br>                                                                                                                                                                                                                                                                    | 0.8 V<br>0.15 VDD<br>0.15 VDD<br>0.15 VDD<br>0.15 VDD<br>0.3 VDD | V<br>V<br>V<br>V<br>V      | 4.5V <v<sub>DD ≤ 5.5V<br/>Otherwise<br/>RC mode only<sup>(3)</sup><br/>XT, HS and LP modes</v<sub>                                                                                                |
| D040               | Viн    | Input High Voltage<br>I/O ports<br>I/O ports<br>MCLR (Schmitt Trigger)<br>TOCKI (Schmitt Trigger)<br>OSC1 (Schmitt Trigger)<br>OSC1 | 2.0<br>0.25 Vdd+0.8<br>0.85 Vdd<br>0.85 Vdd<br>0.85 Vdd<br>0.85 Vdd<br>0.7 Vdd | <br>                                                                                                                                                                                                                                                                        | Vdd<br>Vdd<br>Vdd<br>Vdd<br>Vdd<br>Vdd<br>Vdd                    | V<br>V<br>V<br>V<br>V      | 4.5V < VDD ≤ 5.5V<br>Otherwise<br>RC mode only <sup>(3)</sup><br>XT, HS and LP modes                                                                                                              |
| D050               | VHYS   | Hysteresis of Schmitt<br>Trigger inputs                                                                                             | 0.15 Vdd*                                                                      | —                                                                                                                                                                                                                                                                           | _                                                                | V                          |                                                                                                                                                                                                   |
| D060               | Ιι∟    | Input Leakage Current <sup>(1,2)</sup><br>I/O ports<br>MCLR<br>MCLR<br>T0CKI<br>OSC1                                                | -1.0<br>-5.0<br>-3.0<br>-3.0                                                   | 0.5<br>—<br>0.5<br>0.5<br>0.5                                                                                                                                                                                                                                               | +1.0<br>+5.0<br>+3.0<br>+3.0<br>—                                | μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ | For VDD $\leq$ 5.5V:<br>VSS $\leq$ VPIN $\leq$ VDD,<br>pin at hi-impedance<br>VPIN = VSS +0.25V<br>VPIN = VDD<br>VSS $\leq$ VPIN $\leq$ VDD<br>VSS $\leq$ VPIN $\leq$ VDD,<br>XT, HS and LP modes |
| D080               | Vol    | Output Low Voltage<br>I/O ports<br>OSC2/CLKOUT                                                                                      |                                                                                | _                                                                                                                                                                                                                                                                           | 0.6<br>0.6                                                       | V<br>V                     | IOL = 8.7  mA, VDD = 4.5V<br>IOL = 1.6  mA, VDD = 4.5V,<br>RC mode only                                                                                                                           |
| D090               | Vон    | Output High Voltage <sup>(2)</sup><br>I/O ports<br>OSC2/CLKOUT                                                                      | Vdd - 0.7<br>Vdd - 0.7                                                         | _                                                                                                                                                                                                                                                                           | _                                                                | V<br>V                     | IOH = -5.4 mA, VDD = 4.5V<br>IOH = -1.0 mA, VDD = 4.5V,<br>RC mode only                                                                                                                           |

† Data in the Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested.

- Note 1: The leakage current on the MCLR/VPP pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltage.
  - **2:** Negative current is defined as coming out of the pin.
  - 3: For the RC mode, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC16C5X be driven with external clock in RC mode.



## FIGURE 18-2: TYPICAL RC OSCILLATOR FREQUENCY vs. VDD, CEXT = 20 PF, 25°C







## TABLE 18-2:INPUT CAPACITANCE

| Pin         | Typical Capacitance (pF) |          |  |  |  |
|-------------|--------------------------|----------|--|--|--|
| Pin         | 18L PDIP                 | 18L SOIC |  |  |  |
| RA port     | 5.0                      | 4.3      |  |  |  |
| RB port     | 5.0                      | 4.3      |  |  |  |
| MCLR        | 17.0                     | 17.0     |  |  |  |
| OSC1        | 4.0                      | 3.5      |  |  |  |
| OSC2/CLKOUT | 4.3                      | 3.5      |  |  |  |
| TOCKI       | 3.2                      | 2.8      |  |  |  |

All capacitance values are typical at  $25^{\circ}$ C. A part-to-part variation of ±25% (three standard deviations) should be taken into account.

FIGURE 20-4: VTH (INPUT THRESHOLD TRIP POINT VOLTAGE) OF I/O PINS vs. VDD



FIGURE 20-5: VTH (INPUT THRESHOLD TRIP POINT VOLTAGE) OF OSC1 INPUT (HS MODE) vs. VDD

