



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 4MHz                                                                        |
| Connectivity               | -                                                                           |
| Peripherals                | POR, WDT                                                                    |
| Number of I/O              | 20                                                                          |
| Program Memory Size        | 768B (512 x 12)                                                             |
| Program Memory Type        | OTP                                                                         |
| EEPROM Size                | -                                                                           |
| RAM Size                   | 25 x 8                                                                      |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                                   |
| Data Converters            | -                                                                           |
| Oscillator Type            | External                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 28-SSOP (0.209", 5.30mm Width)                                              |
| Supplier Device Package    | 28-SSOP                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16c55at-04i-ss |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

NOTES:

# 6.7 Indirect Data Addressing; INDF and FSR Registers

The INDF Register is not a physical register. Addressing INDF actually addresses the register whose address is contained in the FSR Register (FSR is a *pointer*). This is indirect addressing.

#### EXAMPLE 6-1: INDIRECT ADDRESSING

- Register file 08 contains the value 10h
- Register file 09 contains the value 0Ah
- Load the value 08 into the FSR Register
- A read of the INDF Register will return the value of 10h
- Increment the value of the FSR Register by one (FSR = 09h)
- A read of the INDF register now will return the value of 0Ah.

Reading INDF itself indirectly (FSR = 0) will produce 00h. Writing to the INDF Register indirectly results in a no-operation (although STATUS bits may be affected).

A simple program to clear RAM locations 10h-1Fh using indirect addressing is shown in Example 6-2.

#### EXAMPLE 6-2:

#### HOW TO CLEAR RAM USING INDIRECT ADDRESSING

|          | MOVLW | H'10' | ;initialize pointer  |
|----------|-------|-------|----------------------|
|          | MOVWF | FSR   | ; to RAM             |
| NEXT     | CLRF  | INDF  | ;clear INDF Register |
|          | INCF  | FSR,F | ;inc pointer         |
|          | BTFSC | FSR,4 | ;all done?           |
|          | GOTO  | NEXT  | ;NO, clear next      |
| CONTINUE |       |       |                      |
|          | :     |       | ;YES, continue       |

The FSR is either a 5-bit (PIC16C54, PIC16CR54, PIC16C55, PIC16C56, PIC16CR56) or 7-bit (PIC16C57, PIC16CR57, PIC16CR58, PIC16CR58) wide register. It is used in conjunction with the INDF Register to indirectly address the data memory area.

The FSR<4:0> bits are used to select data memory addresses 00h to 1Fh.

**PIC16C54, PIC16CR54, PIC16C55, PIC16C56, PIC16CR56:** These do not use banking. FSR<6:5> bits are unimplemented and read as '1's.

**PIC16C57**, **PIC16CR57**, **PIC16C58**, **PIC16CR58**: FSR<6:5> are the bank select bits and are used to select the bank to be addressed (00 = bank 0, 01 = bank 1, 10 = bank 2, 11 = bank 3).



© 1997-2013 Microchip Technology Inc.

# 7.0 I/O PORTS

As with any other register, the I/O Registers can be written and read under program control. However, read instructions (e.g., MOVF PORTB, W) always read the I/O pins independent of the pin's input/output modes. On RESET, all I/O ports are defined as input (inputs are at hi-impedance) since the I/O control registers (TRISA, TRISB, TRISC) are all set.

# 7.1 PORTA

PORTA is a 4-bit I/O Register. Only the low order 4 bits are used (RA<3:0>). Bits 7-4 are unimplemented and read as '0's.

# 7.2 PORTB

PORTB is an 8-bit I/O Register (PORTB<7:0>).

# 7.3 PORTC

PORTC is an 8-bit I/O Register for PIC16C55, PIC16C57 and PIC16CR57.

PORTC is a General Purpose Register for PIC16C54, PIC16CR54, PIC16CR56, PIC16CR56, PIC16CS8 and PIC16CR58.

# 7.4 TRIS Registers

The Output Driver Control Registers are loaded with the contents of the W Register by executing the TRIS f instruction. A '1' from a TRIS Register bit puts the corresponding output driver in a hi-impedance (input) mode. A '0' puts the contents of the output data latch on the selected pins, enabling the output buffer.

| Note: | A read of the ports reads the pins, not the    |
|-------|------------------------------------------------|
|       | output data latches. That is, if an output     |
|       | driver on a pin is enabled and driven high,    |
|       | but the external system is holding it low, a   |
|       | read of the port will indicate that the pin is |
|       | low.                                           |

The TRIS Registers are "write-only" and are set (output drivers disabled) upon RESET.

| TABLE 7-1: | SUMMARY O | F PORT | REGISTERS  |
|------------|-----------|--------|------------|
|            |           |        | LOIOI LIVO |

#### Value on Value on Bit 4 Bit 3 Bit 1 Bit 0 MCLR and Address Name Bit 7 Bit 6 Bit 5 Bit 2 Power-On Reset WDT Reset TRIS N/A I/O Control Registers (TRISA, TRISB, TRISC) 1111 1111 1111 1111 05h PORTA RA3 RA2 RA1 RA0 \_ \_ \_ \_ xxxx \_ \_ \_ \_ uuuu PORTB 06h RB7 RB6 RB5 RB4 RB3 RB2 RB1 RB0 XXXX XXXX uuuu uuuu 07h PORTC RC7 RC6 RC5 RC4 RC3 RC2 RC1 RC0 XXXX XXXX uuuu uuuu

Legend: x = unknown, u = unchanged, - = unimplemented, read as '0', Shaded cells = unimplemented, read as '0'

# 7.5 I/O Interfacing

The equivalent circuit for an I/O port pin is shown in Figure 7-1. All ports may be used for both input and output operation. For input operations these ports are non-latching. Any input must be present until read by an input instruction (e.g., MOVF PORTB, W). The outputs are latched and remain unchanged until the output latch is rewritten. To use a port pin as output, the corresponding direction control bit (in TRISA, TRISB, TRISC) must be cleared (= 0). For use as an input, the corresponding TRIS bit must be set. Any I/O pin can be programmed individually as input or output.

#### FIGURE 7-1: EQUIVALENT CIRCUIT FOR A SINGLE I/O PIN



#### 8.2 Prescaler

An 8-bit counter is available as a prescaler for the Timer0 module, or as a postscaler for the Watchdog Timer (WDT), respectively (Section 9.2.1). For simplicity, this counter is being referred to as "prescaler" throughout this data sheet. Note that the prescaler may be used by either the Timer0 module or the WDT, but not both. Thus, a prescaler assignment for the Timer0 module means that there is no prescaler for the WDT, and vice-versa.

The PSA and PS<2:0> bits (OPTION<3:0>) determine prescaler assignment and prescale ratio.

When assigned to the Timer0 module, all instructions writing to the TMR0 register (e.g., CLRF 1, MOVWF 1, BSF 1, x, etc.) will clear the prescaler. When assigned to WDT, a CLRWDT instruction will clear the prescaler along with the WDT. The prescaler is neither readable nor writable. On a RESET, the prescaler contains all '0's.

#### 8.2.1 SWITCHING PRESCALER ASSIGNMENT

The prescaler assignment is fully under software control (i.e., it can be changed "on the fly" during program execution). To avoid an unintended device RESET, the following instruction sequence (Example 8-1) must be executed when changing the prescaler assignment from Timer0 to the WDT.

#### EXAMPLE 8-1: CHANGING PRESCALER (TIMER0→WDT)

| CLRWDT            | ;Clear WDT              |
|-------------------|-------------------------|
| CLRF TMR0         | ;Clear TMR0 & Prescaler |
| MOVLW B'00xx1111' | ;Last 3 instructions in |
|                   | this example            |
| OPTION            | ;are required only if   |
|                   | ;desired                |
| CLRWDT            | ;PS<2:0> are 000 or     |
|                   | ;001                    |
| MOVLW B'00xx1xxx' | ;Set Prescaler to       |
| OPTION            | ;desired WDT rate       |

To change prescaler from the WDT to the Timer0 module, use the sequence shown in Example 8-2. This sequence must be used even if the WDT is disabled. A CLRWDT instruction should be executed before switching the prescaler.

# EXAMPLE 8-2: CHANGING PRESCALER (WDT $\rightarrow$ TIMER0)

| CLRWDT |             | ;Clear WDT and      |
|--------|-------------|---------------------|
|        |             | ;prescaler          |
| MOVLW  | B'xxxx0xxx' | ;Select TMR0, new   |
|        |             | ;prescale value and |
|        |             | ;clock source       |

OPTION

# 9.2 Watchdog Timer (WDT)

The Watchdog Timer (WDT) is a free running on-chip RC oscillator which does not require any external components. This RC oscillator is separate from the RC oscillator of the OSC1/CLKIN pin. That means that the WDT will run even if the clock on the OSC1/CLKIN and OSC2/CLKOUT pins have been stopped, for example, by execution of a SLEEP instruction. During normal operation or SLEEP, a WDT Reset or Wake-up Reset generates a device RESET.

The  $\overline{\text{TO}}$  bit (STATUS<4>) will be cleared upon a Watchdog Timer Reset (Section 6.3).

The WDT can be permanently disabled by programming the configuration bit WDTE as a '0' (Section 9.1). Refer to the PIC16C5X Programming Specifications (Literature Number DS30190) to determine how to access the configuration word.

#### 9.2.1 WDT PERIOD

An 8-bit counter is available as a prescaler for the Timer0 module (Section 8.2), or as a postscaler for the Watchdog Timer (WDT), respectively. For simplicity, this counter is being referred to as "prescaler" throughout this data sheet. Note that the prescaler may be used by either the Timer0 module or the WDT, but not

both. Thus, a prescaler assignment for the Timer0 module means that there is no prescaler for the WDT, and vice-versa.

The PSA and PS<2:0> bits (OPTION<3:0>) determine prescaler assignment and prescale ratio (Section 6.4).

The WDT has a nominal time-out period of 18 ms (with no prescaler). If a longer time-out period is desired, a prescaler with a division ratio of up to 1:128 can be assigned to the WDT (under software control) by writing to the OPTION register. Thus, time-out a period of a nominal 2.3 seconds can be realized. These periods vary with temperature, VDD and part-to-part process variations (see Device Characterization).

Under worst case conditions (VDD = Min., Temperature = Max., WDT prescaler = 1:128), it may take several seconds before a WDT time-out occurs.

#### 9.2.2 WDT PROGRAMMING CONSIDERATIONS

The CLRWDT instruction clears the WDT and the prescaler, if assigned to the WDT, and prevents it from timing out and generating a device RESET.

The SLEEP instruction RESETS the WDT and the prescaler, if assigned to the WDT. This gives the maximum SLEEP time before a WDT Wake-up Reset.



#### TABLE 9-1: SUMMARY OF REGISTERS ASSOCIATED WITH THE WATCHDOG TIMER

| Address | Name   | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>Power-On<br>Reset | <u>Value</u> on<br>MCLR and<br>WDT Reset |
|---------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------------------|------------------------------------------|
| N/A     | OPTION | —     | —     | Tosc  | Tose  | PSA   | PS2   | PS1   | PS0   | 11 1111                       | 11 1111                                  |

Legend: u = unchanged, - = unimplemented, read as '0'. Shaded cells not used by Watchdog Timer.

| Mnemonic, |         | Description                  | Cualas           | 12-1 | Bit Opc | ode  | Status   | Natas |
|-----------|---------|------------------------------|------------------|------|---------|------|----------|-------|
| Opera     | nds     | Description                  | Cycles           | MSb  |         | LSb  | Affected | Notes |
| ADDWF     | f,d     | Add W and f                  | 1                | 0001 | 11df    | ffff | C,DC,Z   | 1,2,4 |
| ANDWF     | f,d     | AND W with f                 | 1                | 0001 | 01df    | ffff | Z        | 2,4   |
| CLRF      | f       | Clear f                      | 1                | 0000 | 011f    | ffff | Z        | 4     |
| CLRW      | _       | Clear W                      | 1                | 0000 | 0100    | 0000 | Z        |       |
| COMF      | f, d    | Complement f                 | 1                | 0010 | 01df    | ffff | Z        |       |
| DECF      | f, d    | Decrement f                  | 1                | 0000 | 11df    | ffff | Z        | 2,4   |
| DECFSZ    | f, d    | Decrement f, Skip if 0       | 1 <sup>(2)</sup> | 0010 | 11df    | ffff | None     | 2,4   |
| INCF      | f, d    | Increment f                  | 1                | 0010 | 10df    | ffff | Z        | 2,4   |
| INCFSZ    | f, d    | Increment f, Skip if 0       | 1 <sup>(2)</sup> | 0011 | 11df    | ffff | None     | 2,4   |
| IORWF     | f, d    | Inclusive OR W with f        | 1                | 0001 | 00df    | ffff | Z        | 2,4   |
| MOVF      | f, d    | Move f                       | 1                | 0010 | 00df    | ffff | Z        | 2,4   |
| MOVWF     | f       | Move W to f                  | 1                | 0000 | 001f    | ffff | None     | 1,4   |
| NOP       | _       | No Operation                 | 1                | 0000 | 0000    | 0000 | None     |       |
| RLF       | f, d    | Rotate left f through Carry  | 1                | 0011 | 01df    | ffff | С        | 2,4   |
| RRF       | f, d    | Rotate right f through Carry | 1                | 0011 | 00df    | ffff | С        | 2,4   |
| SUBWF     | f, d    | Subtract W from f            | 1                | 0000 | 10df    | ffff | C,DC,Z   | 1,2,4 |
| SWAPF     | f, d    | Swap f                       | 1                | 0011 | 10df    | ffff | None     | 2,4   |
| XORWF     | f, d    | Exclusive OR W with f        | 1                | 0001 | 10df    | ffff | Z        | 2,4   |
| BIT-ORIEN | TED FIL | E REGISTER OPERATIONS        |                  |      |         |      |          |       |
| BCF       | f, b    | Bit Clear f                  | 1                | 0100 | bbbf    | ffff | None     | 2,4   |
| BSF       | f, b    | Bit Set f                    | 1                | 0101 | bbbf    | ffff | None     | 2,4   |
| BTFSC     | f, b    | Bit Test f, Skip if Clear    | 1 <sup>(2)</sup> | 0110 | bbbf    | ffff | None     |       |
| BTFSS     | f, b    | Bit Test f, Skip if Set      | 1 (2)            | 0111 | bbbf    | ffff | None     |       |
| LITERAL A | ND CON  | ITROL OPERATIONS             |                  | r    |         |      |          |       |
| ANDLW     | k       | AND literal with W           | 1                | 1110 | kkkk    | kkkk | Z        |       |
| CALL      | k       | Call subroutine              | 2                | 1001 | kkkk    | kkkk | None     | 1     |
| CLRWDT    | k       | Clear Watchdog Timer         | 1                | 0000 | 0000    | 0100 | TO, PD   |       |
| GOTO      | k       | Unconditional branch         | 2                | 101k | kkkk    | kkkk | None     |       |
| IORLW     | k       | Inclusive OR Literal with W  | 1                | 1101 | kkkk    | kkkk | Z        |       |
| MOVLW     | k       | Move Literal to W            | 1                | 1100 | kkkk    | kkkk | None     |       |
| OPTION    | k       | Load OPTION register         | 1                | 0000 | 0000    | 0010 | None     |       |
| RETLW     | k       | Return, place Literal in W   | 2                | 1000 | kkkk    | kkkk | None     |       |
| SLEEP     | -       | Go into standby mode         | 1                | 0000 | 0000    | 0011 | TO, PD   |       |
| TRIS      | f       | Load TRIS register           | 1                | 0000 | 0000    | Offf | None     | 3     |
| XORLW     | k       | Exclusive OR Literal to W    | 1                | 1111 | kkkk    | kkkk | Z        |       |

#### TABLE 10-2: INSTRUCTION SET SUMMARY

**Note 1:** The 9th bit of the program counter will be forced to a '0' by any instruction that writes to the PC except for GOTO (see Section 6.5 for more on program counter).

2: When an I/O register is modified as a function of itself (e.g. MOVF PORTB, 1), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'.

**3:** The instruction TRIS f, where f = 5, 6 or 7 causes the contents of the W register to be written to the tristate latches of PORTA, B or C respectively. A '1' forces the pin to a hi-impedance state and disables the output buffers.

**4:** If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared (if assigned to TMR0).

### 11.4 MPLINK Object Linker/ MPLIB Object Librarian

The MPLINK object linker combines relocatable objects created by the MPASM assembler and the MPLAB C17 and MPLAB C18 C compilers. It can also link relocatable objects from pre-compiled libraries, using directives from a linker script.

The MPLIB object librarian is a librarian for precompiled code to be used with the MPLINK object linker. When a routine from a library is called from another source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications. The MPLIB object librarian manages the creation and modification of library files.

The MPLINK object linker features include:

- Integration with MPASM assembler and MPLAB C17 and MPLAB C18 C compilers.
- Allows all memory areas to be defined as sections to provide link-time flexibility.

The MPLIB object librarian features include:

- Easier linking because single libraries can be included instead of many smaller files.
- Helps keep code maintainable by grouping related modules together.
- Allows libraries to be created and modules to be added, listed, replaced, deleted or extracted.

# 11.5 MPLAB SIM Software Simulator

The MPLAB SIM software simulator allows code development in a PC-hosted environment by simulating the PIC series microcontrollers on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a file, or user-defined key press, to any of the pins. The execution can be performed in single step, execute until break, or trace mode.

The MPLAB SIM simulator fully supports symbolic debugging using the MPLAB C17 and the MPLAB C18 C compilers and the MPASM assembler. The software simulator offers the flexibility to develop and debug code outside of the laboratory environment, making it an excellent multiproject software development tool.

# 11.6 MPLAB ICE High Performance Universal In-Circuit Emulator with MPLAB IDE

The MPLAB ICE universal in-circuit emulator is intended to provide the product development engineer with a complete microcontroller design tool set for PIC microcontrollers (MCUs). Software control of the MPLAB ICE in-circuit emulator is provided by the MPLAB Integrated Development Environment (IDE), which allows editing, building, downloading and source debugging from a single environment.

The MPLAB ICE 2000 is a full-featured emulator system with enhanced trace, trigger and data monitoring features. Interchangeable processor modules allow the system to be easily reconfigured for emulation of different processors. The universal architecture of the MPLAB ICE in-circuit emulator allows expansion to support new PIC microcontrollers.

The MPLAB ICE in-circuit emulator system has been designed as a real-time emulation system, with advanced features that are generally found on more expensive development tools. The PC platform and Microsoft<sup>®</sup> Windows environment were chosen to best make these features available to you, the end user.

# 11.7 ICEPIC In-Circuit Emulator

The ICEPIC low cost, in-circuit emulator is a solution for the Microchip Technology PIC16C5X, PIC16C6X, PIC16C7X and PIC16CXXX families of 8-bit One-Time-Programmable (OTP) microcontrollers. The modular system can support different subsets of PIC16C5X or PIC16CXXX products through the use of interchangeable personality modules, or daughter boards. The emulator is capable of emulating without target application circuitry being present.

# 11.13 PICDEM 3 Low Cost PIC16CXXX Demonstration Board

The PICDEM 3 demonstration board is a simple demonstration board that supports the PIC16C923 and PIC16C924 in the PLCC package. It will also support future 44-pin PLCC microcontrollers with an LCD Module. All the necessary hardware and software is included to run the basic demonstration programs. The user can program the sample microcontrollers provided with the PICDEM 3 demonstration board on a PRO MATE II device programmer, or a PICSTART Plus development programmer with an adapter socket, and easily test firmware. The MPLAB ICE in-circuit emulator may also be used with the PICDEM 3 demonstration board to test firmware. A prototype area has been provided to the user for adding hardware and connecting it to the microcontroller socket(s). Some of the features include a RS-232 interface, push button switches, a potentiometer for simulated analog input, a thermistor and separate headers for connection to an external LCD module and a keypad. Also provided on the PICDEM 3 demonstration board is a LCD panel, with 4 commons and 12 segments, that is capable of displaying time, temperature and day of the week. The PICDEM 3 demonstration board provides an additional RS-232 interface and Windows software for showing the demultiplexed LCD signals on a PC. A simple serial interface allows the user to construct a hardware demultiplexer for the LCD signals.

# 11.14 PICDEM 17 Demonstration Board

The PICDEM 17 demonstration board is an evaluation board that demonstrates the capabilities of several Microchip microcontrollers, including PIC17C752, PIC17C756A, PIC17C762 and PIC17C766. All necessary hardware is included to run basic demo programs, which are supplied on a 3.5-inch disk. A programmed sample is included and the user may erase it and program it with the other sample programs using the PRO MATE II device programmer, or the PICSTART Plus development programmer, and easily debug and test the sample code. In addition, the PICDEM 17 demonstration board supports downloading of programs to and executing out of external FLASH memory on board. The PICDEM 17 demonstration board is also usable with the MPLAB ICE in-circuit emulator, or the PICMASTER emulator and all of the sample programs can be run and modified using either emulator. Additionally, a generous prototype area is available for user hardware.

### 11.15 KEELOQ Evaluation and Programming Tools

KEELOQ evaluation and programming tools support Microchip's HCS Secure Data Products. The HCS evaluation kit includes a LCD display to show changing codes, a decoder to decode transmissions and a programming interface to program test transmitters.

### 12.1 DC Characteristics: PIC16C54/55/56/57-RC, XT, 10, HS, LP (Commercial)

| PIC16C54/55/56/57-RC, XT, 10, HS, LP<br>(Commercial) |        |                                                                                                                                        | Standard Operating Conditions (unless otherwise specified)<br>Operating Temperature $0^{\circ}C \le TA \le +70^{\circ}C$ for commercial |                                |                                    |                            |                                                                                                                                                                                                          |
|------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|------------------------------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Param<br>No.                                         | Symbol | Characteristic/Device                                                                                                                  | Min                                                                                                                                     | Тур†                           | Max                                | Units                      | Conditions                                                                                                                                                                                               |
| D001                                                 | Vdd    | Supply Voltage<br>PIC16C5X-RC<br>PIC16C5X-XT<br>PIC16C5X-10<br>PIC16C5X-HS                                                             | 3.0<br>3.0<br>4.5<br>4.5                                                                                                                |                                | 6.25<br>6.25<br>5.5<br>5.5         | V<br>V<br>V<br>V           |                                                                                                                                                                                                          |
| D002                                                 | Vdr    | PIC16C5X-LP<br>RAM Data Retention Voltage <sup>(1)</sup>                                                                               | 2.5                                                                                                                                     | <br>1.5*                       | 6.25<br>—                          | V<br>V                     | Device in SLEEP Mode                                                                                                                                                                                     |
| D003                                                 | Vpor   | VDD Start Voltage to ensure<br>Power-on Reset                                                                                          |                                                                                                                                         | Vss                            | _                                  | V                          | See Section 5.1 for details on<br>Power-on Reset                                                                                                                                                         |
| D004                                                 | SVDD   | VDD Rise Rate to ensure<br>Power-on Reset                                                                                              | 0.05*                                                                                                                                   |                                | —                                  | V/ms                       | See Section 5.1 for details on<br>Power-on Reset                                                                                                                                                         |
| D010                                                 | IDD    | Supply Current <sup>(2)</sup><br>PIC16C5X-RC <sup>(3)</sup><br>PIC16C5X-XT<br>PIC16C5X-10<br>PIC16C5X-HS<br>PIC16C5X-HS<br>PIC16C5X-LP |                                                                                                                                         | 1.8<br>1.8<br>4.8<br>9.0<br>15 | 3.3<br>3.3<br>10<br>10<br>20<br>32 | mA<br>mA<br>mA<br>mA<br>μA | Fosc = 4 MHz, VDD = $5.5V$<br>Fosc = 4 MHz, VDD = $5.5V$<br>Fosc = 10 MHz, VDD = $5.5V$<br>Fosc = 10 MHz, VDD = $5.5V$<br>Fosc = 20 MHz, VDD = $5.5V$<br>Fosc = $32$ kHz, VDD = $3.0V$ ,<br>WDT disabled |
| D020                                                 | IPD    | Power-down Current <sup>(2)</sup>                                                                                                      |                                                                                                                                         | 4.0<br>0.6                     | 12<br>9                            | μΑ<br>μΑ                   | VDD = 3.0V, WDT enabled<br>VDD = 3.0V, WDT disabled                                                                                                                                                      |

\* These parameters are characterized but not tested.

† Data in "Typ" column is based on characterization results at 25°C. This data is for design guidance only and is not tested.

**Note 1:** This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.

2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature also have an impact on the current consumption.

- a) The test conditions for all IDD measurements in active Operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to Vss, T0CKI = VDD, MCLR = VDD; WDT enabled/disabled as specified.
- b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode. The power-down current in SLEEP mode does not depend on the oscillator type.
- **3:** Does not include current through REXT. The current through the resistor can be estimated by the formula: IR = VDD/2REXT (mA) with REXT in k $\Omega$ .

| AC Chara     | octeristics | $ \begin{array}{ll} \mbox{Standard Operating Conditions (unless otherwise specified)} \\ \mbox{Operating Temperature} & 0^{\circ}C \leq TA \leq +70^{\circ}C \ \ for \ commercial \\ -40^{\circ}C \leq TA \leq +85^{\circ}C \ \ for \ industrial \\ -40^{\circ}C \leq TA \leq +125^{\circ}C \ \ for \ extended \\ \end{array} $ |      |        |        |       |                  |  |
|--------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------|--------|-------|------------------|--|
| Param<br>No. | Symbol      | Characteristic                                                                                                                                                                                                                                                                                                                  | Min  | Тур†   | Max    | Units | Conditions       |  |
| 1            | Tosc        | External CLKIN Period <sup>(1)</sup>                                                                                                                                                                                                                                                                                            | 250  |        | —      | ns    | XT OSC mode      |  |
|              |             |                                                                                                                                                                                                                                                                                                                                 | 250  | —      |        | ns    | HS OSC mode (04) |  |
|              |             |                                                                                                                                                                                                                                                                                                                                 | 100  | —      |        | ns    | HS osc mode (10) |  |
|              |             |                                                                                                                                                                                                                                                                                                                                 | 50   | —      | —      | ns    | HS osc mode (20) |  |
|              |             |                                                                                                                                                                                                                                                                                                                                 | 5.0  | _      | —      | μs    | LP OSC mode      |  |
|              |             | Oscillator Period <sup>(1)</sup>                                                                                                                                                                                                                                                                                                | 250  | —      |        | ns    | RC OSC mode      |  |
|              |             |                                                                                                                                                                                                                                                                                                                                 | 250  | —      | 10,000 | ns    | XT OSC mode      |  |
|              |             |                                                                                                                                                                                                                                                                                                                                 | 250  | —      | 250    | ns    | HS OSC mode (04) |  |
|              |             |                                                                                                                                                                                                                                                                                                                                 | 100  | —      | 250    | ns    | HS osc mode (10) |  |
|              |             |                                                                                                                                                                                                                                                                                                                                 | 50   | —      | 250    | ns    | HS OSC mode (20) |  |
|              |             |                                                                                                                                                                                                                                                                                                                                 | 5.0  |        | 200    | μS    | LP OSC mode      |  |
| 2            | Тсу         | Instruction Cycle Time <sup>(2)</sup>                                                                                                                                                                                                                                                                                           | —    | 4/Fosc | —      | —     |                  |  |
| 3            | TosL, TosH  | Clock in (OSC1) Low or High                                                                                                                                                                                                                                                                                                     | 50*  | —      | —      | ns    | XT oscillator    |  |
|              |             | lime                                                                                                                                                                                                                                                                                                                            | 20*  | —      | —      | ns    | HS oscillator    |  |
|              |             |                                                                                                                                                                                                                                                                                                                                 | 2.0* |        | —      | μS    | LP oscillator    |  |
| 4            | TosR, TosF  | Clock in (OSC1) Rise or Fall                                                                                                                                                                                                                                                                                                    | —    | —      | 25*    | ns    | XT oscillator    |  |
|              |             | lime                                                                                                                                                                                                                                                                                                                            | —    | —      | 25*    | ns    | HS oscillator    |  |
|              |             |                                                                                                                                                                                                                                                                                                                                 | —    | —      | 50*    | ns    | LP oscillator    |  |

| TABLE 13-1: | EXTERNAL CLOCK TIMING REQUIREMENT | S - PIC16CR54A |
|-------------|-----------------------------------|----------------|
|             |                                   |                |

These parameters are characterized but not tested.

† Data in the Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested.

Note 1: All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices.

when an external clock input is used, the "max" cycle time limit is "Du" (no clock) for all device

2: Instruction cycle period (TcY) equals four times the input oscillator time base period.



#### FIGURE 13-4: RESET, WATCHDOG TIMER, AND DEVICE RESET TIMER TIMING - PIC16CR54A

#### TABLE 13-3: RESET, WATCHDOG TIMER, AND DEVICE RESET TIMER - PIC16CR54A

| AC Chara     | cteristics | $\begin{array}{ll} \mbox{Standard Operating Conditions (unless otherwise specified)} \\ \mbox{Operating Temperature} & 0^{\circ}C \leq TA \leq +70^{\circ}C \mbox{ for commercial} \\ -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for industrial} \\ -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for extended} \end{array}$ |      |     |      |    |                   |  |
|--------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|----|-------------------|--|
| Param<br>No. | Symbol     | Characteristic Min Typ† Max Units Conditions                                                                                                                                                                                                                                                                                     |      |     |      |    |                   |  |
| 30           | TmcL       | MCLR Pulse Width (low)                                                                                                                                                                                                                                                                                                           | 1.0* | _   | _    | μS | VDD = 5.0V        |  |
| 31           | Twdt       | Watchdog Timer Time-out Period<br>(No Prescaler)                                                                                                                                                                                                                                                                                 | 7.0* | 18* | 40*  | ms | VDD = 5.0V (Comm) |  |
| 32           | Tdrt       | Device Reset Timer Period                                                                                                                                                                                                                                                                                                        | 7.0* | 18* | 30*  | ms | VDD = 5.0V (Comm) |  |
| 34           | Tioz       | I/O Hi-impedance from MCLR Low                                                                                                                                                                                                                                                                                                   | _    | _   | 1.0* | μS |                   |  |

These parameters are characterized but not tested.

† Data in the Typical ("Typ") column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

# PIC16C5X



















#### FIGURE 16-17: TRANSCONDUCTANCE (gm) OF HS OSCILLATOR vs. VDD



#### FIGURE 16-18: TRANSCONDUCTANCE (gm) OF LP OSCILLATOR vs. VDD



# FIGURE 16-19:

#### TRANSCONDUCTANCE (gm) OF XT OSCILLATOR vs. VDD



# 17.4 Timing Parameter Symbology and Load Conditions

The timing parameter symbols have been created with one of the following formats:

1. TppS2ppS

| 2. Tp                                 | 2. TppS                                    |                    |  |  |  |  |
|---------------------------------------|--------------------------------------------|--------------------|--|--|--|--|
| Т                                     |                                            |                    |  |  |  |  |
| F                                     | Frequency                                  | T Time             |  |  |  |  |
| Lowe                                  | Lowercase letters (pp) and their meanings: |                    |  |  |  |  |
| рр                                    |                                            |                    |  |  |  |  |
| 2                                     | to                                         | mc MCLR            |  |  |  |  |
| ck                                    | CLKOUT                                     | osc oscillator     |  |  |  |  |
| су                                    | cycle time                                 | os OSC1            |  |  |  |  |
| drt                                   | device reset timer                         | t0 T0CKI           |  |  |  |  |
| io                                    | I/O port                                   | wdt watchdog timer |  |  |  |  |
| Uppercase letters and their meanings: |                                            |                    |  |  |  |  |
| S                                     |                                            |                    |  |  |  |  |
| F                                     | Fall                                       | P Period           |  |  |  |  |
| н                                     | High                                       | R Rise             |  |  |  |  |
| I                                     | Invalid (Hi-impedance)                     | V Valid            |  |  |  |  |
| L                                     | Low                                        | Z Hi-impedance     |  |  |  |  |

### FIGURE 17-5: LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS -PIC16C54C/CR54C/C55A/C56A/CR56A/C57C/CR57C/C58B/CR58B-04, 20





FIGURE 18-4: TYPICAL RC OSCILLATOR FREQUENCY vs. VDD, CEXT = 300 PF, 25°C





© 1997-2013 Microchip Technology Inc.



#### TABLE 20-1: INPUT CAPACITANCE

| Pin         | Typical Capacitance (pF) |          |  |  |
|-------------|--------------------------|----------|--|--|
| FIII        | 18L PDIP                 | 18L SOIC |  |  |
| RA port     | 5.0                      | 4.3      |  |  |
| RB port     | 5.0                      | 4.3      |  |  |
| MCLR        | 17.0                     | 17.0     |  |  |
| OSC1        | 4.0                      | 3.5      |  |  |
| OSC2/CLKOUT | 4.3                      | 3.5      |  |  |
| TOCKI       | 3.2                      | 2.8      |  |  |

All capacitance values are typical at  $25^{\circ}$ C. A part-to-part variation of ±25% (three standard deviations) should be taken into account.



# 28-Lead Plastic Dual In-line (P) - 600 mil (PDIP)

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | Units  |       | INCHES* |       | N     | 5     |       |
|----------------------------|--------|-------|---------|-------|-------|-------|-------|
| Dimension                  | Limits | MIN   | NOM     | MAX   | MIN   | NOM   | MAX   |
| Number of Pins             | n      |       | 28      |       |       | 28    |       |
| Pitch                      | р      |       | .100    |       |       | 2.54  |       |
| Top to Seating Plane       | Α      | .160  | .175    | .190  | 4.06  | 4.45  | 4.83  |
| Molded Package Thickness   | A2     | .140  | .150    | .160  | 3.56  | 3.81  | 4.06  |
| Base to Seating Plane      | A1     | .015  |         |       | 0.38  |       |       |
| Shoulder to Shoulder Width | E      | .595  | .600    | .625  | 15.11 | 15.24 | 15.88 |
| Molded Package Width       | E1     | .505  | .545    | .560  | 12.83 | 13.84 | 14.22 |
| Overall Length             | D      | 1.395 | 1.430   | 1.465 | 35.43 | 36.32 | 37.21 |
| Tip to Seating Plane       | L      | .120  | .130    | .135  | 3.05  | 3.30  | 3.43  |
| Lead Thickness             | С      | .008  | .012    | .015  | 0.20  | 0.29  | 0.38  |
| Upper Lead Width           | B1     | .030  | .050    | .070  | 0.76  | 1.27  | 1.78  |
| Lower Lead Width           | В      | .014  | .018    | .022  | 0.36  | 0.46  | 0.56  |
| Overall Row Spacing §      | eB     | .620  | .650    | .680  | 15.75 | 16.51 | 17.27 |
| Mold Draft Angle Top       | α      | 5     | 10      | 15    | 5     | 10    | 15    |
| Mold Draft Angle Bottom    | β      | 5     | 10      | 15    | 5     | 10    | 15    |

\* Controlling Parameter § Significant Characteristic

Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side.

JEDEC Equivalent: MO-011 Drawing No. C04-079

#### 18-Lead Plastic Small Outline (SO) - Wide, 300 mil (SOIC)

For the most current package drawings, please see the Microchip Packaging Specification located Note: at http://www.microchip.com/packaging



|                          | Units  | INCHES* |      |      | N     | MILLIMETERS |       |  |
|--------------------------|--------|---------|------|------|-------|-------------|-------|--|
| Dimension                | Limits | MIN     | NOM  | MAX  | MIN   | NOM         | MAX   |  |
| Number of Pins           | n      |         | 18   |      |       | 18          |       |  |
| Pitch                    | р      |         | .050 |      |       | 1.27        |       |  |
| Overall Height           | Α      | .093    | .099 | .104 | 2.36  | 2.50        | 2.64  |  |
| Molded Package Thickness | A2     | .088    | .091 | .094 | 2.24  | 2.31        | 2.39  |  |
| Standoff §               | A1     | .004    | .008 | .012 | 0.10  | 0.20        | 0.30  |  |
| Overall Width            | E      | .394    | .407 | .420 | 10.01 | 10.34       | 10.67 |  |
| Molded Package Width     | E1     | .291    | .295 | .299 | 7.39  | 7.49        | 7.59  |  |
| Overall Length           | D      | .446    | .454 | .462 | 11.33 | 11.53       | 11.73 |  |
| Chamfer Distance         | h      | .010    | .020 | .029 | 0.25  | 0.50        | 0.74  |  |
| Foot Length              | L      | .016    | .033 | .050 | 0.41  | 0.84        | 1.27  |  |
| Foot Angle               | ¢      | 0       | 4    | 8    | 0     | 4           | 8     |  |
| Lead Thickness           | С      | .009    | .011 | .012 | 0.23  | 0.27        | 0.30  |  |
| Lead Width               | В      | .014    | .017 | .020 | 0.36  | 0.42        | 0.51  |  |
| Mold Draft Angle Top     | α      | 0       | 12   | 15   | 0     | 12          | 15    |  |
| Mold Draft Angle Bottom  | β      | 0       | 12   | 15   | 0     | 12          | 15    |  |

\* Controlling Parameter § Significant Characteristic

Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MS-013 Drawing No. C04-051