# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | PIC                                                                      |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 4MHz                                                                     |
| Connectivity               | -                                                                        |
| Peripherals                | POR, WDT                                                                 |
| Number of I/O              | 12                                                                       |
| Program Memory Size        | 1.5KB (1K x 12)                                                          |
| Program Memory Type        | ОТР                                                                      |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 25 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 6.25V                                                               |
| Data Converters            | -                                                                        |
| Oscillator Type            | External                                                                 |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                        |
| Mounting Type              | Through Hole                                                             |
| Package / Case             | 18-DIP (0.300", 7.62mm)                                                  |
| Supplier Device Package    | 18-PDIP                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16c56-rci-p |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|             | Pi  | n Numb | er    | Pin  | Buffer |                                                                                                                                                                                                                   |
|-------------|-----|--------|-------|------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin Name    | DIP | SOIC   | SSOP  | Туре | Туре   | Description                                                                                                                                                                                                       |
| RA0         | 17  | 17     | 19    | I/O  | TTL    | Bi-directional I/O port                                                                                                                                                                                           |
| RA1         | 18  | 18     | 20    | I/O  | TTL    |                                                                                                                                                                                                                   |
| RA2         | 1   | 1      | 1     | I/O  | TTL    |                                                                                                                                                                                                                   |
| RA3         | 2   | 2      | 2     | I/O  | TTL    |                                                                                                                                                                                                                   |
| RB0         | 6   | 6      | 7     | I/O  | TTL    | Bi-directional I/O port                                                                                                                                                                                           |
| RB1         | 7   | 7      | 8     | I/O  | TTL    |                                                                                                                                                                                                                   |
| RB2         | 8   | 8      | 9     | I/O  | TTL    |                                                                                                                                                                                                                   |
| RB3         | 9   | 9      | 10    | I/O  | TTL    |                                                                                                                                                                                                                   |
| RB4         | 10  | 10     | 11    | I/O  | TTL    |                                                                                                                                                                                                                   |
| RB5         | 11  | 11     | 12    | I/O  | TTL    |                                                                                                                                                                                                                   |
| RB6         | 12  | 12     | 13    | I/O  | TTL    |                                                                                                                                                                                                                   |
| RB7         | 13  | 13     | 14    | I/O  | TTL    |                                                                                                                                                                                                                   |
| TOCKI       | 3   | 3      | 3     | I    | ST     | Clock input to Timer0. Must be tied to Vss or VDD, if not in use, to reduce current consumption.                                                                                                                  |
| MCLR/Vpp    | 4   | 4      | 4     | I    | ST     | Master clear (RESET) input/programming voltage input.<br>This pin is an active low RESET to the device. Voltage on<br>the MCLR/VPP pin must not exceed VDD to avoid unin-<br>tended entering of Programming mode. |
| OSC1/CLKIN  | 16  | 16     | 18    | I    | ST     | Oscillator crystal input/external clock source input.                                                                                                                                                             |
| OSC2/CLKOUT | 15  | 15     | 17    | 0    |        | Oscillator crystal output. Connects to crystal or resonator<br>in crystal Oscillator mode. In RC mode, OSC2 pin outputs<br>CLKOUT, which has 1/4 the frequency of OSC1 and<br>denotes the instruction cycle rate. |
| Vdd         | 14  | 14     | 15,16 | Р    | _      | Positive supply for logic and I/O pins.                                                                                                                                                                           |
| Vss         | 5   | 5      | 5,6   | Р    | _      | Ground reference for logic and I/O pins.                                                                                                                                                                          |

## TABLE 3-1:PINOUT DESCRIPTION - PIC16C54, PIC16CR54, PIC16C56, PIC16CR56, PIC16CR58,<br/>PIC16CR58

Legend: I = input, O = output, I/O = input/output, P = power, — = Not Used, TTL = TTL input, ST = Schmitt Trigger input

| Din Nome    | Pi  | in Numb | er   | Pin  | Buffer | Deceristics                                                                                                                                                                                                       |
|-------------|-----|---------|------|------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin Name    | DIP | SOIC    | SSOP | Туре | Туре   | Description                                                                                                                                                                                                       |
| RA0         | 6   | 6       | 5    | I/O  | TTL    | Bi-directional I/O port                                                                                                                                                                                           |
| RA1         | 7   | 7       | 6    | I/O  | TTL    |                                                                                                                                                                                                                   |
| RA2         | 8   | 8       | 7    | I/O  | TTL    |                                                                                                                                                                                                                   |
| RA3         | 9   | 9       | 8    | I/O  | TTL    |                                                                                                                                                                                                                   |
| RB0         | 10  | 10      | 9    | I/O  | TTL    | Bi-directional I/O port                                                                                                                                                                                           |
| RB1         | 11  | 11      | 10   | I/O  | TTL    |                                                                                                                                                                                                                   |
| RB2         | 12  | 12      | 11   | I/O  | TTL    |                                                                                                                                                                                                                   |
| RB3         | 13  | 13      | 12   | I/O  | TTL    |                                                                                                                                                                                                                   |
| RB4         | 14  | 14      | 13   | I/O  | TTL    |                                                                                                                                                                                                                   |
| RB5         | 15  | 15      | 15   | I/O  | TTL    |                                                                                                                                                                                                                   |
| RB6         | 16  | 16      | 16   | I/O  | TTL    |                                                                                                                                                                                                                   |
| RB7         | 17  | 17      | 17   | I/O  | TTL    |                                                                                                                                                                                                                   |
| RC0         | 18  | 18      | 18   | I/O  | TTL    | Bi-directional I/O port                                                                                                                                                                                           |
| RC1         | 19  | 19      | 19   | I/O  | TTL    |                                                                                                                                                                                                                   |
| RC2         | 20  | 20      | 20   | I/O  | TTL    |                                                                                                                                                                                                                   |
| RC3         | 21  | 21      | 21   | I/O  | TTL    |                                                                                                                                                                                                                   |
| RC4         | 22  | 22      | 22   | I/O  | TTL    |                                                                                                                                                                                                                   |
| RC5         | 23  | 23      | 23   | I/O  | TTL    |                                                                                                                                                                                                                   |
| RC6         | 24  | 24      | 24   | I/O  | TTL    |                                                                                                                                                                                                                   |
| RC7         | 25  | 25      | 25   | I/O  | TTL    |                                                                                                                                                                                                                   |
| TOCKI       | 1   | 1       | 2    | Ι    | ST     | Clock input to Timer0. Must be tied to Vss or VDD, if not in use, to reduce current consumption.                                                                                                                  |
| MCLR        | 28  | 28      | 28   | Ι    | ST     | Master clear (RESET) input. This pin is an active low RESET to the device.                                                                                                                                        |
| OSC1/CLKIN  | 27  | 27      | 27   | I    | ST     | Oscillator crystal input/external clock source input.                                                                                                                                                             |
| OSC2/CLKOUT | 26  | 26      | 26   | 0    | —      | Oscillator crystal output. Connects to crystal or resonator<br>in crystal Oscillator mode. In RC mode, OSC2 pin outputs<br>CLKOUT which has 1/4 the frequency of OSC1, and<br>denotes the instruction cycle rate. |
| Vdd         | 2   | 2       | 3,4  | Р    | —      | Positive supply for logic and I/O pins.                                                                                                                                                                           |
| Vss         | 4   | 4       | 1,14 | Р    |        | Ground reference for logic and I/O pins.                                                                                                                                                                          |
| N/C         | 3,5 | 3,5     | —    | _    |        | Unused, do not connect.                                                                                                                                                                                           |

#### TABLE 3-2: PINOUT DESCRIPTION - PIC16C55, PIC16C57, PIC16CR57

Legend: I = input, O = output, I/O = input/output, P = power, — = Not Used, TTL = TTL input, ST = Schmitt Trigger input

#### 4.4 RC Oscillator

For timing insensitive applications, the RC device option offers additional cost savings. The RC oscillator frequency is a function of the supply voltage, the resistor (REXT) and capacitor (CEXT) values, and the operating temperature. In addition to this, the oscillator frequency will vary from unit to unit due to normal process parameter variation. Furthermore, the difference in lead frame capacitance between package types will also affect the oscillation frequency, especially for low CEXT values. The user also needs to take into account variation due to tolerance of external R and C components used.

Figure 4-5 shows how the R/C combination is connected to the PIC16C5X. For REXT values below 2.2 k $\Omega$ , the oscillator operation may become unstable, or stop completely. For very high REXT values (e.g., 1 M $\Omega$ ) the oscillator becomes sensitive to noise, humidity and leakage. Thus, we recommend keeping REXT between 3 k $\Omega$  and 100 k $\Omega$ .

Although the oscillator will operate with no external capacitor (CEXT = 0 pF), we recommend using values above 20 pF for noise and stability reasons. With no or small external capacitance, the oscillation frequency can vary dramatically due to changes in external capacitances, such as PCB trace capacitance or package lead frame capacitance.

The Electrical Specifications sections show RC frequency variation from part to part due to normal process variation. The variation is larger for larger R (since leakage current variation will affect RC frequency more for large R) and for smaller C (since variation of input capacitance will affect RC frequency more).

Also, see the Electrical Specifications sections for variation of oscillator frequency due to VDD for given REXT/ CEXT values as well as frequency variation due to operating temperature for given R, C, and VDD values.

The oscillator frequency, divided by 4, is available on the OSC2/CLKOUT pin, and can be used for test purposes or to synchronize other logic.



**Note:** If you change from this device to another device, please verify oscillator characteristics in your application.

#### 6.2.2 SPECIAL FUNCTION REGISTERS

The Special Function Registers are registers used by the CPU and peripheral functions to control the operation of the device (Table 6-1).

The Special Registers can be classified into two sets. The Special Function Registers associated with the "core" functions are described in this section. Those related to the operation of the peripheral features are described in the section for each peripheral feature.

| Address            | Name   | Bit 7    | Bit 6                                                                 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0                | Value on<br>Power-on<br>Reset | Details<br>on Page |
|--------------------|--------|----------|-----------------------------------------------------------------------|-------|-------|-------|-------|-------|----------------------|-------------------------------|--------------------|
| N/A                | TRIS   | I/O Cont | I/O Control Registers (TRISA, TRISB, TRISC)                           |       |       |       |       |       |                      | 1111 1111                     | 35                 |
| N/A                | OPTION | Contains | Contains control bits to configure Timer0 and Timer0/WDT prescaler    |       |       |       |       |       | caler                | 11 1111                       | 30                 |
| 00h                | INDF   | Uses co  | Uses contents of FSR to address data memory (not a physical register) |       |       |       |       |       | XXXX XXXX            | 32                            |                    |
| 01h                | TMR0   | Timer0 I | Timer0 Module Register                                                |       |       |       |       |       | XXXX XXXX            | 38                            |                    |
| 02h <sup>(1)</sup> | PCL    | Low ord  | Low order 8 bits of PC                                                |       |       |       |       |       |                      | 1111 1111                     | 31                 |
| 03h                | STATUS | PA2      | PA1                                                                   | PA0   | TO    | PD    | Z     | DC    | С                    | 0001 1xxx                     | 29                 |
| 04h                | FSR    | Indirect | Indirect data memory address pointer                                  |       |       |       |       |       | 1xxx xxxx <b>(3)</b> | 32                            |                    |
| 05h                | PORTA  | —        | —                                                                     | —     | —     | RA3   | RA2   | RA1   | RA0                  | xxxx                          | 35                 |
| 06h                | PORTB  | RB7      | RB6                                                                   | RB5   | RB4   | RB3   | RB2   | RB1   | RB0                  | XXXX XXXX                     | 35                 |
| 07h <sup>(2)</sup> | PORTC  | RC7      | RC6                                                                   | RC5   | RC4   | RC3   | RC2   | RC1   | RC0                  | XXXX XXXX                     | 35                 |

|--|

Legend: x = unknown, u = unchanged, - = unimplemented, read as '0' (if applicable). Shaded cells = unimplemented or unused

**Note** 1: The upper byte of the Program Counter is not directly accessible. See Section 6.5 for an explanation of how to access these bits.

2: File address 07h is a General Purpose Register on the PIC16C54, PIC16CR54, PIC16C56, PIC16CR56, PIC16CR58 and PIC16CR58.

3: These values are valid for PIC16C57/CR57/C58/CR58. For the PIC16C54/CR54/C55/C56/CR56, the value on RESET is 111x xxxx and for MCLR and WDT Reset, the value is 111u uuuu.

### 7.0 I/O PORTS

As with any other register, the I/O Registers can be written and read under program control. However, read instructions (e.g., MOVF PORTB, W) always read the I/O pins independent of the pin's input/output modes. On RESET, all I/O ports are defined as input (inputs are at hi-impedance) since the I/O control registers (TRISA, TRISB, TRISC) are all set.

#### 7.1 PORTA

PORTA is a 4-bit I/O Register. Only the low order 4 bits are used (RA<3:0>). Bits 7-4 are unimplemented and read as '0's.

### 7.2 PORTB

PORTB is an 8-bit I/O Register (PORTB<7:0>).

#### 7.3 PORTC

PORTC is an 8-bit I/O Register for PIC16C55, PIC16C57 and PIC16CR57.

PORTC is a General Purpose Register for PIC16C54, PIC16CR54, PIC16CR56, PIC16CR56, PIC16CS8 and PIC16CR58.

#### 7.4 TRIS Registers

The Output Driver Control Registers are loaded with the contents of the W Register by executing the TRIS f instruction. A '1' from a TRIS Register bit puts the corresponding output driver in a hi-impedance (input) mode. A '0' puts the contents of the output data latch on the selected pins, enabling the output buffer.

| Note: | A read of the ports reads the pins, not the    |
|-------|------------------------------------------------|
|       | output data latches. That is, if an output     |
|       | driver on a pin is enabled and driven high,    |
|       | but the external system is holding it low, a   |
|       | read of the port will indicate that the pin is |
|       | low.                                           |

The TRIS Registers are "write-only" and are set (output drivers disabled) upon RESET.

| TABLE 7-1: | SUMMARY O | F PORT | REGISTERS  |
|------------|-----------|--------|------------|
|            |           |        | LOIOI LIVO |

#### Value on Value on Bit 4 Bit 3 Bit 1 Bit 0 MCLR and Address Name Bit 7 Bit 6 Bit 5 Bit 2 Power-On Reset WDT Reset TRIS N/A I/O Control Registers (TRISA, TRISB, TRISC) 1111 1111 1111 1111 05h PORTA RA3 RA2 RA1 RA0 \_ \_ \_ \_ xxxx \_ \_ \_ \_ uuuu PORTB 06h RB7 RB6 RB5 RB4 RB3 RB2 RB1 RB0 XXXX XXXX uuuu uuuu 07h PORTC RC7 RC6 RC5 RC4 RC3 RC2 RC1 RC0 XXXX XXXX uuuu uuuu

Legend: x = unknown, u = unchanged, - = unimplemented, read as '0', Shaded cells = unimplemented, read as '0'

#### 7.5 I/O Interfacing

The equivalent circuit for an I/O port pin is shown in Figure 7-1. All ports may be used for both input and output operation. For input operations these ports are non-latching. Any input must be present until read by an input instruction (e.g., MOVF PORTB, W). The outputs are latched and remain unchanged until the output latch is rewritten. To use a port pin as output, the corresponding direction control bit (in TRISA, TRISB, TRISC) must be cleared (= 0). For use as an input, the corresponding TRIS bit must be set. Any I/O pin can be programmed individually as input or output.

#### FIGURE 7-1: EQUIVALENT CIRCUIT FOR A SINGLE I/O PIN



#### 8.1 Using Timer0 with an External Clock

When an external clock input is used for Timer0, it must meet certain requirements. The external clock requirement is due to internal phase clock (Tosc) synchronization. Also, there is a delay in the actual incrementing of Timer0 after synchronization.

#### 8.1.1 EXTERNAL CLOCK SYNCHRONIZATION

When no prescaler is used, the external clock input is the same as the prescaler output. The synchronization of T0CKI with the internal phase clocks is accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the internal phase clocks (Figure 8-5). Therefore, it is necessary for T0CKI to be high for at least 2Tosc (and a small RC delay of 20 ns) and low for at least 2Tosc (and a small RC delay of 20 ns). Refer to the electrical specification of the desired device. When a prescaler is used, the external clock input is divided by the asynchronous ripple counter-type prescaler so that the prescaler output is symmetrical. For the external clock to meet the sampling requirement, the ripple counter must be taken into account. Therefore, it is necessary for TOCKI to have a period of at least 4Tosc (and a small RC delay of 40 ns) divided by the prescaler value. The only requirement on TOCKI high and low time is that they do not violate the minimum pulse width requirement of 10 ns. Refer to parameters 40, 41 and 42 in the electrical specification of the desired device.

#### 8.1.2 TIMER0 INCREMENT DELAY

Since the prescaler output is synchronized with the internal clocks, there is a small delay from the time the external clock edge occurs to the time the Timer0 module is actually incremented. Figure 8-5 shows the delay from the external clock edge to the timer incrementing.



the error in measuring the interval between two edges on Timer0 input =  $\pm 4$ Tosc max.

© 1997-2013 Microchip Technology Inc.

| CALL                                                     | Subroutine Call                                                                                                                                                                                                                   |  |  |  |  |
|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:                                                  | [ <i>label</i> ] CALL k                                                                                                                                                                                                           |  |  |  |  |
| Operands:                                                | $0 \leq k \leq 255$                                                                                                                                                                                                               |  |  |  |  |
| Operation:                                               | $\begin{array}{l} (PC) + 1 \rightarrow TOS; \\ k \rightarrow PC < 7:0 >; \\ (STATUS < 6:5 >) \rightarrow PC < 10:9 >; \\ 0 \rightarrow PC < 8 > \end{array}$                                                                      |  |  |  |  |
| Status Affected:                                         | None                                                                                                                                                                                                                              |  |  |  |  |
| Encoding:                                                | 1001 kkkk kkkk                                                                                                                                                                                                                    |  |  |  |  |
| Description.                                             | address (PC+1) is pushed onto the<br>stack. The eight bit immediate<br>address is loaded into PC bits<br><7:0>. The upper bits PC<10:9><br>are loaded from STATUS<6:5>,<br>PC<8> is cleared. CALL is a two-<br>cycle instruction. |  |  |  |  |
| Words:                                                   | 1                                                                                                                                                                                                                                 |  |  |  |  |
| Cycles:                                                  | 2                                                                                                                                                                                                                                 |  |  |  |  |
| Example:                                                 | HERE CALL THERE                                                                                                                                                                                                                   |  |  |  |  |
| Before Instru<br>PC =<br>After Instruct<br>PC =<br>TOS = | ction<br>address (HERE)<br>ion<br>address (THERE)<br>address (HERE + 1)                                                                                                                                                           |  |  |  |  |

| CLRE | Clear f |
|------|---------|
|      | Cical I |

| Syntax:                                     | [label]                                                                | CLRF f  |      |  |  |  |
|---------------------------------------------|------------------------------------------------------------------------|---------|------|--|--|--|
| Operands:                                   | $0 \leq f \leq 31$                                                     |         |      |  |  |  |
| Operation:                                  | $\begin{array}{l} 00h \rightarrow (f); \\ 1 \rightarrow Z \end{array}$ |         |      |  |  |  |
| Status Affected:                            | Z                                                                      |         |      |  |  |  |
| Encoding:                                   | 0000                                                                   | 011f    | ffff |  |  |  |
| Description:                                | The contents of register 'f' are<br>cleared and the Z bit is set.      |         |      |  |  |  |
| Words:                                      | 1                                                                      |         |      |  |  |  |
| Cycles:                                     | 1                                                                      |         |      |  |  |  |
| Example:                                    | CLRF                                                                   | FLAG_RE | G    |  |  |  |
| Before Instru<br>FLAG_RI<br>After Instructi | ction<br>EG =<br>Ion                                                   | 0x5A    |      |  |  |  |
| FLAG_RI                                     | EG =                                                                   | 0x00    |      |  |  |  |
| Z                                           | =                                                                      | 1       |      |  |  |  |

| CLRW                                                                                                                           | Clear W                                                                                                                                                                                                                                                                                                                                                                                                     |
|--------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:                                                                                                                        | [label] CLRW                                                                                                                                                                                                                                                                                                                                                                                                |
| Operands:                                                                                                                      | None                                                                                                                                                                                                                                                                                                                                                                                                        |
| Operation:                                                                                                                     | $\begin{array}{l} 00h \rightarrow (W); \\ 1 \rightarrow Z \end{array}$                                                                                                                                                                                                                                                                                                                                      |
| Status Affected:                                                                                                               | Z                                                                                                                                                                                                                                                                                                                                                                                                           |
| Encoding:                                                                                                                      | 0000 0100 0000                                                                                                                                                                                                                                                                                                                                                                                              |
| Description:                                                                                                                   | The W register is cleared. Zero bit (Z) is set.                                                                                                                                                                                                                                                                                                                                                             |
| Words:                                                                                                                         | 1                                                                                                                                                                                                                                                                                                                                                                                                           |
| Cycles:                                                                                                                        | 1                                                                                                                                                                                                                                                                                                                                                                                                           |
| Example:                                                                                                                       | CLRW                                                                                                                                                                                                                                                                                                                                                                                                        |
| VV =<br>After Instruct<br>W =<br>Z =                                                                                           | = 0x5A<br>tion<br>= 0x00<br>= 1                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                             |
| CLRWDT                                                                                                                         | Clear Watchdog Timer                                                                                                                                                                                                                                                                                                                                                                                        |
| CLRWDT<br>Syntax:                                                                                                              | Clear Watchdog Timer                                                                                                                                                                                                                                                                                                                                                                                        |
| CLRWDT<br>Syntax:<br>Operands:                                                                                                 | Clear Watchdog Timer<br>[ <i>label</i> ] CLRWDT<br>None                                                                                                                                                                                                                                                                                                                                                     |
| CLRWDT<br>Syntax:<br>Operands:<br>Operation:                                                                                   | Clear Watchdog Timer<br>[ <i>label</i> ] CLRWDT<br>None<br>$00h \rightarrow WDT;$<br>$0 \rightarrow WDT$ prescaler (if assigned);<br>$1 \rightarrow \overline{TO};$<br>$1 \rightarrow \overline{PD}$                                                                                                                                                                                                        |
| CLRWDT<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:                                                               | Clear Watchdog Timer<br>[ <i>label</i> ] CLRWDT<br>None<br>$00h \rightarrow WDT;$<br>$0 \rightarrow WDT$ prescaler (if assigned);<br>$1 \rightarrow \overline{TO};$<br>$1 \rightarrow \overline{PD}$<br>$\overline{TO}, \overline{PD}$                                                                                                                                                                      |
| CLRWDT<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:                                                  | Clear Watchdog Timer[ label ]CLRWDTNone $00h \rightarrow WDT;$ $0 \rightarrow WDT$ prescaler (if assigned); $1 \rightarrow TO;$ $1 \rightarrow PD$ $\overline{TO}, PD$ $0000$ $0000$                                                                                                                                                                                                                        |
| CLRWDT<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:                                  | Clear Watchdog Timer[ label ] CLRWDTNone $00h \rightarrow WDT;$ $0 \rightarrow WDT$ prescaler (if assigned); $1 \rightarrow TO;$ $1 \rightarrow PD$ $TO, PD$ $0000$ $0100$ The CLRWDT instruction resets theWDT. It also resets the prescaler, ifthe prescaler is assigned to theWDT and not Timer0. Status bitsTO and PD are set.                                                                          |
| CLRWDT<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:<br>Words:                        | Clear Watchdog Timer<br>[ <i>label</i> ] CLRWDT<br>None<br>$00h \rightarrow WDT;$<br>$0 \rightarrow WDT$ prescaler (if assigned);<br>$1 \rightarrow TO;$<br>$1 \rightarrow PD$<br>TO, PD<br>0000  0000  0100<br>The CLRWDT instruction resets the<br>WDT. It also resets the prescaler, if<br>the prescaler is assigned to the<br>WDT and not Timer0. Status bits<br>TO and PD are set.<br>1                |
| CLRWDT<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:<br>Words:<br>Cycles:             | Clear Watchdog Timer<br>[ label ] CLRWDT<br>None<br>$00h \rightarrow WDT;$<br>$0 \rightarrow WDT$ prescaler (if assigned);<br>$1 \rightarrow TO;$<br>$1 \rightarrow PD$<br>TO, PD<br>0000  0000  0100<br>The CLRWDT instruction resets the<br>WDT. It also resets the prescaler, if<br>the prescaler is assigned to the<br>WDT and not Timer0. Status bits<br>TO and PD are set.<br>1<br>1                  |
| CLRWDT<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:<br>Words:<br>Cycles:<br>Example: | Clear Watchdog Timer<br>[ <i>label</i> ] CLRWDT<br>None<br>$00h \rightarrow WDT;$<br>$0 \rightarrow WDT$ prescaler (if assigned);<br>$1 \rightarrow TO;$<br>$1 \rightarrow PD$<br>TO, PD<br>0000  0000  0100<br>The CLRWDT instruction resets the<br>WDT. It also resets the prescaler, if<br>the prescaler is assigned to the<br>WDT and not Timer0. Status bits<br>TO and PD are set.<br>1<br>1<br>CLRWDT |

| After Instruction |   |      |
|-------------------|---|------|
| WDT counter       | = | 0x00 |
| WDT prescaler     | = | 0    |
| TO                | = | 1    |
| PD                | = | 1    |

#### 13.2 DC Characteristics: PIC16CR54A-04E, 10E, 20E (Extended)

| PIC16CR54A-04E, 10E, 20E<br>(Extended) |        |                                                                                       | Standard Operating Conditions (unless otherwise specified)Operating Temperature $-40^{\circ}C \le TA \le +125^{\circ}C$ for extended |                   |                 |                |                                                                                      |  |
|----------------------------------------|--------|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------|----------------|--------------------------------------------------------------------------------------|--|
| Param<br>No.                           | Symbol | Characteristic                                                                        |                                                                                                                                      | Тур†              | Max             | Units          | Conditions                                                                           |  |
| D001                                   | Vdd    | Supply Voltage<br>RC, XT and LP modes<br>HS mode                                      | 3.25<br>4.5                                                                                                                          |                   | 6.0<br>5.5      | V<br>V         |                                                                                      |  |
| D002                                   | Vdr    | RAM Data Retention Voltage <sup>(1)</sup>                                             | —                                                                                                                                    | 1.5*              | —               | V              | Device in SLEEP mode                                                                 |  |
| D003                                   | VPOR   | VDD Start Voltage to ensure<br>Power-on Reset                                         | —                                                                                                                                    | Vss               | —               | V              | See Section 5.1 for details on<br>Power-on Reset                                     |  |
| D004                                   | SVDD   | VDD Rise Rate to ensure Power-<br>on Reset                                            | 0.05*                                                                                                                                | _                 | —               | V/ms           | See Section 5.1 for details on<br>Power-on Reset                                     |  |
| D010                                   | IDD    | Supply Current <sup>(2)</sup><br>RC <sup>(3)</sup> and XT modes<br>HS mode<br>HS mode |                                                                                                                                      | 1.8<br>4.8<br>9.0 | 3.3<br>10<br>20 | mA<br>mA<br>mA | Fosc = 4.0 MHz, VDD = 5.5V<br>Fosc = 10 MHz, VDD = 5.5V<br>Fosc = 16 MHz, VDD = 5.5V |  |
| D020                                   | IPD    | Power-down Current <sup>(2)</sup>                                                     |                                                                                                                                      | 5.0<br>0.8        | 22<br>18        | μΑ<br>μΑ       | VDD = 3.25V, WDT enabled<br>VDD = 3.25V, WDT disabled                                |  |

These parameters are characterized but not tested.

† Data in the Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested.

Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.

- 2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature also have an impact on the current consumption.
  - a) The test conditions for all IDD measurements in active Operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to Vss, TOCKI = VDD, MCLR = VDD; WDT enabled/ disabled as specified.
  - b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode. The power-down current in SLEEP mode does not depend on the oscillator type.
- 3: Does not include current through REXT. The current through the resistor can be estimated by the formula: IR = VDD/2REXT (mA) with REXT in kΩ.

# PIC16C5X

### **FIGURE 14-2: TYPICAL RC OSC** FREQUENCY vs. VDD, CEXT = 20 PF Typical: statistical mean @ 25°C Maximum: mean + 3s (-40°C to 125°C) Minimum: mean – 3s (-40°C to 125°C) 5.5 R = 3.3K5.0 4.5 R = 5K 4.0 3.5 Fosc (MHz) 3.0 R = 10K 2.5 2.0 Measured on DIP Packages, $T = 25^{\circ}C$ 1.5 1.0 R = 100K 0.5 0.0 3.0 3.5 4.0 4.5 5.0 5.5 6.0 VDD (Volts)

#### FIGURE 14-3:

#### TYPICAL RC OSC FREQUENCY vs. VDD, CEXT = 100 PF







#### FIGURE 14-18:

#### TRANSCONDUCTANCE (gm) OF XT OSCILLATOR vs. VDD







#### 15.1 DC Characteristics: PIC16C54A-04, 10, 20 (Commercial) PIC16C54A-04I, 10I, 20I (Industrial) PIC16LC54A-04 (Commercial) PIC16LC54A-04I (Industrial)

| PIC16LC54A-04<br>PIC16LC54A-04I<br>(Commercial, Industrial)<br>PIC16C54A-04, 10, 20<br>PIC16C54A-04I, 10I, 20I<br>(Commercial, Industrial) |      |                                               |            |      |              |        |                                                                 |  |
|--------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------------------------------|------------|------|--------------|--------|-----------------------------------------------------------------|--|
|                                                                                                                                            |      |                                               |            |      |              |        |                                                                 |  |
|                                                                                                                                            | Vdd  | Supply Voltage                                |            |      |              |        |                                                                 |  |
| D001                                                                                                                                       |      | PIC16LC54A                                    | 3.0<br>2.5 | _    | 6.25<br>6.25 | V<br>V | XT and RC modes<br>LP mode                                      |  |
| D001A                                                                                                                                      |      | PIC16C54A                                     | 3.0<br>4.5 | _    | 6.25<br>5.5  | V<br>V | RC, XT and LP modes<br>HS mode                                  |  |
| D002                                                                                                                                       | Vdr  | RAM Data Retention<br>Voltage <sup>(1)</sup>  | —          | 1.5* | —            | V      | Device in SLEEP mode                                            |  |
| D003                                                                                                                                       | VPOR | VDD Start Voltage to<br>ensure Power-on Reset | —          | Vss  | —            | V      | See Section 5.1 for details on<br>Power-on Reset                |  |
| D004                                                                                                                                       | SVDD | VDD Rise Rate to ensure<br>Power-on Reset     | 0.05*      | —    | -            | V/ms   | See Section 5.1 for details on<br>Power-on Reset                |  |
|                                                                                                                                            | IDD  | Supply Current <sup>(2)</sup>                 |            |      |              |        |                                                                 |  |
| D005                                                                                                                                       |      | PIC16LC5X                                     | _          | 0.5  | 2.5          | mA     | Fosc = 4.0 MHz, VDD = 5.5V,<br>RC <sup>(3)</sup> and XT modes   |  |
|                                                                                                                                            |      |                                               |            | 11   | 27           | μΑ     | Fosc = 32 kHz, VDD = 2.5V,<br>WDT disabled, LP mode, Commercial |  |
|                                                                                                                                            |      |                                               | _          | 11   | 35           | μΑ     | Fosc = 32 kHz, VDD = 2.5V,<br>WDT disabled, LP mode, Industrial |  |
| D005A                                                                                                                                      |      | PIC16C5X                                      | —          | 1.8  | 2.4          | mA     | Fosc = 4.0 MHz, VDD = 5.5V,<br>RC <sup>(3)</sup> and XT modes   |  |
|                                                                                                                                            |      |                                               | —          | 2.4  | 8.0          | mA     | FOSC = 10 MHz, VDD = 5.5V, HS mode                              |  |
|                                                                                                                                            |      |                                               | —          | 4.5  | 16           | mA     | FOSC = 20  MHz,  VDD = 5.5V, HS mode                            |  |
|                                                                                                                                            |      |                                               |            | 14   | 29           | μA     | HOSC = 32 kHz, VDD = 3.0V,                                      |  |
|                                                                                                                                            |      |                                               | -          | 17   | 37           | μΑ     | Fosc = 32 kHz, VDD = 3.0V,<br>WDT disabled, LP mode, Industrial |  |

Legend: Rows with standard voltage device data only are shaded for improved readability.

These parameters are characterized but not tested.

- † Data in "Typ" column is based on characterization results at 25°C. This data is for design guidance only and is not tested.
- **Note 1:** This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.
  - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature also have an impact on the current consumption.
    - a) The test conditions for all IDD measurements in active Operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to Vss, T0CKI = VDD, MCLR = VDD; WDT enabled/ disabled as specified.
    - b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode. The power-down current in SLEEP mode does not depend on the oscillator type.
  - 3: Does not include current through REXT. The current through the resistor can be estimated by the formula: IR = VDD/2REXT (mA) with REXT in k $\Omega$ .

FIGURE 16-7: VTH (INPUT THRESHOLD VOLTAGE) OF I/O PINS - VDD









TABLE 16-2:INPUT CAPACITANCE FOR<br/>PIC16C54A/C58A

| Pin         | Typical Capacitance (pF) |          |  |  |  |
|-------------|--------------------------|----------|--|--|--|
| FIII        | 18L PDIP                 | 18L SOIC |  |  |  |
| RA port     | 5.0                      | 4.3      |  |  |  |
| RB port     | 5.0                      | 4.3      |  |  |  |
| MCLR        | 17.0                     | 17.0     |  |  |  |
| OSC1        | 4.0                      | 3.5      |  |  |  |
| OSC2/CLKOUT | 4.3                      | 3.5      |  |  |  |
| TOCKI       | 3.2                      | 2.8      |  |  |  |

All capacitance values are typical at 25°C. A part-to-part variation of  $\pm 25\%$  (three standard deviations) should be taken into account.

#### FIGURE 16-23: PORTA, B AND C IOL vs. VOL, VDD = 5V











# PIC16C5X

### FIGURE 18-10: VTH (INPUT THRESHOLD TRIP POINT VOLTAGE) OF OSC1 INPUT (IN XT, HS AND LP MODES) vs. VDD









#### TABLE 18-2:INPUT CAPACITANCE

| Bin         | Typical Capacitance (pF) |          |  |  |  |
|-------------|--------------------------|----------|--|--|--|
| FIII        | 18L PDIP                 | 18L SOIC |  |  |  |
| RA port     | 5.0                      | 4.3      |  |  |  |
| RB port     | 5.0                      | 4.3      |  |  |  |
| MCLR        | 17.0                     | 17.0     |  |  |  |
| OSC1        | 4.0                      | 3.5      |  |  |  |
| OSC2/CLKOUT | 4.3                      | 3.5      |  |  |  |
| TOCKI       | 3.2                      | 2.8      |  |  |  |

All capacitance values are typical at  $25^{\circ}$ C. A part-to-part variation of ±25% (three standard deviations) should be taken into account.

### 20.0 DEVICE CHARACTERIZATION - PIC16LC54C 40MHz

The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.

"Typical" represents the mean of the distribution at 25°C. "Maximum" or "minimum" represents (mean +  $3\sigma$ ) or (mean -  $3\sigma$ ) respectively, where  $\sigma$  is a standard deviation, over the whole temperature range.





© 1997-2013 Microchip Technology Inc.

### 21.0 PACKAGING INFORMATION

#### 21.1 Package Marketing Information

#### 18-Lead PDIP



#### 28-Lead Skinny PDIP (.300")



#### 28-Lead PDIP (.600")



#### 18-Lead SOIC



#### 28-Lead SOIC



#### 20-Lead SSOP



#### 28-Lead SSOP





#### Example



#### Example



#### Example



#### Example



#### Example



#### Example



#### 28-Lead Plastic Small Outline (SO) - Wide, 300 mil (SOIC)

For the most current package drawings, please see the Microchip Packaging Specification located Note: at http://www.microchip.com/packaging







|                          | Units | INCHES* |      |      | MILLIMETERS |       |       |  |
|--------------------------|-------|---------|------|------|-------------|-------|-------|--|
| Dimension Limits         |       | MIN     | NOM  | MAX  | MIN         | NOM   | MAX   |  |
| Number of Pins           | n     |         | 28   |      |             | 28    |       |  |
| Pitch                    | р     |         | .050 |      |             | 1.27  |       |  |
| Overall Height           | А     | .093    | .099 | .104 | 2.36        | 2.50  | 2.64  |  |
| Molded Package Thickness | A2    | .088    | .091 | .094 | 2.24        | 2.31  | 2.39  |  |
| Standoff §               | A1    | .004    | .008 | .012 | 0.10        | 0.20  | 0.30  |  |
| Overall Width            | Е     | .394    | .407 | .420 | 10.01       | 10.34 | 10.67 |  |
| Molded Package Width     | E1    | .288    | .295 | .299 | 7.32        | 7.49  | 7.59  |  |
| Overall Length           | D     | .695    | .704 | .712 | 17.65       | 17.87 | 18.08 |  |
| Chamfer Distance         | h     | .010    | .020 | .029 | 0.25        | 0.50  | 0.74  |  |
| Foot Length              | L     | .016    | .033 | .050 | 0.41        | 0.84  | 1.27  |  |
| Foot Angle Top           | ¢     | 0       | 4    | 8    | 0           | 4     | 8     |  |
| Lead Thickness           | С     | .009    | .011 | .013 | 0.23        | 0.28  | 0.33  |  |
| Lead Width               | В     | .014    | .017 | .020 | 0.36        | 0.42  | 0.51  |  |
| Mold Draft Angle Top     | α     | 0       | 12   | 15   | 0           | 12    | 15    |  |
| Mold Draft Angle Bottom  | β     | 0       | 12   | 15   | 0           | 12    | 15    |  |

\* Controlling Parameter § Significant Characteristic

Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MS-013 Drawing No. C04-052