



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | PIC                                                                      |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 40MHz                                                                    |
| Connectivity               | -                                                                        |
| Peripherals                | POR, WDT                                                                 |
| Number of I/O              | 20                                                                       |
| Program Memory Size        | 3KB (2K x 12)                                                            |
| Program Memory Type        | ОТР                                                                      |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 72 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 2.5V ~ 6.25V                                                             |
| Data Converters            | -                                                                        |
| Oscillator Type            | External                                                                 |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                          |
| Mounting Type              | Through Hole                                                             |
| Package / Case             | 28-DIP (0.300", 7.62mm)                                                  |
| Supplier Device Package    | 28-SPDIP                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16c57-lp-sp |
|                            |                                                                          |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

NOTES:

# 5.2 Device Reset Timer (DRT)

The Device Reset Timer (DRT) provides an 18 ms nominal time-out on RESET regardless of Oscillator mode used. The DRT operates on an internal RC oscillator. The processor is kept in RESET as long as the DRT is active. The DRT delay allows VDD to rise above VDD min., and for the oscillator to stabilize.

Oscillator circuits based on crystals or ceramic resonators require a certain time after power-up to establish a stable oscillation. The on-chip DRT keeps the device in a RESET condition for approximately 18 ms after the voltage on the MCLR/VPP pin has reached a logic high (VIH) level. Thus, external RC networks connected to the MCLR input are not required in most cases, allowing for savings in cost-sensitive and/or space restricted applications.

The Device Reset time delay will vary from chip to chip due to VDD, temperature, and process variation. See AC parameters for details.

The DRT will also be triggered upon a Watchdog Timer time-out. This is particularly important for applications using the WDT to wake the PIC16C5X from SLEEP mode automatically.

# 5.3 Reset on Brown-Out

A brown-out is a condition where device power (VDD) dips below its minimum value, but not to zero, and then recovers. The device should be RESET in the event of a brown-out.

To RESET PIC16C5X devices when a brown-out occurs, external brown-out protection circuits may be built, as shown in Figure 5-6, Figure 5-7 and Figure 5-8.





# FIGURE 5-7:

#### EXTERNAL BROWN-OUT PROTECTION CIRCUIT 2



This brown-out circuit is less expensive, although less accurate. Transistor Q1 turns off when VDD is below a certain level such that:

$$V_{DD} \bullet \frac{R1}{R1 + R2} = 0.7V$$

#### FIGURE 5-8:

#### EXTERNAL BROWN-OUT PROTECTION CIRCUIT 3



This brown-out protection circuit employs Microchip Technology's MCP809 microcontroller supervisor. The MCP8XX and MCP1XX families of supervisors provide push-pull and open collector outputs with both "active high and active low" RESET pins. There are 7 different trip point selections to accommodate 5V and 3V systems.

#### 6.5.1 PAGING CONSIDERATIONS – PIC16C56/CR56, PIC16C57/CR57 AND PIC16C58/CR58

If the Program Counter is pointing to the last address of a selected memory page, when it increments it will cause the program to continue in the next higher page. However, the page preselect bits in the STATUS Register will not be updated. Therefore, the next GOTO, CALL or modify PCL instruction will send the program to the page specified by the page preselect bits (PA0 or PA<1:0>).

For example, a NOP at location 1FFh (page 0) increments the PC to 200h (page 1). A GOTO xxx at 200h will return the program to address xxh on page 0 (assuming that PA<1:0> are clear).

To prevent this, the page preselect bits must be updated under program control.

#### 6.5.2 EFFECTS OF RESET

The Program Counter is set upon a RESET, which means that the PC addresses the last location in the last page (i.e., the RESET vector).

The STATUS Register page preselect bits are cleared upon a RESET, which means that page 0 is pre-selected.

Therefore, upon a RESET, a GOTO instruction at the RESET vector location will automatically cause the program to jump to page 0.

# 6.6 Stack

PIC16C5X devices have a 10-bit or 11-bit wide, two-level hardware push/pop stack.

A CALL instruction will push the current value of stack 1 into stack 2 and then push the current program counter value, incremented by one, into stack level 1. If more than two sequential CALL's are executed, only the most recent two return addresses are stored.

A RETLW instruction will pop the contents of stack level 1 into the program counter and then copy stack level 2 contents into level 1. If more than two sequential RETLW's are executed, the stack will be filled with the address previously stored in level 2. Note that the W Register will be loaded with the literal value specified in the instruction. This is particularly useful for the implementation of data look-up tables within the program memory.

For the RETLW instruction, the PC is loaded with the Top of Stack (TOS) contents. All of the devices covered in this data sheet have a two-level stack. The stack has the same bit width as the device PC, therefore, paging is not an issue when returning from a subroutine.

# 6.7 Indirect Data Addressing; INDF and FSR Registers

The INDF Register is not a physical register. Addressing INDF actually addresses the register whose address is contained in the FSR Register (FSR is a *pointer*). This is indirect addressing.

#### EXAMPLE 6-1: INDIRECT ADDRESSING

- Register file 08 contains the value 10h
- Register file 09 contains the value 0Ah
- · Load the value 08 into the FSR Register
- A read of the INDF Register will return the value of 10h
- Increment the value of the FSR Register by one (FSR = 09h)
- A read of the INDF register now will return the value of 0Ah.

Reading INDF itself indirectly (FSR = 0) will produce 00h. Writing to the INDF Register indirectly results in a no-operation (although STATUS bits may be affected).

A simple program to clear RAM locations 10h-1Fh using indirect addressing is shown in Example 6-2.

# EXAMPLE 6-2:

#### HOW TO CLEAR RAM USING INDIRECT ADDRESSING

|          | MOVLW | H'10' | ;initialize pointer  |
|----------|-------|-------|----------------------|
|          | MOVWF | FSR   | ; to RAM             |
| NEXT     | CLRF  | INDF  | ;clear INDF Register |
|          | INCF  | FSR,F | ;inc pointer         |
|          | BTFSC | FSR,4 | ;all done?           |
|          | GOTO  | NEXT  | ;NO, clear next      |
| CONTINUE |       |       |                      |
|          | :     |       | ;YES, continue       |

The FSR is either a 5-bit (PIC16C54, PIC16CR54, PIC16C55, PIC16C56, PIC16CR56) or 7-bit (PIC16C57, PIC16CR57, PIC16CR58, PIC16CR58) wide register. It is used in conjunction with the INDF Register to indirectly address the data memory area.

The FSR<4:0> bits are used to select data memory addresses 00h to 1Fh.

**PIC16C54, PIC16CR54, PIC16C55, PIC16C56, PIC16CR56:** These do not use banking. FSR<6:5> bits are unimplemented and read as '1's.

**PIC16C57**, **PIC16CR57**, **PIC16C58**, **PIC16CR58**: FSR<6:5> are the bank select bits and are used to select the bank to be addressed (00 = bank 0, 01 = bank 1, 10 = bank 2, 11 = bank 3).



© 1997-2013 Microchip Technology Inc.

# 8.0 TIMER0 MODULE AND TMR0 REGISTER

The Timer0 module has the following features:

- 8-bit timer/counter register, TMR0
  - Readable and writable
- 8-bit software programmable prescaler
- · Internal or external clock select
- Edge select for external clock

Figure 8-1 is a simplified block diagram of the Timer0 module, while Figure 8-2 shows the electrical structure of the Timer0 input.

Timer mode is selected by clearing the T0CS bit (OPTION<5>). In Timer mode, the Timer0 module will increment every instruction cycle (without prescaler). If TMR0 register is written, the increment is inhibited for the following two cycles (Figure 8-3 and Figure 8-4). The user can work around this by writing an adjusted value to the TMR0 register.



Counter mode is selected by setting the T0CS bit (OPTION<5>). In this mode, Timer0 will increment either on every rising or falling edge of pin T0CKI. The incrementing edge is determined by the source edge select bit T0SE (OPTION<4>). Clearing the T0SE bit selects the rising edge. Restrictions on the external clock input are discussed in detail in Section 8.1.

Note: The prescaler may be used by either the Timer0 module or the Watchdog Timer, but not both.

The prescaler assignment is controlled in software by the control bit PSA (OPTION<3>). Clearing the PSA bit will assign the prescaler to Timer0. The prescaler is not readable or writable. When the prescaler is assigned to the Timer0 module, prescale values of 1:2, 1:4,..., 1:256 are selectable. Section 8.2 details the operation of the prescaler.

A summary of registers associated with the Timer0 module is found in Table 8-1.



#### FIGURE 8-2: ELECTRICAL STRUCTURE OF TOCKI PIN



# 9.0 SPECIAL FEATURES OF THE CPU

What sets a microcontroller apart from other processors are special circuits that deal with the needs of realtime applications. The PIC16C5X family of microcontrollers have a host of such features intended to maximize system reliability, minimize cost through elimination of external components, provide power saving operating modes and offer code protection. These features are:

- Oscillator Selection (Section 4.0)
- RESET (Section 5.0)
- Power-On Reset (Section 5.1)
- Device Reset Timer (Section 5.2)
- Watchdog Timer (WDT) (Section 9.2)
- SLEEP (Section 9.3)
- Code protection (Section 9.4)
- ID locations (Section 9.5)

The PIC16C5X Family has a Watchdog Timer which can be shut off only through configuration bit WDTE. It runs off of its own RC oscillator for added reliability. There is an 18 ms delay provided by the Device Reset Timer (DRT), intended to keep the chip in RESET until the crystal oscillator is stable. With this timer on-chip, most applications need no external RESET circuitry.

The SLEEP mode is designed to offer a very low current Power-down mode. The user can wake up from SLEEP through external RESET or through a Watchdog Timer time-out. Several oscillator options are also made available to allow the part to fit the application. The RC oscillator option saves system cost while the LP crystal option saves power. A set of configuration bits are used to select various options.

#### CONFIGURATION WORD FOR PIC16C54/C55/C56/C57 **REGISTER 9-2:**

|           |            |             |              |            |                     |             | İ         | СР      | WDTE        | FOSC1      | FOSC0   |
|-----------|------------|-------------|--------------|------------|---------------------|-------------|-----------|---------|-------------|------------|---------|
|           |            | _           | _            | _          |                     |             |           | CP      | WDIE        | FUSCI      |         |
| bit 11    |            |             |              |            |                     |             |           |         |             |            | bit 0   |
|           |            |             |              |            |                     |             |           |         |             |            |         |
| bit 11-4: | Unimple    | mented      | Read as '    | 0'         |                     |             |           |         |             |            |         |
| bit 3:    | CP: Cod    | e protecti  | on bit.      |            |                     |             |           |         |             |            |         |
|           |            | e protecti  |              |            |                     |             |           |         |             |            |         |
|           | 0 = Code   | e protectio | on on        |            |                     |             |           |         |             |            |         |
| bit 2:    | WDTE: \    | Vatchdog    | timer ena    | ble bit    |                     |             |           |         |             |            |         |
|           | 1 = WDT    | enabled     |              |            |                     |             |           |         |             |            |         |
|           | 0 = WDT    | disabled    |              |            |                     |             |           |         |             |            |         |
| bit 1-0:  | FOSC1:I    | FOSC0: (    | Oscillator s | election b | oits <sup>(2)</sup> |             |           |         |             |            |         |
|           | 00 = LF    | oscillato   | or           |            |                     |             |           |         |             |            |         |
|           | 01 = X     | T oscillato | or           |            |                     |             |           |         |             |            |         |
|           |            | S oscillato |              |            |                     |             |           |         |             |            |         |
|           | 11 = R     | C oscillate | or           |            |                     |             |           |         |             |            |         |
| Note 1.   | Refer to t | ha PIC16    | C5X Prog     | rammina    | Specificat          | ions (Liter | atura Num | her DS3 | 190) to d   | otormino l | now to  |
|           |            |             | iration wor  | 0          | opeemear            |             |           |         | , 100) to u |            | 1011 10 |
| 2:        |            | •           | orts XT, R   |            | oscillator          | onlv.       |           |         |             |            |         |
|           |            |             |              |            |                     | - 1         |           |         |             |            |         |
| Legend:   |            |             |              |            |                     |             |           |         |             |            |         |

| Legend:           |                  |                                    |                    |  |  |
|-------------------|------------------|------------------------------------|--------------------|--|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |  |
| -n = Value at POR | 1 = bit is set   | 0 = bit is cleared                 | x = bit is unknown |  |  |

NOTES:

# 12.0 ELECTRICAL CHARACTERISTICS - PIC16C54A

# Absolute Maximum Ratings<sup>(†)</sup>

| Ambient Temperature under bias                                   | –55°C to +125°C      |
|------------------------------------------------------------------|----------------------|
| Storage Temperature                                              | 65°C to +150°C       |
| Voltage on VDD with respect to VSS                               | 0V to +7.5V          |
| Voltage on MCLR with respect to Vss <sup>(1)</sup>               | 0V to +14V           |
| Voltage on all other pins with respect to Vss                    | 0.6V to (VDD + 0.6V) |
| Total power dissipation <sup>(2)</sup>                           | 800 mW               |
| Max. current out of Vss pin                                      | 150 mA               |
| Max. current into Vod pin                                        | 100 mA               |
| Max. current into an input pin (T0CKI only)                      | ±500 μA              |
| Input clamp current, Iк (Vi < 0 or Vi > VDD)                     | ±20 mA               |
| Output clamp current, IOK (VO < 0 or VO > VDD)                   | ±20 mA               |
| Max. output current sunk by any I/O pin                          | 25 mA                |
| Max. output current sourced by any I/O pin                       | 20 mA                |
| Max. output current sourced by a single I/O port (PORTA, B or C) | 40 mA                |
| Max. output current sunk by a single I/O port (PORTA, B or C)    | 50 mA                |
|                                                                  |                      |

- **Note 1:** Voltage spikes below Vss at the  $\overline{\text{MCLR}}$  pin, inducing currents greater than 80 mA, may cause latch-up. Thus, a series resistor of 50 to 100  $\Omega$  should be used when applying a "low" level to the  $\overline{\text{MCLR}}$  pin rather than pulling this pin directly to Vss.
  - 2: Power Dissipation is calculated as follows: Pdis = VDD x {IDD  $\Sigma$  IOH} +  $\Sigma$  {(VDD VOH) x IOH} +  $\Sigma$ (VOL x IOL)

† NOTICE: Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.



#### FIGURE 12-4: RESET, WATCHDOG TIMER, AND DEVICE RESET TIMER TIMING -PIC16C54/55/56/57

#### TABLE 12-3: RESET, WATCHDOG TIMER, AND DEVICE RESET TIMER - PIC16C54/55/56/57

| AC Chara     | cteristics | $\begin{array}{ll} \mbox{Standard Operating Conditions (u}\\ \mbox{Operating Temperature} & 0^{\circ}C \leq \\ -40^{\circ}C \leq \\ -40^{\circ}C \leq \end{array}$ | TA ≤ +7<br>TA ≤ +8 | 0°C for<br>5°C for | comme<br>industria | rcial<br>al |                   |
|--------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|--------------------|-------------|-------------------|
| Param<br>No. | Symbol     | Characteristic                                                                                                                                                     | Min                | Тур†               | Max                | Units       | Conditions        |
| 30           | TmcL       | MCLR Pulse Width (low)                                                                                                                                             | 100*               | —                  | —                  | ns          | VDD = 5.0V        |
| 31           | Twdt       | Watchdog Timer Time-out Period<br>(No Prescaler)                                                                                                                   | 9.0*               | 18*                | 30*                | ms          | VDD = 5.0V (Comm) |
| 32           | Tdrt       | Device Reset Timer Period                                                                                                                                          | 9.0*               | 18*                | 30*                | ms          | VDD = 5.0V (Comm) |
| 34           | Tioz       | I/O Hi-impedance from MCLR Low                                                                                                                                     | _                  | _                  | 100*               | ns          |                   |

\* These parameters are characterized but not tested.

† Data in the Typical ("Typ") column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

# 13.1 DC Characteristics: PIC16CR54A-04, 10, 20, PIC16LCR54A-04 (Commercial) PIC16CR54A-04I, 10I, 20I, PIC16LCR54A-04I (Industrial)

|               | <b>R54A-04</b><br><b>R54A-04I</b><br>ercial, Indus | trial)                                        | $\begin{array}{l} \mbox{Standard Operating Conditions (unless otherwise specified)} \\ \mbox{Operating Temperature} & 0^{\circ}C \leq TA \leq +70^{\circ}C \mbox{ for commercial} \\ -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for industrial} \end{array}$ |                  |                   |                                                                                                                      |                                                                                                                                                    |  |
|---------------|----------------------------------------------------|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|
| PIC16CR       | 54A-04, 10<br>54A-04I, 10<br>ercial, Indus         | ), 20I                                        |                                                                                                                                                                                                                                                                 |                  |                   | s (unless otherwise specified)<br>C $\leq$ TA $\leq$ +70°C for commercial<br>C $\leq$ TA $\leq$ +85°C for industrial |                                                                                                                                                    |  |
| Param<br>No.  | Symbol                                             | Characteristic/Device                         | Min                                                                                                                                                                                                                                                             | Тур†             | Max               | Units                                                                                                                | Conditions                                                                                                                                         |  |
|               | Vdd                                                | Supply Voltage                                |                                                                                                                                                                                                                                                                 |                  |                   |                                                                                                                      |                                                                                                                                                    |  |
| D001          |                                                    | PIC16LCR54A                                   | 2.0                                                                                                                                                                                                                                                             |                  | 6.25              | V                                                                                                                    |                                                                                                                                                    |  |
| D001<br>D001A |                                                    | PIC16CR54A                                    | 2.5<br>4.5                                                                                                                                                                                                                                                      | _                | 6.25<br>5.5       | V<br>V                                                                                                               | RC and XT modes<br>HS mode                                                                                                                         |  |
| D002          | Vdr                                                | RAM Data Retention<br>Voltage <sup>(1)</sup>  | _                                                                                                                                                                                                                                                               | 1.5*             | _                 | V                                                                                                                    | Device in SLEEP mode                                                                                                                               |  |
| D003          | VPOR                                               | VDD Start Voltage to ensure<br>Power-on Reset | —                                                                                                                                                                                                                                                               | Vss              | —                 | V                                                                                                                    | See Section 5.1 for details on<br>Power-on Reset                                                                                                   |  |
| D004          | SVDD                                               | VDD Rise Rate to ensure<br>Power-on Reset     | 0.05*                                                                                                                                                                                                                                                           | _                | —                 | V/ms                                                                                                                 | See Section 5.1 for details on<br>Power-on Reset                                                                                                   |  |
|               | Idd                                                | Supply Current <sup>(2)</sup>                 |                                                                                                                                                                                                                                                                 |                  |                   |                                                                                                                      |                                                                                                                                                    |  |
| D005          |                                                    | PICLCR54A                                     | _                                                                                                                                                                                                                                                               | 10               | 20<br>70          | μΑ<br>μΑ                                                                                                             | Fosc = 32 kHz, VDD = 2.0V<br>Fosc = 32 kHz, VDD = 6.0V                                                                                             |  |
| D005A         |                                                    | PIC16CR54A                                    |                                                                                                                                                                                                                                                                 | 2.0<br>0.8<br>90 | 3.6<br>1.8<br>350 | mA<br>mA<br>μA                                                                                                       | <b>RC<sup>(3)</sup> and XT modes:</b><br>Fosc = 4.0 MHz, VDD = 6.0V<br>Fosc = 4.0 MHz, VDD = 3.0V<br>Fosc = 200 kHz, VDD = 2.5V<br><b>HS mode:</b> |  |
|               |                                                    |                                               |                                                                                                                                                                                                                                                                 | 4.8<br>9.0       | 10<br>20          | mA<br>mA                                                                                                             | Fosc = 10 MHz, VDD = 5.5V<br>Fosc = 20 MHz, VDD = 5.5V                                                                                             |  |

Legend: Rows with standard voltage device data only are shaded for improved readability.

- \* These parameters are characterized but not tested.
- † Data in "Typ" column is at 5V, 25°C, unless otherwise stated. These parameters are for design guidance only, and are not tested.

Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.

- 2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature also have an impact on the current consumption.
  - a) The test conditions for all IDD measurements in active Operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to Vss, T0CKI = VDD, MCLR = VDD; WDT enabled/ disabled as specified.
  - b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode. The power-down current in SLEEP mode does not depend on the oscillator type.
- **3:** Does not include current through REXT. The current through the resistor can be estimated by the formula: IR = VDD/2REXT (mA) with REXT in k $\Omega$ .

#### FIGURE 13-5: TIMER0 CLOCK TIMINGS - PIC16CR54A



#### TABLE 13-4: TIMER0 CLOCK REQUIREMENTS - PIC16CR54A

|              | AC Chara | acteristics | $\begin{array}{l} \hline Conditions (unlex \\ ure & 0^{\circ}C \leq \\ -40^{\circ}C \leq \\ -40^{\circ}C \leq \end{array}$ | $TA \le +7$ $TA \le +8$      | 70°C fo<br>35°C fo | or comr<br>or indus | nercial<br>strial |                                                                |
|--------------|----------|-------------|----------------------------------------------------------------------------------------------------------------------------|------------------------------|--------------------|---------------------|-------------------|----------------------------------------------------------------|
| Param<br>No. | Symbol   |             | Characteristic                                                                                                             | Min                          | Тур†               | Max                 | Units             | Conditions                                                     |
| 40           | Tt0H     | T0CKI High  | Pulse Width<br>- No Prescaler<br>- With Prescaler                                                                          | 0.5 Tcy + 20*<br>10*         |                    | _                   | ns<br>ns          |                                                                |
| 41           | TtOL     | T0CKI Low   | Pulse Width<br>- No Prescaler<br>- With Prescaler                                                                          | 0.5 Tcy + 20*<br>10*         |                    |                     | ns<br>ns          | -                                                              |
| 42           | Tt0P     | T0CKI Perio | od                                                                                                                         | 20 or <u>Tcy + 40</u> *<br>N |                    | —                   | ns                | Whichever is greater.<br>N = Prescale Value<br>(1, 2, 4,, 256) |

These parameters are characterized but not tested.

† Data in the Typical ("Typ") column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

# PIC16C5X

# FIGURE 16-5: TYPICAL IPD vs. VDD, WATCHDOG DISABLED (25°C)







# 17.0 ELECTRICAL CHARACTERISTICS - PIC16LC54A

# Absolute Maximum Ratings<sup>(†)</sup>

| Ambient temperature under bias                                                                                                   | –55°C to +125°C       |
|----------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| Storage temperature                                                                                                              |                       |
| Voltage on VDD with respect to Vss                                                                                               | 0 to +7.5V            |
| Voltage on MCLR with respect to Vss                                                                                              | 0 to +14V             |
| Voltage on all other pins with respect to Vss0.0                                                                                 | 6V to (VDD + 0.6V)    |
| Total power dissipation <sup>(1)</sup>                                                                                           | 800 mW                |
| Max. current out of Vss pin                                                                                                      | 150 mA                |
| Max. current into Vod pin                                                                                                        |                       |
| Max. current into an input pin (T0CKI only)                                                                                      | ±500 μA               |
| Input clamp current, liк (Vi < 0 or Vi > VDD)                                                                                    | ±20 mA                |
| Output clamp current, IOK (VO < 0 or VO > VDD)                                                                                   | ±20 mA                |
| Max. output current sunk by any I/O pin                                                                                          | 25 mA                 |
| Max. output current sourced by any I/O pin                                                                                       | 20 mA                 |
| Max. output current sourced by a single I/O (Port A, B or C)                                                                     | 50 mA                 |
| Max. output current sunk by a single I/O (Port A, B or C)                                                                        | 50 mA                 |
| <b>Note 1:</b> Power dissipation is calculated as follows: Pdis = VDD x {IDD - $\sum$ IOH} + $\sum$ {(VDD-VOH) x let $x \in X$ } | OH} + $∑$ (VOL x IOL) |

**†** NOTICE: Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

# 17.5 Timing Diagrams and Specifications



#### FIGURE 17-6: EXTERNAL CLOCK TIMING - PIC16C5X, PIC16CR5X

#### TABLE 17-1: EXTERNAL CLOCK TIMING REQUIREMENTS - PIC16C5X, PIC16CR5X

| AC Characteristics |        |                                         |      |      |       |       |                  |  |  |
|--------------------|--------|-----------------------------------------|------|------|-------|-------|------------------|--|--|
| Param<br>No.       | Symbol | Characteristic                          | Min  | Тур† | Max   | Units | Conditions       |  |  |
|                    | Fosc   | External CLKIN Frequency <sup>(1)</sup> | DC   | _    | 4.0   | MHz   | XT osc mode      |  |  |
|                    |        |                                         | DC   | —    | 4.0   | MHz   | HS osc mode (04) |  |  |
|                    |        |                                         | DC   | —    | 20    | MHz   | HS osc mode (20) |  |  |
|                    |        |                                         | DC   | —    | 200   | kHz   | LP OSC mode      |  |  |
|                    |        | Oscillator Frequency <sup>(1)</sup>     | DC   | —    | 4.0   | MHz   | RC osc mode      |  |  |
|                    |        |                                         | 0.45 | —    | 4.0   | MHz   | XT OSC mode      |  |  |
|                    |        |                                         | 4.0  | —    | 4.0   | MHz   | HS osc mode (04) |  |  |
|                    |        |                                         | 4.0  | —    | 20    | MHz   | HS osc mode (20) |  |  |
|                    |        |                                         | 5.0  |      | 200   | kHz   | LP OSC mode      |  |  |
| 1                  | Tosc   | External CLKIN Period <sup>(1)</sup>    | 250  | —    | —     | ns    | XT osc mode      |  |  |
|                    |        |                                         | 250  | —    | —     | ns    | HS osc mode (04) |  |  |
|                    |        |                                         | 50   | —    | —     | ns    | HS osc mode (20) |  |  |
|                    |        |                                         | 5.0  |      | —     | μS    | LP OSC mode      |  |  |
|                    |        | Oscillator Period <sup>(1)</sup>        | 250  | —    | —     | ns    | RC osc mode      |  |  |
|                    |        |                                         | 250  | —    | 2,200 | ns    | XT osc mode      |  |  |
|                    |        |                                         | 250  | —    | 250   | ns    | HS osc mode (04) |  |  |
|                    |        |                                         | 50   | —    | 250   | ns    | HS osc mode (20) |  |  |
|                    |        |                                         | 5.0  | —    | 200   | μS    | LP OSC mode      |  |  |

\* These parameters are characterized but not tested.

† Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 1:** All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption.

When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices.

**2:** Instruction cycle period (TCY) equals four times the input oscillator time base period.

NOTES:

# 20.0 DEVICE CHARACTERIZATION - PIC16LC54C 40MHz

The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.

"Typical" represents the mean of the distribution at 25°C. "Maximum" or "minimum" represents (mean +  $3\sigma$ ) or (mean -  $3\sigma$ ) respectively, where  $\sigma$  is a standard deviation, over the whole temperature range.





© 1997-2013 Microchip Technology Inc.



# TABLE 20-1: INPUT CAPACITANCE

| Pin         | Typical Capacitance (pF) |          |  |  |  |
|-------------|--------------------------|----------|--|--|--|
| FIII        | 18L PDIP                 | 18L SOIC |  |  |  |
| RA port     | 5.0                      | 4.3      |  |  |  |
| RB port     | 5.0                      | 4.3      |  |  |  |
| MCLR        | 17.0                     | 17.0     |  |  |  |
| OSC1        | 4.0                      | 3.5      |  |  |  |
| OSC2/CLKOUT | 4.3                      | 3.5      |  |  |  |
| тоскі       | 3.2                      | 2.8      |  |  |  |

All capacitance values are typical at  $25^{\circ}$ C. A part-to-part variation of ±25% (three standard deviations) should be taken into account.



# 21.0 PACKAGING INFORMATION

# 21.1 Package Marketing Information

#### 18-Lead PDIP



# 28-Lead Skinny PDIP (.300")



# 28-Lead PDIP (.600")



#### 18-Lead SOIC



# 28-Lead SOIC



# 20-Lead SSOP



# 28-Lead SSOP





#### Example



# Example



# Example



# Example



# Example



# Example



#### 28-Lead Plastic Small Outline (SO) - Wide, 300 mil (SOIC)

For the most current package drawings, please see the Microchip Packaging Specification located Note: at http://www.microchip.com/packaging







|                          | Units     |      | INCHES* |      | MILLIMETERS |       |       |  |
|--------------------------|-----------|------|---------|------|-------------|-------|-------|--|
| Dimensi                  | on Limits | MIN  | NOM     | MAX  | MIN         | NOM   | MAX   |  |
| Number of Pins           | n         |      | 28      |      |             | 28    |       |  |
| Pitch                    | р         |      | .050    |      |             | 1.27  |       |  |
| Overall Height           | А         | .093 | .099    | .104 | 2.36        | 2.50  | 2.64  |  |
| Molded Package Thickness | A2        | .088 | .091    | .094 | 2.24        | 2.31  | 2.39  |  |
| Standoff §               | A1        | .004 | .008    | .012 | 0.10        | 0.20  | 0.30  |  |
| Overall Width            | E         | .394 | .407    | .420 | 10.01       | 10.34 | 10.67 |  |
| Molded Package Width     | E1        | .288 | .295    | .299 | 7.32        | 7.49  | 7.59  |  |
| Overall Length           | D         | .695 | .704    | .712 | 17.65       | 17.87 | 18.08 |  |
| Chamfer Distance         | h         | .010 | .020    | .029 | 0.25        | 0.50  | 0.74  |  |
| Foot Length              | L         | .016 | .033    | .050 | 0.41        | 0.84  | 1.27  |  |
| Foot Angle Top           | φ         | 0    | 4       | 8    | 0           | 4     | 8     |  |
| Lead Thickness           | С         | .009 | .011    | .013 | 0.23        | 0.28  | 0.33  |  |
| Lead Width               | В         | .014 | .017    | .020 | 0.36        | 0.42  | 0.51  |  |
| Mold Draft Angle Top     | α         | 0    | 12      | 15   | 0           | 12    | 15    |  |
| Mold Draft Angle Bottom  | β         | 0    | 12      | 15   | 0           | 12    | 15    |  |

\* Controlling Parameter § Significant Characteristic

Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MS-013 Drawing No. C04-052