Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|--------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 4MHz | | Connectivity | - | | Peripherals | POR, WDT | | Number of I/O | 20 | | Program Memory Size | 3KB (2K x 12) | | Program Memory Type | ОТР | | EEPROM Size | - | | RAM Size | 72 x 8 | | Voltage - Supply (Vcc/Vdd) | 3V ~ 6.25V | | Data Converters | - | | Oscillator Type | External | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 28-SSOP (0.209", 5.30mm Width) | | Supplier Device Package | 28-SSOP | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16c57-xt-ss | | | | ## PIC16C5X TABLE 3-2: PINOUT DESCRIPTION - PIC16C55, PIC16C57, PIC16CR57 | Din Name | Pi | n Numb | er | Pin | Buffer | Description | |-------------|-----|--------|------|------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin Name | DIP | SOIC | SSOP | Туре | Type | Description | | RA0 | 6 | 6 | 5 | I/O | TTL | Bi-directional I/O port | | RA1 | 7 | 7 | 6 | I/O | TTL | · | | RA2 | 8 | 8 | 7 | I/O | TTL | | | RA3 | 9 | 9 | 8 | I/O | TTL | | | RB0 | 10 | 10 | 9 | I/O | TTL | Bi-directional I/O port | | RB1 | 11 | 11 | 10 | I/O | TTL | · | | RB2 | 12 | 12 | 11 | I/O | TTL | | | RB3 | 13 | 13 | 12 | I/O | TTL | | | RB4 | 14 | 14 | 13 | I/O | TTL | | | RB5 | 15 | 15 | 15 | I/O | TTL | | | RB6 | 16 | 16 | 16 | I/O | TTL | | | RB7 | 17 | 17 | 17 | I/O | TTL | | | RC0 | 18 | 18 | 18 | I/O | TTL | Bi-directional I/O port | | RC1 | 19 | 19 | 19 | I/O | TTL | | | RC2 | 20 | 20 | 20 | I/O | TTL | | | RC3 | 21 | 21 | 21 | I/O | TTL | | | RC4 | 22 | 22 | 22 | I/O | TTL | | | RC5 | 23 | 23 | 23 | I/O | TTL | | | RC6 | 24 | 24 | 24 | I/O | TTL | | | RC7 | 25 | 25 | 25 | I/O | TTL | | | T0CKI | 1 | 1 | 2 | I | ST | Clock input to Timer0. Must be tied to Vss or VDD, if not in use, to reduce current consumption. | | MCLR | 28 | 28 | 28 | I | ST | Master clear (RESET) input. This pin is an active low RESET to the device. | | OSC1/CLKIN | 27 | 27 | 27 | I | ST | Oscillator crystal input/external clock source input. | | OSC2/CLKOUT | 26 | 26 | 26 | 0 | _ | Oscillator crystal output. Connects to crystal or resonator in crystal Oscillator mode. In RC mode, OSC2 pin outputs CLKOUT which has 1/4 the frequency of OSC1, and denotes the instruction cycle rate. | | VDD | 2 | 2 | 3,4 | Р | _ | Positive supply for logic and I/O pins. | | Vss | 4 | 4 | 1,14 | Р | | Ground reference for logic and I/O pins. | | N/C | 3,5 | 3,5 | | _ | | Unused, do not connect. | Legend: I = input, O = output, I/O = input/output, P = power, — = Not Used, TTL = TTL input, ST = Schmitt Trigger input #### 6.2 Data Memory Organization Data memory is composed of registers, or bytes of RAM. Therefore, data memory for a device is specified by its register file. The register file is divided into two functional groups: Special Function Registers and General Purpose Registers. The Special Function Registers include the TMR0 register, the Program Counter (PC), the Status Register, the I/O registers (ports) and the File Select Register (FSR). In addition, Special Purpose Registers are used to control the I/O port configuration and prescaler options. The General Purpose Registers are used for data and control information under command of the instructions. For the PIC16C54, PIC16CR54, PIC16C56 and PIC16CR56, the register file is composed of 7 Special Function Registers and 25 General Purpose Registers (Figure 6-4). For the PIC16C55, the register file is composed of 8 Special Function Registers and 24 General Purpose Registers. For the PIC16C57 and PIC16CR57, the register file is composed of 8 Special Function Registers, 24 General Purpose Registers and up to 48 additional General Purpose Registers that may be addressed using a banking scheme (Figure 6-5). For the PIC16C58 and PIC16CR58, the register file is composed of 7 Special Function Registers, 25 General Purpose Registers and up to 48 additional General Purpose Registers that may be addressed using a banking scheme (Figure 6-6). ## 6.2.1 GENERAL PURPOSE REGISTER FILE The register file is accessed either directly or indirectly through the File Select Register (FSR). The FSR Register is described in Section 6.7. FIGURE 6-4: PIC16C54, PIC16CR54, PIC16C55, PIC16C56, PIC16CR56 REGISTER FILE MAP - **Note 1:** Not a physical register. See Section 6.7. - **2:** PIC16C55 only, in all other devices this is implemented as a general purpose register. # 6.5.1 PAGING CONSIDERATIONS – PIC16C56/CR56, PIC16C57/CR57 AND PIC16C58/CR58 If the Program Counter is pointing to the last address of a selected memory page, when it increments it will cause the program to continue in the next higher page. However, the page preselect bits in the STATUS Register will not be updated. Therefore, the next GOTO, CALL or modify PCL instruction will send the program to the page specified by the page preselect bits (PAO or PA<1:0>). For example, a NOP at location 1FFh (page 0) increments the PC to 200h (page 1). A GOTO xxx at 200h will return the program to address xxh on page 0 (assuming that PA<1:0> are clear). To prevent this, the page preselect bits must be updated under program control. #### 6.5.2 EFFECTS OF RESET The Program Counter is set upon a RESET, which means that the PC addresses the last location in the last page (i.e., the RESET vector). The STATUS Register page preselect bits are cleared upon a RESET, which means that page 0 is preselected. Therefore, upon a RESET, a GOTO instruction at the RESET vector location will automatically cause the program to jump to page 0. #### 6.6 Stack PIC16C5X devices have a 10-bit or 11-bit wide, two-level hardware push/pop stack. A CALL instruction will push the current value of stack 1 into stack 2 and then push the current program counter value, incremented by one, into stack level 1. If more than two sequential CALL's are executed, only the most recent two return addresses are stored. A RETLW instruction will pop the contents of stack level 1 into the program counter and then copy stack level 2 contents into level 1. If more than two sequential RETLW's are executed, the stack will be filled with the address previously stored in level 2. Note that the W Register will be loaded with the literal value specified in the instruction. This is particularly useful for the implementation of data look-up tables within the program memory. For the RETLW instruction, the PC is loaded with the Top of Stack (TOS) contents. All of the devices covered in this data sheet have a two-level stack. The stack has the same bit width as the device PC, therefore, paging is not an issue when returning from a subroutine. © 1997-2013 Microchip Technology Inc. #### 7.6 I/O Programming Considerations #### 7.6.1 BI-DIRECTIONAL I/O PORTS Some instructions operate internally as read followed by write operations. The BCF and BSF instructions, for example, read the entire port into the CPU, execute the bit operation and re-write the result. Caution must be used when these instructions are applied to a port where one or more pins are used as input/outputs. For example, a BSF operation on bit5 of PORTB will cause all eight bits of PORTB to be read into the CPU, bit5 to be set and the PORTB value to be written to the output latches. If another bit of PORTB is used as a bi-directional I/O pin (say bit0) and it is defined as an input at this time, the input signal present on the pin itself would be read into the CPU and rewritten to the data latch of this particular pin, overwriting the previous content. As long as the pin stays in the Input mode, no problem occurs. However, if bit0 is switched into Output mode later on, the content of the data latch may now be unknown. Example 7-1 shows the effect of two sequential readmodify-write instructions (e.g., BCF, BSF, etc.) on an I/O port. A pin actively outputting a high or a low should not be driven from external devices at the same time in order to change the level on this pin ("wired-or", "wired-and"). The resulting high output currents may damage the chip. # EXAMPLE 7-1: READ-MODIFY-WRITE INSTRUCTIONS ON AN I/O PORT ``` ; Initial PORT Settings ; PORTB<7:4> Inputs ; PORTB<3:0> Outputs ;PORTB<7:6> have external pull-ups and are ; not connected to other circuitry PORT latch PORT pins BCF PORTB, 7 ;01pp pppp 11pp pppp BCF PORTB. 6 ;10pp pppp 11pp pppp MOVLW H'3F' ; TRIS PORTB ;10pp pppp 10pp pppp ; Note that the user may have expected the pin ; values to be 00pp pppp. The 2nd BCF caused ``` ## 7.6.2 SUCCESSIVE OPERATIONS ON I/O PORTS ; RB7 to be latched as the pin value (High). The actual write to an I/O port happens at the end of an instruction cycle, whereas for reading, the data must be valid at the beginning of the instruction cycle (Figure 7-2). Therefore, care must be exercised if a write followed by a read operation is carried out on the same I/O port. The sequence of instructions should allow the pin voltage to stabilize (load dependent) before the next instruction, which causes that file to be read into the CPU, is executed. Otherwise, the previous state of that pin may be read into the CPU rather than the new state. When in doubt, it is better to separate these instructions with a NOP or another instruction not accessing this I/O port. ## 8.1 Using Timer0 with an External Clock When an external clock input is used for Timer0, it must meet certain requirements. The external clock requirement is due to internal phase clock (Tosc) synchronization. Also, there is a delay in the actual incrementing of Timer0 after synchronization. ### 8.1.1 EXTERNAL CLOCK SYNCHRONIZATION When no prescaler is used, the external clock input is the same as the prescaler output. The synchronization of T0CKI with the internal phase clocks is accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the internal phase clocks (Figure 8-5). Therefore, it is necessary for T0CKI to be high for at least 2Tosc (and a small RC delay of 20 ns) and low for at least 2Tosc (and a small RC delay of 20 ns). Refer to the electrical specification of the desired device. When a prescaler is used, the external clock input is divided by the asynchronous ripple counter-type prescaler so that the prescaler output is symmetrical. For the external clock to meet the sampling requirement, the ripple counter must be taken into account. Therefore, it is necessary for TOCKI to have a period of at least 4Tosc (and a small RC delay of 40 ns) divided by the prescaler value. The only requirement on TOCKI high and low time is that they do not violate the minimum pulse width requirement of 10 ns. Refer to parameters 40, 41 and 42 in the electrical specification of the desired device. #### 8.1.2 TIMERO INCREMENT DELAY Since the prescaler output is synchronized with the internal clocks, there is a small delay from the time the external clock edge occurs to the time the Timer0 module is actually incremented. Figure 8-5 shows the delay from the external clock edge to the timer incrementing. FIGURE 8-5: TIMERO TIMING WITH EXTERNAL CLOCK - **Note 1:** External clock if no prescaler selected, prescaler output otherwise. - 2: The arrows indicate the points in time where sampling occurs. - 3: Delay from clock input change to Timer0 increment is 3Tosc to 7Tosc (duration of Q = Tosc). Therefore, the error in measuring the interval between two edges on Timer0 input = $\pm$ 4Tosc max. #### 12.1 DC Characteristics: PIC16C54/55/56/57-RC, XT, 10, HS, LP (Commercial) | | | Standard Operating Conditions (unless otherwise specified) Operating Temperature $0^{\circ}C \le TA \le +70^{\circ}C$ for commercial | | | | | | |--------------|--------|--------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|---------------------------------|------------------------------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Param<br>No. | Symbol | Characteristic/Device | Min | Тур† | Max | Units | Conditions | | D001 | VDD | Supply Voltage PIC16C5X-RC PIC16C5X-XT PIC16C5X-10 PIC16C5X-HS PIC16C5X-LP | 3.0<br>3.0<br>4.5<br>4.5<br>2.5 | | 6.25<br>6.25<br>5.5<br>5.5<br>6.25 | V<br>V<br>V | | | D002 | Vdr | RAM Data Retention Voltage <sup>(1)</sup> | | 1.5* | _ | V | Device in SLEEP Mode | | D003 | VPOR | VDD Start Voltage to ensure<br>Power-on Reset | | Vss | _ | V | See Section 5.1 for details on Power-on Reset | | D004 | SVDD | VDD Rise Rate to ensure<br>Power-on Reset | 0.05* | _ | _ | V/ms | See Section 5.1 for details on Power-on Reset | | D010 | IDD | Supply Current <sup>(2)</sup> PIC16C5X-RC <sup>(3)</sup> PIC16C5X-XT PIC16C5X-10 PIC16C5X-HS PIC16C5X-HS PIC16C5X-LP | | 1.8<br>1.8<br>4.8<br>4.8<br>9.0 | 3.3<br>3.3<br>10<br>10<br>20<br>32 | mA<br>mA<br>mA<br>mA<br>mA | FOSC = 4 MHz, VDD = 5.5V<br>FOSC = 4 MHz, VDD = 5.5V<br>FOSC = 10 MHz, VDD = 5.5V<br>FOSC = 10 MHz, VDD = 5.5V<br>FOSC = 20 MHz, VDD = 5.5V<br>FOSC = 32 kHz, VDD = 3.0V,<br>WDT disabled | | D020 | IPD | Power-down Current <sup>(2)</sup> | _ | 4.0<br>0.6 | 12<br>9 | μA<br>μA | VDD = 3.0V, WDT enabled<br>VDD = 3.0V, WDT disabled | <sup>\*</sup> These parameters are characterized but not tested. - Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data. - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature also have an impact on the current consumption. - a) The test conditions for all IDD measurements in active Operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to Vss, TOCKI = VDD, $\overline{MCLR} = VDD$ ; WDT enabled/disabled as specified. - b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode. The power-down current in SLEEP mode does not depend on the oscillator type. - 3: Does not include current through REXT. The current through the resistor can be estimated by the formula: IR = VDD/2REXT (mA) with REXT in $k\Omega$ . <sup>†</sup> Data in "Typ" column is based on characterization results at 25°C. This data is for design guidance only and is not tested. #### 13.0 ELECTRICAL CHARACTERISTICS - PIC16CR54A #### Absolute Maximum Ratings(†) | Ambient Temperature under bias | 55°C to +125°C | |---------------------------------------------------------------|----------------------| | Storage Temperature | 65°C to +150°C | | Voltage on VDD with respect to Vss | 0 to +7.5V | | Voltage on MCLR with respect to Vss <sup>(1)</sup> | 0 to +14V | | Voltage on all other pins with respect to Vss | 0.6V to (VDD + 0.6V) | | Total power dissipation <sup>(2)</sup> | 800 mW | | Max. current out of Vss pin | 150 mA | | Max. current into VDD pin | 50 mA | | Max. current into an input pin (T0CKI only) | ±500 μA | | Input clamp current, IIK (VI < 0 or VI > VDD) | ±20 mA | | Output clamp current, IOK (V0 < 0 or V0 > VDD) | ±20 mA | | Max. output current sunk by any I/O pin | 25 mA | | Max. output current sourced by any I/O pin | 20 mA | | Max. output current sourced by a single I/O port (PORTA or B) | 40 mA | | Max. output current sunk by a single I/O port (PORTA or B) | 50 mA | - **Note 1:** Voltage spikes below Vss at the $\overline{MCLR}$ pin, inducing currents greater than 80 mA may cause latch-up. Thus, a series resistor of 50 to 100 $\Omega$ should be used when applying a low level to the $\overline{MCLR}$ pin rather than pulling this pin directly to Vss. - 2: Power Dissipation is calculated as follows: PDIS = VDD x {IDD $\sum$ IOH} + $\sum$ {(VDD-VOH) x IOH} + $\sum$ (VOL x IOL) † NOTICE: Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. #### 13.4 DC Characteristics: PIC16CR54A-04E, 10E, 20E (Extended) | | | | Standard Operating Conditions (unless otherwise specified) Operating Temperature $-40^{\circ}\text{C} \le \text{Ta} \le +125^{\circ}\text{C}$ for extended | | | | | | | |--------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|---------------------------------------------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Param<br>No. | Symbol | Characteristic | Min | Тур† | Max | Units | Conditions | | | | D030 | VIL | Input Low Voltage I/O ports MCLR (Schmitt Trigger) T0CKI (Schmitt Trigger) OSC1 (Schmitt Trigger) OSC1 | Vss<br>Vss<br>Vss<br>Vss<br>Vss | | 0.15 VDD<br>0.15 VDD<br>0.15 VDD<br>0.15 VDD<br>0.3 VDD | > > > > > > > > > > > > > > > > > > > | Pin at hi-impedance RC mode only <sup>(3)</sup> XT, HS and LP modes | | | | D040 | VIH | Input High Voltage I/O ports I/O ports I/O ports I/O ports MCLR (Schmitt Trigger) T0CKI (Schmitt Trigger) OSC1 (Schmitt Trigger) OSC1 Hysteresis of Schmitt Trigger inputs | 0.45 VDD<br>2.0<br>0.36 VDD<br>0.85 VDD<br>0.85 VDD<br>0.85 VDD<br>0.7 VDD | | VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD | V<br>V<br>V<br>V<br>V | For all $VDD^{(4)}$<br>$4.0V < VDD \le 5.5V^{(4)}$<br>VDD > 5.5V<br>RC mode only <sup>(3)</sup><br>XT, HS and LP modes | | | | D060 | lıL | Input Leakage Current <sup>(1,2)</sup> I/O ports MCLR MCLR TOCKI OSC1 | -1.0<br>-5.0<br><br>-3.0<br>-3.0 | 0.5<br>—<br>0.5<br>0.5<br>0.5 | +1.0<br><br>+5.0<br>+3.0<br>+3.0 | μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ | For VDD ≤ 5.5V: VSS ≤ VPIN ≤ VDD, pin at hi-impedance VPIN = VSS + 0.25V VPIN = VDD VSS ≤ VPIN ≤ VDD VSS ≤ VPIN ≤ VDD, XT, HS and LP modes | | | | D080 | Vol | Output Low Voltage I/O ports OSC2/CLKOUT | | _<br>_ | 0.6<br>0.6 | V<br>V | IOL = 8.7 mA, VDD = 4.5V<br>IOL = 1.6 mA, VDD = 4.5V,<br>RC mode only | | | | D090 | Voн | Output High Voltage <sup>(2)</sup> I/O ports OSC2/CLKOUT | VDD - 0.7<br>VDD - 0.7 | _<br>_ | | V<br>V | IOH = -5.4 mA, VDD = 4.5V<br>IOH = -1.0 mA, VDD = 4.5V,<br>RC mode only | | | <sup>\*</sup> These parameters are characterized but not tested. - 2: Negative current is defined as coming out of the pin. - **3:** For the RC mode, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC16C5X be driven with external clock in RC mode. - 4: The user may use the better of the two specifications. <sup>†</sup> Data in the Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested. **Note 1:** The leakage current on the MCLR/VPP pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltage. TABLE 13-3: RESET, WATCHDOG TIMER, AND DEVICE RESET TIMER - PIC16CR54A | AC Charac | cteristics | Standard Operating Conditions (unless otherwise specified) Operating Temperature $0^{\circ}C \leq TA \leq +70^{\circ}C$ for commercial $-40^{\circ}C \leq TA \leq +85^{\circ}C$ for industrial $-40^{\circ}C \leq TA \leq +125^{\circ}C$ for extended | | | | | | | |--------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|----|-------------------|--| | Param<br>No. | Symbol | Characteristic Min Typ† Max Units Conditions | | | | | | | | 30 | TmcL | MCLR Pulse Width (low) | 1.0* | _ | | μS | VDD = 5.0V | | | 31 | Twdt | Watchdog Timer Time-out Period (No Prescaler) | 7.0* | 18* | 40* | ms | VDD = 5.0V (Comm) | | | 32 | TDRT | Device Reset Timer Period | 7.0* | 18* | 30* | ms | VDD = 5.0V (Comm) | | | 34 | Tioz | I/O Hi-impedance from MCLR Low | _ | _ | 1.0* | μS | | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in the Typical ("Typ") column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. FIGURE 14-15: WDT TIMER TIME-OUT PERIOD vs. VDD<sup>(1)</sup> FIGURE 14-16: TRANSCONDUCTANCE (gm) OF HS OSCILLATOR vs. VDD 15.2 DC Characteristics: PIC16C54A-04E, 10E, 20E (Extended) PIC16LC54A-04E (Extended) | | | | | | | | tions (unless otherwise specified)<br>$-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for extended | |---------------------------------------|--------|-----------------------------------|-------------------------------|----------------------------|-----------|----------|-----------------------------------------------------------------------------------------------------------------| | PIC16C54A-04E, 10E, 20E<br>(Extended) | | | | <b>ard Ope</b><br>ting Tem | _ | | tions (unless otherwise specified) $-40$ °C $\leq$ TA $\leq$ +125°C for extended | | Param<br>No. | Symbol | Characteristic | Min Typ† Max Units Conditions | | | | | | | IPD | Power-down Current <sup>(2)</sup> | | | | | | | D020 | | PIC16LC54A | | 2.5<br>0.25 | 15<br>7.0 | μA<br>μA | VDD = 2.5V, WDT enabled,<br>Extended<br>VDD = 2.5V, WDT disabled,<br>Extended | | D020A | | PIC16C54A | _ | 5.0<br>0.8 | 22<br>18* | μA<br>μA | VDD = 3.5V, WDT enabled<br>VDD = 3.5V, WDT disabled | - Legend: Rows with standard voltage device data only are shaded for improved readability. - \* These parameters are characterized but not tested. - † Data in the Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested. - Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data. - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature also have an impact on the current consumption. - a) The test conditions for all IDD measurements in active Operation mode <u>are: OSC1 = external square</u> wave, from rail-to-rail; all I/O pins tristated, pulled to Vss, T0CKI = VDD, MCLR = VDD; WDT enabled/ disabled as specified. - b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode. The power-down current in SLEEP mode does not depend on the oscillator type. - 3: Does not include current through REXT. The current through the resistor can be estimated by the formula: IR = VDD/2REXT (mA) with REXT in $k\Omega$ . #### **Timing Parameter Symbology and Load Conditions** 15.5 The timing parameter symbols have been created with one of the following formats: 1. TppS2ppS Low 2. TppS | Т | | | |------|-----------------------------------------|--------------------| | F | Frequency | T Time | | Lowe | ercase letters (pp) and their meanings: | | | pp | | | | 2 | to | mc MCLR | | ck | CLKOUT | osc oscillator | | су | cycle time | os OSC1 | | drt | device reset timer | t0 T0CKI | | io | I/O port | wdt watchdog timer | | Uppe | ercase letters and their meanings: | | | S | | | | F | Fall | P Period | | Н | High | R Rise | | I | Invalid (Hi-impedance) | V Valid | Hi-impedance #### **FIGURE 15-1:** LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS - PIC16C54A FIGURE 16-2: TYPICAL RC OSCILLATOR FREQUENCY vs. VDD, CEXT = 20 PF, 25°C FIGURE 16-3: TYPICAL RC OSCILLATOR FREQUENCY vs. VDD, CEXT = 100 PF, 25°C #### 17.5 Timing Diagrams and Specifications FIGURE 17-6: EXTERNAL CLOCK TIMING - PIC16C5X, PIC16CR5X TABLE 17-1: EXTERNAL CLOCK TIMING REQUIREMENTS - PIC16C5X, PIC16CR5X | | Standard Operating Co | nditions (unless otherwise specified) | | |--------------------|-----------------------|-------------------------------------------------------|--| | AC Characteristics | Operating Temperature | $0^{\circ}C \leq TA \leq +70^{\circ}C$ for commercial | | | | | -40°C ≤ TA ≤ +85°C for industrial | | | | | $-40$ °C $\leq$ TA $\leq$ +125°C for extended | | | Param<br>No. | Symbol | Characteristic | Min | Typ† | Max | Units | Conditions | |--------------|--------|--------------------------------------|------|------|-------|-------|------------------| | | Fosc | External CLKIN Frequency(1) | DC | | 4.0 | MHz | XT osc mode | | | | | DC | _ | 4.0 | MHz | HS osc mode (04) | | | | | DC | _ | 20 | MHz | HS osc mode (20) | | | | | DC | _ | 200 | kHz | LP osc mode | | | | Oscillator Frequency <sup>(1)</sup> | DC | _ | 4.0 | MHz | RC osc mode | | | | | 0.45 | _ | 4.0 | MHz | XT osc mode | | | | | 4.0 | _ | 4.0 | MHz | HS osc mode (04) | | | | | 4.0 | _ | 20 | MHz | HS osc mode (20) | | | | | 5.0 | _ | 200 | kHz | LP osc mode | | 1 | Tosc | External CLKIN Period <sup>(1)</sup> | 250 | _ | _ | ns | XT osc mode | | | | | 250 | _ | | ns | HS osc mode (04) | | | | | 50 | _ | | ns | HS osc mode (20) | | | | | 5.0 | _ | | μS | LP osc mode | | | | Oscillator Period <sup>(1)</sup> | 250 | _ | _ | ns | RC osc mode | | | | | 250 | _ | 2,200 | ns | XT osc mode | | | | | 250 | _ | 250 | ns | HS osc mode (04) | | | | | 50 | _ | 250 | ns | HS osc mode (20) | | | | | 5.0 | _ | 200 | μS | LP osc mode | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Note 1: All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices. <sup>2:</sup> Instruction cycle period (TCY) equals four times the input oscillator time base period. FIGURE 18-10: VTH (INPUT THRESHOLD TRIP POINT VOLTAGE) OF OSC1 INPUT (IN XT, HS AND LP MODES) vs. VDD FIGURE 18-11: TYPICAL IDD vs. FREQUENCY (WDT DISABLED, RC MODE @ 20 pF, 25°C) FIGURE 19-6: TIMERO CLOCK TIMINGS - PIC16C5X-40 TABLE 19-4: TIMERO CLOCK REQUIREMENTS PIC16C5X-40 | A | AC Charac | steristics Standard Operation Operating Temperature Standard Operation Operation Standard Operation Operat | ating Conditions (unless otherwise specified) erature $0^{\circ}C \le TA \le +70^{\circ}C$ for commercial | | | | | | |--------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|------|-----|-------|----------------------------------------------------------------|--| | Param<br>No. | Symbol | Characteristic | Min | Тур† | Max | Units | Conditions | | | 40 | Tt0H | T0CKI High Pulse Width - No Prescaler | 0.5 Tcy + 20* | _ | | ns | | | | | | - With Prescaler | 10* | | — | ns | | | | 41 | TtOL | T0CKI Low Pulse Width - No Prescaler | 0.5 Tcy + 20* | _ | _ | ns | | | | | | - With Prescaler | 10* | | — | ns | | | | 42 | Tt0P | T0CKI Period | 20 or <u>Tcy + 40</u> *<br>N | _ | _ | ns | Whichever is greater.<br>N = Prescale Value<br>(1, 2, 4,, 256) | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. | INDEX | Extended | 82, 84 | |---------------------------------------------|-----------------------------------------|----------| | | Industrial | 80, 83 | | A | PIC16LV54A | | | Absolute Maximum Ratings | Commercial | 108, 109 | | PIC16C54/55/56/5767 | Industrial | 108, 109 | | PIC16C54A103 | DECF | 54 | | PIC16C54C/CR54C/C55A/C56A/CR56A/C57C/CR57C/ | DECFSZ | 54 | | C58B/CR58B131 | Development Support | 61 | | PIC16C54C/CR54C/C55A/C56A/CR56A/C57C/CR57C/ | Device Characterization | | | C58B/CR58B-40 | PIC16C54/55/56/57/CR54A | 91 | | PIC16CR54A | PIC16C54A | | | ADDWF | PIC16C54C/C55A/C56A/C57C/C58B-40 | | | | Device Reset Timer (DRT) | | | ALU9 | Device Varieties | | | ANDLW | Digit Carry (DC) bit | | | ANDWF51 | DRT | | | Applications5 | DIX1 | 20 | | Architectural Overview9 | E | | | Assembler | | | | MPASM Assembler61 | Electrical Specifications | 07 | | В | PIC16C54/55/56/57 | | | В | PIC16C54A | | | Block Diagram | PIC16C54C/CR54C/C55A/C56A/CR56A/C57C/ | | | On-Chip Reset Circuit20 | C58B/CR58B | | | PIC16C5X Series10 | PIC16C54C/CR54C/C55A/C56A/CR56A/C57C/ | | | Timer037 | C58B/CR58B-40 | | | TMR0/WDT Prescaler41 | PIC16CR54A | 79 | | Watchdog Timer46 | Errata | 3 | | Brown-Out Protection Circuit | External Power-On Reset Circuit | 21 | | BSF | <u> </u> | | | BTFSC | F | | | BTFSS | Family of Devices | | | 511 00 | PIC16C5X | 6 | | C | FSR Register | 33 | | CALL31, 53 | Value on reset | | | · | 13.00 | | | Carry (C) bit | G | | | Clocking Scheme | General Purpose Registers | | | CLRF53 | Value on reset | 20 | | CLRW | GOTO | | | CLRWDT53 | GO10 | 31, 33 | | CMOS Technology1 | Н | | | Code Protection43, 47 | | | | COMF54 | High-Performance RISC CPU | 1 | | Compatibility182 | 1 | | | Configuration Bits44 | • | | | _ | I/O Interfacing | | | D | I/O Ports | | | Data Memory Organization | I/O Programming Considerations | 36 | | DC Characteristics | ICEPIC In-Circuit Emulator | 62 | | PIC16C54/55/56/57 | ID Locations | 43, 47 | | Commercial | INCF | 55 | | Extended | INCFSZ | 55 | | Industrial | INDF Register | 33 | | PIC16C54A | Value on reset | 20 | | Commercial104, 109 | Indirect Data Addressing | | | • | Instruction Cycle | | | Extended | Instruction Flow/Pipelining | | | · | Instruction Set Summary | | | PIC16C54C/C55A/C56A/C57C/C58B-40 | IORLW | | | Commercial | IORUW | | | PIC16C54C/CR54C/C55A/C56A/CR56A/C57C/CR57C/ | IOIXWF | 36 | | C58B/CR58B | K | | | Commercial134, 138 | | ٠. | | Extended137, 138 | KeeLoq Evaluation and Programming Tools | 64 | | Industrial134, 138 | L | | | PIC16CR54A | | | | Commercial 80, 83 | Loading of PC | 31 | ## PIC16C5X | M | Q | |----------------------------------------------------------|---------------------------------------------------------| | MCLR Reset | Q cycles | | Register values on20 | Quick-Turnaround-Production (QTP) Devices | | Memory Map | _ | | PIC16C54/CR54/C5525 | R | | PIC16C56/CR5625 | RC Oscillator17 | | PIC16C57/CR57/C58/CR5825 | Read Only Memory (ROM) Devices7 | | Memory Organization25 | Read-Modify-Write36 | | MOVF56 | Register File Map | | MOVLW56 | PIC16C54, PIC16CR54, PIC16C55, PIC16C56, | | MOVWF57 | PIC16CR56 | | MPLAB C17 and MPLAB C18 C Compilers61 | PIC16C57/CR5727 | | MPLAB ICD In-Circuit Debugger63 | PIC16C58/CR5827 | | MPLAB ICE High Performance Universal In-Circuit Emulator | Registers | | with MPLAB IDE62 | Special Function | | MPLAB Integrated Development Environment Software 61 | Value on reset | | MPLINK Object Linker/MPLIB Object Librarian62 | Reset | | N | Reset on Brown-Out | | | RETLW 57 | | NOP57 | RLF58 | | 0 | RRF 58 | | | S | | One-Time-Programmable (OTP) Devices7 | | | OPTION57 | Serialized Quick-Turnaround-Production (SQTP) Devices 7 | | OPTION Register30 | SLEEP | | Value on reset20 | Software Simulator (MPLAB SIM) | | Oscillator Configurations | Special Features of the CPU | | Oscillator Types | Special Function Registers | | HS15 | Stack | | LP15 | STATUS Register | | RC | Value on reset | | XT15 | SUBWF | | P | SWAPF59 | | | Т | | PA0 bit 29 | • | | PA1 bit | Timer0 | | Paging | Switching Prescaler Assignment | | Value on reset | Timer0 (TMR0) Module | | PD bit | TMR0 with External Clock | | Peripheral Features | Timing Diagrams and Specifications | | PICDEM 1 Low Cost PIC MCU Demonstration Board 63 | PIC16C54/55/56/57 | | PICDEM 17 Demonstration Board | PIC16C54A | | PICDEM 2 Low Cost PIC16CXX Demonstration Board 63 | PIC16C54C/CR54C/C55A/C56A/CR56A/C57C/CR57C/ | | PICDEM 3 Low Cost PIC16CXXX Demonstration Board 64 | C58B/CR58B | | PICSTART Plus Entry Level Development Programmer 63 | PIC16C54C/CR54C/C55A/C56A/CR56A/C57C/CR57C/ | | Pin Configurations | C58B/CR58B-40 | | Pinout Description - PIC16C54, PIC16CR54, PIC16C56, | PIC16CR54A | | PIC16CR56, PIC16C58, PIC16CR5811 | Timing Parameter Symbology and Load Conditions | | Pinout Description - PIC16C55, PIC16C57, PIC16CR57 12 | PIC16C54/55/56/57 | | PORTA35 | PIC16C54A110 | | Value on reset | PIC16C54C/CR54C/C55A/C56A/CR56A/C57C/CR57C/ | | PORTB | C58B/CR58B | | Value on reset | PIC16C54C/CR54C/C55A/C56A/CR56A/C57C/CR57C/ | | PORTC | C58B/CR58B-40 | | Value on reset | PIC16CR54A85 | | Power-Down Mode | TO bit | | Power-On Reset (POR) | TRIS | | Register values on | TRIS Registers | | Prescaler | Value on reset | | PRO MATE II Universal Device Programmer | | | Program Counter31 | U | | Program Memory Organization25 | UV Erasable Devices | | Program Verification/Code Protection47 | | ## PIC16C5X NOTES: