



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 20MHz                                                                      |
| Connectivity               | ·                                                                          |
| Peripherals                | POR, WDT                                                                   |
| Number of I/O              | 20                                                                         |
| Program Memory Size        | 3KB (2K x 12)                                                              |
| Program Memory Type        | OTP                                                                        |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 72 x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                                  |
| Data Converters            | ·                                                                          |
| Oscillator Type            | External                                                                   |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 28-SSOP (0.209", 5.30mm Width)                                             |
| Supplier Device Package    | 28-SSOP                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16c57c-20e-ss |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|             | Pi  | n Numb | er    | Pin  | Buffer |                                                                                                                                                                                                                   |
|-------------|-----|--------|-------|------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin Name    | DIP | SOIC   | SSOP  | Туре | Туре   | Description                                                                                                                                                                                                       |
| RA0         | 17  | 17     | 19    | I/O  | TTL    | Bi-directional I/O port                                                                                                                                                                                           |
| RA1         | 18  | 18     | 20    | I/O  | TTL    |                                                                                                                                                                                                                   |
| RA2         | 1   | 1      | 1     | I/O  | TTL    |                                                                                                                                                                                                                   |
| RA3         | 2   | 2      | 2     | I/O  | TTL    |                                                                                                                                                                                                                   |
| RB0         | 6   | 6      | 7     | I/O  | TTL    | Bi-directional I/O port                                                                                                                                                                                           |
| RB1         | 7   | 7      | 8     | I/O  | TTL    |                                                                                                                                                                                                                   |
| RB2         | 8   | 8      | 9     | I/O  | TTL    |                                                                                                                                                                                                                   |
| RB3         | 9   | 9      | 10    | I/O  | TTL    |                                                                                                                                                                                                                   |
| RB4         | 10  | 10     | 11    | I/O  | TTL    |                                                                                                                                                                                                                   |
| RB5         | 11  | 11     | 12    | I/O  | TTL    |                                                                                                                                                                                                                   |
| RB6         | 12  | 12     | 13    | I/O  | TTL    |                                                                                                                                                                                                                   |
| RB7         | 13  | 13     | 14    | I/O  | TTL    |                                                                                                                                                                                                                   |
| TOCKI       | 3   | 3      | 3     | I    | ST     | Clock input to Timer0. Must be tied to Vss or VDD, if not in use, to reduce current consumption.                                                                                                                  |
| MCLR/Vpp    | 4   | 4      | 4     | I    | ST     | Master clear (RESET) input/programming voltage input.<br>This pin is an active low RESET to the device. Voltage on<br>the MCLR/VPP pin must not exceed VDD to avoid unin-<br>tended entering of Programming mode. |
| OSC1/CLKIN  | 16  | 16     | 18    | I    | ST     | Oscillator crystal input/external clock source input.                                                                                                                                                             |
| OSC2/CLKOUT | 15  | 15     | 17    | 0    |        | Oscillator crystal output. Connects to crystal or resonator<br>in crystal Oscillator mode. In RC mode, OSC2 pin outputs<br>CLKOUT, which has 1/4 the frequency of OSC1 and<br>denotes the instruction cycle rate. |
| Vdd         | 14  | 14     | 15,16 | Р    | _      | Positive supply for logic and I/O pins.                                                                                                                                                                           |
| Vss         | 5   | 5      | 5,6   | Р    | _      | Ground reference for logic and I/O pins.                                                                                                                                                                          |

# TABLE 3-1:PINOUT DESCRIPTION - PIC16C54, PIC16CR54, PIC16C56, PIC16CR56, PIC16CR58,<br/>PIC16CR58

Legend: I = input, O = output, I/O = input/output, P = power, — = Not Used, TTL = TTL input, ST = Schmitt Trigger input

NOTES:

# 4.4 RC Oscillator

For timing insensitive applications, the RC device option offers additional cost savings. The RC oscillator frequency is a function of the supply voltage, the resistor (REXT) and capacitor (CEXT) values, and the operating temperature. In addition to this, the oscillator frequency will vary from unit to unit due to normal process parameter variation. Furthermore, the difference in lead frame capacitance between package types will also affect the oscillation frequency, especially for low CEXT values. The user also needs to take into account variation due to tolerance of external R and C components used.

Figure 4-5 shows how the R/C combination is connected to the PIC16C5X. For REXT values below 2.2 k $\Omega$ , the oscillator operation may become unstable, or stop completely. For very high REXT values (e.g., 1 M $\Omega$ ) the oscillator becomes sensitive to noise, humidity and leakage. Thus, we recommend keeping REXT between 3 k $\Omega$  and 100 k $\Omega$ .

Although the oscillator will operate with no external capacitor (CEXT = 0 pF), we recommend using values above 20 pF for noise and stability reasons. With no or small external capacitance, the oscillation frequency can vary dramatically due to changes in external capacitances, such as PCB trace capacitance or package lead frame capacitance.

The Electrical Specifications sections show RC frequency variation from part to part due to normal process variation. The variation is larger for larger R (since leakage current variation will affect RC frequency more for large R) and for smaller C (since variation of input capacitance will affect RC frequency more).

Also, see the Electrical Specifications sections for variation of oscillator frequency due to VDD for given REXT/ CEXT values as well as frequency variation due to operating temperature for given R, C, and VDD values.

The oscillator frequency, divided by 4, is available on the OSC2/CLKOUT pin, and can be used for test purposes or to synchronize other logic.



**Note:** If you change from this device to another device, please verify oscillator characteristics in your application.

# 6.0 MEMORY ORGANIZATION

PIC16C5X memory is organized into program memory and data memory. For devices with more than 512 bytes of program memory, a paging scheme is used. Program memory pages are accessed using one or two STATUS Register bits. For devices with a data memory register file of more than 32 registers, a banking scheme is used. Data memory banks are accessed using the File Selection Register (FSR).

# 6.1 Program Memory Organization

The PIC16C54, PIC16CR54 and PIC16C55 have a 9bit Program Counter (PC) capable of addressing a 512 x 12 program memory space (Figure 6-1). The PIC16C56 and PIC16CR56 have a 10-bit Program Counter (PC) capable of addressing a 1K x 12 program memory space (Figure 6-2). The PIC16CR57, PIC16C58 and PIC16CR58 have an 11-bit Program Counter capable of addressing a 2K x 12 program memory space (Figure 6-3). Accessing a location above the physically implemented address will cause a wraparound.

A NOP at the RESET vector location will cause a restart at location 000h. The RESET vector for the PIC16C54, PIC16CR54 and PIC16C55 is at 1FFh. The RESET vector for the PIC16C56 and PIC16CR56 is at 3FFh. The RESET vector for the PIC16C57, PIC16CR57, PIC16C58, and PIC16CR58 is at 7FFh. See Section 6.5 for additional information using CALL and GOTO instructions.

#### FIGURE 6-1: PIC16C54/CR54/C55 PROGRAM MEMORY MAP AND STACK



#### FIGURE 6-2:

#### PIC16C56/CR56 PROGRAM MEMORY MAP AND STACK



FIGURE 6-3:

PIC16C57/CR57/C58/ CR58 PROGRAM MEMORY MAP AND STACK



# 7.6 I/O Programming Considerations

#### 7.6.1 BI-DIRECTIONAL I/O PORTS

Some instructions operate internally as read followed by write operations. The BCF and BSF instructions, for example, read the entire port into the CPU, execute the bit operation and re-write the result. Caution must be used when these instructions are applied to a port where one or more pins are used as input/outputs. For example, a BSF operation on bit5 of PORTB will cause all eight bits of PORTB to be read into the CPU, bit5 to be set and the PORTB value to be written to the output latches. If another bit of PORTB is used as a bi-directional I/O pin (say bit0) and it is defined as an input at this time, the input signal present on the pin itself would be read into the CPU and rewritten to the data latch of this particular pin, overwriting the previous content. As long as the pin stays in the Input mode, no problem occurs. However, if bit0 is switched into Output mode later on, the content of the data latch may now be unknown.

Example 7-1 shows the effect of two sequential read-modify-write instructions (e.g., BCF, BSF, etc.) on an I/O port.

A pin actively outputting a high or a low should not be driven from external devices at the same time in order to change the level on this pin ("wired-or", "wired-and"). The resulting high output currents may damage the chip.

#### EXAMPLE 7-1: READ-MODIFY-WRITE INSTRUCTIONS ON AN I/O PORT

;Initial PORT Settings
; PORTB<7:4> Inputs
; PORTB<3:0> Outputs
;PORTB<7:6> have external pull-ups and are
;not connected to other circuitry
;

| ; |       |        |   | PORT  | latch | PORT | pins |
|---|-------|--------|---|-------|-------|------|------|
| ; |       |        |   |       |       |      |      |
|   | BCF   | PORTB, | 7 | ;01pp | pppp  | 11pp | pppp |
|   | BCF   | PORTB, | 6 | ;10pp | pppp  | 11pp | pppp |
|   | MOVLW | H'3F'  |   | ;     |       |      |      |
|   | TRIS  | PORTB  |   | ;10pp | pppp  | 10pp | pppp |
| ; |       |        |   |       |       |      |      |

;Note that the user may have expected the pin ;values to be 00pp pppp. The 2nd BCF caused ;RB7 to be latched as the pin value (High).

# 7.6.2 SUCCESSIVE OPERATIONS ON I/O PORTS

The actual write to an I/O port happens at the end of an instruction cycle, whereas for reading, the data must be valid at the beginning of the instruction cycle (Figure 7-2). Therefore, care must be exercised if a write followed by a read operation is carried out on the same I/O port. The sequence of instructions should allow the pin voltage to stabilize (load dependent) before the next instruction, which causes that file to be read into the CPU, is executed. Otherwise, the previous state of that pin may be read into the CPU rather than the new state. When in doubt, it is better to separate these instructions with a NOP or another instruction not accessing this I/O port.



## FIGURE 7-2: SUCCESSIVE I/O OPERATION

# PIC16C5X

| COMF             | Complement f                                                                                                                                                          |  |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | [ <i>label</i> ] COMF f,d                                                                                                                                             |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 31 \\ d \in [0,1] \end{array}$                                                                                                        |  |  |  |  |
| Operation:       | $(\overline{f}) \rightarrow (dest)$                                                                                                                                   |  |  |  |  |
| Status Affected: | Z                                                                                                                                                                     |  |  |  |  |
| Encoding:        | 0010 01df ffff                                                                                                                                                        |  |  |  |  |
| Description:     | The contents of register 'f' are<br>complemented. If 'd' is 0 the result<br>is stored in the W register. If 'd' is 1<br>the result is stored back in<br>register 'f'. |  |  |  |  |
| Words:           | 1                                                                                                                                                                     |  |  |  |  |
| Cycles:          | 1                                                                                                                                                                     |  |  |  |  |
| Example:         | COMF REG1,0                                                                                                                                                           |  |  |  |  |
| Before Instru    | ction                                                                                                                                                                 |  |  |  |  |
| REG1             | = 0x13                                                                                                                                                                |  |  |  |  |
| After Instruct   | ion                                                                                                                                                                   |  |  |  |  |
| REG1             | = 0x13                                                                                                                                                                |  |  |  |  |
| W                | = 0xEC                                                                                                                                                                |  |  |  |  |

| DECF                                                      | Decrement f                                                                                                                        |                        |      |  |  |
|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|--|--|
| Syntax:                                                   | [ label                                                                                                                            | ] DECF f,              | d    |  |  |
| Operands:                                                 | $\begin{array}{l} 0 \leq f \leq 31 \\ d \in [0,1] \end{array}$                                                                     |                        |      |  |  |
| Operation:                                                | (f) – 1                                                                                                                            | $\rightarrow$ (dest)   |      |  |  |
| Status Affected:                                          | Z                                                                                                                                  |                        |      |  |  |
| Encoding:                                                 | 0000                                                                                                                               | 11df                   | ffff |  |  |
| Description:                                              | Decrement register 'f'. If 'd' is 0 the result is stored in the W register. If 'd' is 1 the result is stored back in register 'f'. |                        |      |  |  |
| Words:                                                    | 1                                                                                                                                  |                        |      |  |  |
| Cycles:                                                   | 1                                                                                                                                  |                        |      |  |  |
| Example:                                                  | DECF                                                                                                                               | CNT,                   | 1    |  |  |
| Before Instruc<br>CNT<br>Z<br>After Instructi<br>CNT<br>Z | ction<br>=<br>=<br>on<br>=<br>=                                                                                                    | 0x01<br>0<br>0x00<br>1 |      |  |  |

| DECFSZ           | Decrement f, Skip if 0                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | [ label ] DECFSZ f,d                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| Operands:        | $0 \le f \le 31$<br>$d \in [0,1]$                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| Operation:       | $(f) - 1 \rightarrow d;$ skip if result = 0                                                                                                                                                                                                                                                                                              |  |  |  |  |
| Status Affected: | None                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| Encoding:        | 0010 11df ffff                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| Description:     | The contents of register 'f' are dec-<br>remented. If 'd' is 0 the result is<br>placed in the W register. If 'd' is 1<br>the result is placed back in<br>register 'f'.<br>If the result is 0, the next instruc-<br>tion, which is already fetched, is<br>discarded and a NOP is executed<br>instead making it a two-cycle<br>instruction |  |  |  |  |
| Words:           | 1                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| Cycles:          | 1(2)                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| Example:         | HERE DECFSZ CNT, 1<br>GOTO LOOP                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|                  | CONTINUE •<br>•<br>•                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| Before Instru    | uction                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| PC               | = address (HERE)                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| After Instruc    | tion                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| CNT              | = CNT - 1;                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| IT CN I          | = 0,                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
|                  | = address (CONTINUE);                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
|                  | $\neq$ U,<br>- address (UFDF, 1)                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| FU               | = addless (HERE+1)                                                                                                                                                                                                                                                                                                                       |  |  |  |  |

| MOVWF                                                          | Move W to f                        |                                      |           |         |  |
|----------------------------------------------------------------|------------------------------------|--------------------------------------|-----------|---------|--|
| Syntax:                                                        | [ label ]                          | MOVWF                                | f         |         |  |
| Operands:                                                      | $0 \le f \le 31$                   |                                      |           |         |  |
| Operation:                                                     | $(W) \rightarrow (f)$              | )                                    |           |         |  |
| Status Affected:                                               | None                               |                                      |           |         |  |
| Encoding:                                                      | 0000                               | 001f                                 | ffff      |         |  |
| Description:                                                   | Move dat<br>register '             | ta from th<br>".                     | e W regis | ster to |  |
| Words:                                                         | 1                                  |                                      |           |         |  |
| Cycles:                                                        | 1                                  |                                      |           |         |  |
| Example:                                                       | MOVWF                              | TEMP_RE                              | lG        |         |  |
| Before Instru<br>TEMP_F<br>W<br>After Instructi<br>TEMP_F<br>W | ction<br>REG =<br>on<br>REG =<br>= | 0xFF<br>0x4F<br>0x4F<br>0x4F<br>0x4F |           |         |  |

| NOP              | No Operation  |      |      |   |  |
|------------------|---------------|------|------|---|--|
| Syntax:          | [ label ]     | NOP  |      |   |  |
| Operands:        | None          |      |      |   |  |
| Operation:       | No operation  |      |      |   |  |
| Status Affected: | None          |      |      |   |  |
| Encoding:        | 0000          | 0000 | 0000 | ] |  |
| Description:     | No operation. |      |      |   |  |
| Words:           | 1             |      |      |   |  |
| Cycles:          | 1             |      |      |   |  |
| Example:         | NOP           |      |      |   |  |

| OPTION           | Load OPTION Register                                              |                          |      |  |  |
|------------------|-------------------------------------------------------------------|--------------------------|------|--|--|
| Syntax:          | [ label ]                                                         | OPTIO                    | N    |  |  |
| Operands:        | None                                                              |                          |      |  |  |
| Operation:       | $(W) \rightarrow C$                                               | $(W) \rightarrow OPTION$ |      |  |  |
| Status Affected: | None                                                              |                          |      |  |  |
| Encoding:        | 0000                                                              | 0000                     | 0010 |  |  |
| Description:     | The content of the W register is loaded into the OPTION register. |                          |      |  |  |
| Words:           | 1                                                                 |                          |      |  |  |
| Cycles:          | 1                                                                 |                          |      |  |  |
| Example          | OPTION                                                            |                          |      |  |  |
| Before Instrue   | uction                                                            |                          |      |  |  |
| W                | = 0x                                                              | 07                       |      |  |  |
| After Instructi  | on                                                                |                          |      |  |  |
| OPTION           | = 0x                                                              | 07                       |      |  |  |

| RETLW            | Return w                                                                                                                                                                | ith Liter                              | al in W                                        |                    |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------------------------------------------------|--------------------|
| Syntax:          | [ label ]                                                                                                                                                               | RETLW                                  | k                                              |                    |
| Operands:        | $0 \leq k \leq 25$                                                                                                                                                      | 5                                      |                                                |                    |
| Operation:       | $k \rightarrow (W);$<br>TOS $\rightarrow P$                                                                                                                             | С                                      |                                                |                    |
| Status Affected: | None                                                                                                                                                                    |                                        |                                                |                    |
| Encoding:        | 1000                                                                                                                                                                    | kkkk                                   | kkkk                                           |                    |
| Description:     | The W register is loaded with the eight bit literal 'k'. The program counter is loaded from the top of the stack (the return address). This is a two-cycle instruction. |                                        |                                                |                    |
| Words:           | 1                                                                                                                                                                       |                                        |                                                |                    |
| Cycles:          | 2                                                                                                                                                                       |                                        |                                                |                    |
| Example:         | CALL TAN                                                                                                                                                                | BLE ;W<br>;tal<br>;val<br>;W r<br>;val | contair<br>ole offs<br>lue.<br>now has<br>lue. | ns<br>set<br>table |
| TABLE            | ADDWF PC<br>RETLW k:<br>RETLW k:                                                                                                                                        | C ;W =<br>1 ;Beg<br>2 ;<br>n ; En      | = offset<br>gin tabl<br>nd of ta               | le<br>le<br>able   |
| Before Instru    | ction                                                                                                                                                                   |                                        |                                                |                    |
| W                | = 0x0                                                                                                                                                                   | )7                                     |                                                |                    |
| After Instruct   | ion .                                                                                                                                                                   | (1.5                                   |                                                |                    |
| VV               | = valu                                                                                                                                                                  | ue of k8                               |                                                |                    |

# PIC16C5X

| XORLW Exclusive OR literal with W                                                                                           |                               |       |                                   |  |  |
|-----------------------------------------------------------------------------------------------------------------------------|-------------------------------|-------|-----------------------------------|--|--|
| Syntax:                                                                                                                     | [ <i>label</i> ]              | XORLW | k                                 |  |  |
| Operands:                                                                                                                   | $0 \le k \le 255$             |       |                                   |  |  |
| Operation:                                                                                                                  | (W) .XOR. $k \rightarrow (W)$ |       |                                   |  |  |
| Status Affected:                                                                                                            | Z                             |       |                                   |  |  |
| Encoding:                                                                                                                   | 1111                          | kkkk  | kkkk                              |  |  |
| Description: The contents of the W register<br>XOR'ed with the eight bit litera<br>The result is placed in the W re<br>ter. |                               |       | ster are<br>eral 'k'.<br>V regis- |  |  |
| Words:                                                                                                                      | 1                             |       |                                   |  |  |
| Cycles:                                                                                                                     | 1                             |       |                                   |  |  |
| Example:                                                                                                                    | XORLW                         | 0xAF  |                                   |  |  |
| Before Instru<br>W =<br>After Instruct<br>W =                                                                               | ction<br>0xB5<br>ion<br>0x1A  |       |                                   |  |  |

| XORWF             | Exclusive OR W with f                                      |                                                               |                                                                |  |  |
|-------------------|------------------------------------------------------------|---------------------------------------------------------------|----------------------------------------------------------------|--|--|
| Syntax:           | [ label ]                                                  | XORWF                                                         | f,d                                                            |  |  |
| Operands:         | $\begin{array}{l} 0\leq f\leq 31\\ d\in [0,1] \end{array}$ |                                                               |                                                                |  |  |
| Operation:        | (W) .XOR. (f) $\rightarrow$ (dest)                         |                                                               |                                                                |  |  |
| Status Affected:  | Z                                                          |                                                               |                                                                |  |  |
| Encoding:         | 0001                                                       | 10df                                                          | ffff                                                           |  |  |
| Description:      | W regis<br>the resi<br>ter. If 'd<br>back in               | ter with reg<br>ult is stored<br>is 1 the re<br>register 'f'. | gister 'f'. If 'd' is 0<br>I in the W regis-<br>sult is stored |  |  |
| Words:            | 1                                                          |                                                               |                                                                |  |  |
| Cycles:           | 1                                                          |                                                               |                                                                |  |  |
| Example           | XORWF                                                      | REG,1                                                         |                                                                |  |  |
| Before Instru     | ction                                                      |                                                               |                                                                |  |  |
| REG               | = (                                                        | 0xAF                                                          |                                                                |  |  |
| W                 | = (                                                        | 0xB5                                                          |                                                                |  |  |
| After Instruction |                                                            |                                                               |                                                                |  |  |
| REG               | =                                                          | 0x1A                                                          |                                                                |  |  |
| W                 | = (                                                        | 0xB5                                                          |                                                                |  |  |

# 11.13 PICDEM 3 Low Cost PIC16CXXX Demonstration Board

The PICDEM 3 demonstration board is a simple demonstration board that supports the PIC16C923 and PIC16C924 in the PLCC package. It will also support future 44-pin PLCC microcontrollers with an LCD Module. All the necessary hardware and software is included to run the basic demonstration programs. The user can program the sample microcontrollers provided with the PICDEM 3 demonstration board on a PRO MATE II device programmer, or a PICSTART Plus development programmer with an adapter socket, and easily test firmware. The MPLAB ICE in-circuit emulator may also be used with the PICDEM 3 demonstration board to test firmware. A prototype area has been provided to the user for adding hardware and connecting it to the microcontroller socket(s). Some of the features include a RS-232 interface, push button switches, a potentiometer for simulated analog input, a thermistor and separate headers for connection to an external LCD module and a keypad. Also provided on the PICDEM 3 demonstration board is a LCD panel, with 4 commons and 12 segments, that is capable of displaying time, temperature and day of the week. The PICDEM 3 demonstration board provides an additional RS-232 interface and Windows software for showing the demultiplexed LCD signals on a PC. A simple serial interface allows the user to construct a hardware demultiplexer for the LCD signals.

# 11.14 PICDEM 17 Demonstration Board

The PICDEM 17 demonstration board is an evaluation board that demonstrates the capabilities of several Microchip microcontrollers, including PIC17C752, PIC17C756A, PIC17C762 and PIC17C766. All necessary hardware is included to run basic demo programs, which are supplied on a 3.5-inch disk. A programmed sample is included and the user may erase it and program it with the other sample programs using the PRO MATE II device programmer, or the PICSTART Plus development programmer, and easily debug and test the sample code. In addition, the PICDEM 17 demonstration board supports downloading of programs to and executing out of external FLASH memory on board. The PICDEM 17 demonstration board is also usable with the MPLAB ICE in-circuit emulator, or the PICMASTER emulator and all of the sample programs can be run and modified using either emulator. Additionally, a generous prototype area is available for user hardware.

## 11.15 KEELOQ Evaluation and Programming Tools

KEELOQ evaluation and programming tools support Microchip's HCS Secure Data Products. The HCS evaluation kit includes a LCD display to show changing codes, a decoder to decode transmissions and a programming interface to program test transmitters.

### FIGURE 12-5: TIMER0 CLOCK TIMINGS - PIC16C54/55/56/57



### TABLE 12-4: TIMER0 CLOCK REQUIREMENTS - PIC16C54/55/56/57

| AC CharacteristicsStandard Operating Conditions (unless otherwise specified)<br>Operating Temperature $0^{\circ}C \le TA \le +70^{\circ}C$ for commercial<br>$-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial<br>$-40^{\circ}C \le TA \le +125^{\circ}C$ for extended |        |                                                              |                              |      |     | )        |                                                                |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------------------------------------------------------------|------------------------------|------|-----|----------|----------------------------------------------------------------|
| Param<br>No.                                                                                                                                                                                                                                                               | Symbol | Characteristic                                               | Min                          | Тур† | Max | Units    | Conditions                                                     |
| 40                                                                                                                                                                                                                                                                         | Tt0H   | TOCKI High Pulse Width<br>- No Prescaler<br>- With Prescaler | 0.5 Tcy + 20*<br>10*         |      | _   | ns<br>ns |                                                                |
| 41                                                                                                                                                                                                                                                                         | TtOL   | T0CKI Low Pulse Width<br>- No Prescaler<br>- With Prescaler  | 0.5 Tcy + 20*<br>10*         |      | _   | ns<br>ns |                                                                |
| 42                                                                                                                                                                                                                                                                         | Tt0P   | T0CKI Period                                                 | 20 or <u>Tcy + 40</u> *<br>N | _    | —   | ns       | Whichever is greater.<br>N = Prescale Value<br>(1, 2, 4,, 256) |

\* These parameters are characterized but not tested.

† Data in the Typical ("Typ") column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.



# TABLE 13-2: CLKOUT AND I/O TIMING REQUIREMENTS - PIC16CR54A

| AC Chara     | octeristics | $\begin{array}{ll} \mbox{Standard Operating Conditions (unless otherwise specified)} \\ \mbox{Operating Temperature} & 0^{\circ}C \leq TA \leq +70^{\circ}C \mbox{ for commercial} \\ -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for industrial} \\ -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for extended} \end{array}$ |              |      |      |       |  |
|--------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------|------|-------|--|
| Param<br>No. | Symbol      | Characteristic                                                                                                                                                                                                                                                                                                                   | Min          | Тур† | Мах  | Units |  |
| 10           | TosH2ckL    | OSC1 <sup>↑</sup> to CLKOUT↓ <sup>(1)</sup>                                                                                                                                                                                                                                                                                      | —            | 15   | 30** | ns    |  |
| 11           | TosH2ckH    | OSC1↑ to CLKOUT↑ <sup>(1)</sup>                                                                                                                                                                                                                                                                                                  | —            | 15   | 30** | ns    |  |
| 12           | TckR        | CLKOUT rise time <sup>(1)</sup>                                                                                                                                                                                                                                                                                                  | —            | 5.0  | 15** | ns    |  |
| 13           | TckF        | CLKOUT fall time <sup>(1)</sup>                                                                                                                                                                                                                                                                                                  | —            | 5.0  | 15** | ns    |  |
| 14           | TckL2ioV    | CLKOUT↓ to Port out valid <sup>(1)</sup>                                                                                                                                                                                                                                                                                         | —            | _    | 40** | ns    |  |
| 15           | TioV2ckH    | Port in valid before CLKOUT <sup>(1)</sup>                                                                                                                                                                                                                                                                                       | 0.25 TCY+30* | _    | -    | ns    |  |
| 16           | TckH2iol    | Port in hold after CLKOUT <sup>(1)</sup>                                                                                                                                                                                                                                                                                         | 0*           | _    | -    | ns    |  |
| 17           | TosH2ioV    | OSC1 <sup>↑</sup> (Q1 cycle) to Port out valid <sup>(2)</sup>                                                                                                                                                                                                                                                                    | —            | _    | 100* | ns    |  |
| 18           | TosH2iol    | OSC1 <sup>↑</sup> (Q2 cycle) to Port input invalid (I/O in hold time)                                                                                                                                                                                                                                                            | TBD          |      | —    | ns    |  |
| 19           | TioV2osH    | Port input valid to OSC1↑<br>(I/O in setup time)                                                                                                                                                                                                                                                                                 | TBD          |      | _    | ns    |  |
| 20           | TioR        | Port output rise time <sup>(2)</sup>                                                                                                                                                                                                                                                                                             | —            | 10   | 25** | ns    |  |
| 21           | TioF        | Port output fall time <sup>(2)</sup>                                                                                                                                                                                                                                                                                             | —            | 10   | 25** | ns    |  |

\* These parameters are characterized but not tested.

- \*\* These parameters are design targets and are not tested. No characterization data available at this time.
- † Data in the Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested.

**Note 1:** Measurements are taken in RC Mode where CLKOUT output is 4 x Tosc.

2: Please refer to Figure 13.1 for load conditions.



#### **FIGURE 16-4:** TYPICAL RC OSCILLATOR FREQUENCY vs. VDD, CEXT = 300 PF, 25°C

FIGURE 16-7: VTH (INPUT THRESHOLD VOLTAGE) OF I/O PINS - VDD









### FIGURE 16-12: TYPICAL IDD vs. FREQUENCY (WDT DISABLED, RC MODE @ 100 PF, 25°C)

FIGURE 16-13: MAXIMUM IDD vs. FREQUENCY (WDT DISABLED, RC MODE @ 100 PF, -40°C to +85°C)





TABLE 16-2:INPUT CAPACITANCE FOR<br/>PIC16C54A/C58A

| Pin         | Typical Capacitance (pF) |          |  |  |
|-------------|--------------------------|----------|--|--|
| FIII        | 18L PDIP                 | 18L SOIC |  |  |
| RA port     | 5.0                      | 4.3      |  |  |
| RB port     | 5.0                      | 4.3      |  |  |
| MCLR        | 17.0                     | 17.0     |  |  |
| OSC1        | 4.0                      | 3.5      |  |  |
| OSC2/CLKOUT | 4.3                      | 3.5      |  |  |
| TOCKI       | 3.2                      | 2.8      |  |  |

All capacitance values are typical at 25°C. A part-to-part variation of  $\pm 25\%$  (three standard deviations) should be taken into account.

#### FIGURE 16-23: PORTA, B AND C IOL vs. VOL, VDD = 5V



# 17.4 Timing Parameter Symbology and Load Conditions

The timing parameter symbols have been created with one of the following formats:

1. TppS2ppS

| 2. TppS     |                                            |                    |  |  |  |  |  |
|-------------|--------------------------------------------|--------------------|--|--|--|--|--|
| Т           |                                            |                    |  |  |  |  |  |
| F Frequency |                                            | T Time             |  |  |  |  |  |
| Lowe        | Lowercase letters (pp) and their meanings: |                    |  |  |  |  |  |
| рр          |                                            |                    |  |  |  |  |  |
| 2           | to                                         | mc MCLR            |  |  |  |  |  |
| ck          | CLKOUT                                     | osc oscillator     |  |  |  |  |  |
| су          | cycle time                                 | os OSC1            |  |  |  |  |  |
| drt         | device reset timer                         | t0 T0CKI           |  |  |  |  |  |
| io I/O port |                                            | wdt watchdog timer |  |  |  |  |  |
| Uppe        | Uppercase letters and their meanings:      |                    |  |  |  |  |  |
| S           |                                            |                    |  |  |  |  |  |
| F           | Fall                                       | P Period           |  |  |  |  |  |
| н           | High                                       | R Rise             |  |  |  |  |  |
| I           | Invalid (Hi-impedance)                     | V Valid            |  |  |  |  |  |
| L           | Low                                        | Z Hi-impedance     |  |  |  |  |  |

### FIGURE 17-5: LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS -PIC16C54C/CR54C/C55A/C56A/CR56A/C57C/CR57C/C58B/CR58B-04, 20



# 18.0 DEVICE CHARACTERIZATION - PIC16LC54A

The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.

"Typical" represents the mean of the distribution at 25°C. "Maximum" or "minimum" represents (mean +  $3\sigma$ ) or (mean -  $3\sigma$ ) respectively, where  $\sigma$  is a standard deviation, over the whole temperature range.



FIGURE 18-1: TYPICAL RC OSCILLATOR FREQUENCY vs. TEMPERATURE

### TABLE 18-1: RC OSCILLATOR FREQUENCIES

| Сехт   | Rext          | Average<br>Fosc @ 5V, 25°C |       |  |
|--------|---------------|----------------------------|-------|--|
| 20 pF  | 3.3K          | 5 MHz                      | ± 27% |  |
|        | 5K            | 3.8 MHz                    | ± 21% |  |
|        | 10K           | 2.2 MHz                    | ± 21% |  |
|        | 100K          | 262 kHz                    | ± 31% |  |
| 100 pF | 3.3K 1.63 MHz |                            | ± 13% |  |
|        | 5K            | 1.2 MHz                    | ± 13% |  |
|        | 10K           | 684 kHz                    | ± 18% |  |
|        | 100K          | 71 kHz                     | ± 25% |  |
| 300 pF | 3.3K          | 660 kHz                    | ± 10% |  |
|        | 5.0K          | 484 kHz                    | ± 14% |  |
|        | 10K           | 267 kHz                    | ± 15% |  |
|        | 100K          | 29 kHz                     | ± 19% |  |

The frequencies are measured on DIP packages.

The percentage variation indicated here is part-to-part variation due to normal process distribution. The variation indicated is  $\pm 3$  standard deviation from average value for VDD = 5V.









#### 19.4 **Timing Diagrams and Specifications**



#### **FIGURE 19-3: EXTERNAL CLOCK TIMING - PIC16C5X-40**

#### **EXTERNAL CLOCK TIMING REQUIREMENTS - PIC16C5X-40 TABLE 19-1:**

| AC Characteristics |            | Standard Operating Conditions (unless otherwise specified)Operating Temperature $0^{\circ}C \le TA \le +70^{\circ}C$ for commercial |      |        |      |       |               |  |
|--------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------|------|--------|------|-------|---------------|--|
| Param<br>No.       | Symbol     | Characteristic                                                                                                                      | Min  | Тур†   | Max  | Units | Conditions    |  |
| -                  | Fosc       | External CLKIN Frequency <sup>(1)</sup>                                                                                             | 20   | _      | 40   | MHz   | HS OSC mode   |  |
| 1                  | Tosc       | External CLKIN Period <sup>(1)</sup>                                                                                                | 25   |        |      | ns    | HS osc mode   |  |
| 2                  | Тсу        | Instruction Cycle Time <sup>(2)</sup>                                                                                               | _    | 4/Fosc |      | _     |               |  |
| 3                  | TosL, TosH | Clock in (OSC1) Low or High<br>Time                                                                                                 | 6.0* |        |      | ns    | HS oscillator |  |
| 4                  | TosR, TosF | Clock in (OSC1) Rise or Fall<br>Time                                                                                                |      |        | 6.5* | ns    | HS oscillator |  |

- \* These parameters are characterized but not tested.
- † Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.
- Note 1: All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices.

  - 2: Instruction cycle period (TCY) equals four times the input oscillator time base period.







