



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Product StatusActiveNumber of LABs/CLBs264Number of Logic Elements/Cells2112Total RAM Bits75776Number of I/O100Number of Gates-Voltage - Supply1.14V ~ 1.26VMounting TypeSurface MountOperating Temperature0°C ~ 85°C (TJ) | Details                        |                                                                                  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|----------------------------------------------------------------------------------|
| Number of Logic Elements/Cells2112Total RAM Bits75776Number of I/O100Number of Gates-Voltage - Supply1.14V ~ 1.26VMounting TypeSurface Mount                                                                               | Product Status                 | Active                                                                           |
| Total RAM Bits75776Number of I/O100Number of Gates-Voltage - Supply1.14V ~ 1.26VMounting TypeSurface Mount                                                                                                                 | Number of LABs/CLBs            | 264                                                                              |
| Number of I/O100Number of Gates-Voltage - Supply1.14V ~ 1.26VMounting TypeSurface Mount                                                                                                                                    | Number of Logic Elements/Cells | 2112                                                                             |
| Number of Gates-Voltage - Supply1.14V ~ 1.26VMounting TypeSurface Mount                                                                                                                                                    | Total RAM Bits                 | 75776                                                                            |
| Voltage - Supply1.14V ~ 1.26VMounting TypeSurface Mount                                                                                                                                                                    | Number of I/O                  | 100                                                                              |
| Mounting Type     Surface Mount                                                                                                                                                                                            | Number of Gates                | -                                                                                |
|                                                                                                                                                                                                                            | Voltage - Supply               | 1.14V ~ 1.26V                                                                    |
| Operating Temperature 0°C ~ 85°C (TJ)                                                                                                                                                                                      | Mounting Type                  | Surface Mount                                                                    |
|                                                                                                                                                                                                                            | Operating Temperature          | 0°C ~ 85°C (TJ)                                                                  |
| Package / Case 121-VFBGA, CSPBGA                                                                                                                                                                                           | Package / Case                 | 121-VFBGA, CSPBGA                                                                |
| Supplier Device Package121-CSFBGA (6x6)                                                                                                                                                                                    | Supplier Device Package        | 121-CSFBGA (6x6)                                                                 |
| Purchase URL https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo3l-2100e-5mg121c                                                                                                                              | Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo3l-2100e-5mg121c |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



### Table 1-1. MachXO3L/LF Family Selection Guide

| Features                                                |                  | MachXO3L-640/<br>MachXO3LF-640 | MachXO3L-1300/<br>MachXO3LF-1300 | MachXO3L-2100/<br>MachXO3LF-2100 | MachXO3L-4300/<br>MachXO3LF-4300 | MachXO3L-6900/<br>MachXO3LF-6900 | MachXO3L-9400/<br>MachXO3LF-9400 |
|---------------------------------------------------------|------------------|--------------------------------|----------------------------------|----------------------------------|----------------------------------|----------------------------------|----------------------------------|
| LUTs                                                    |                  | 640                            | 1300                             | 2100                             | 4300                             | 6900                             | 9400                             |
| Distributed R                                           | AM (kbits)       | 5                              | 10                               | 16                               | 34                               | 54                               | 73                               |
| EBR SRAM (                                              | kbits)           | 64                             | 64                               | 74                               | 92                               | 240                              | 432                              |
| Number of PL                                            | Ls               | 1                              | 1                                | 1                                | 2                                | 2                                | 2                                |
| Hardened                                                | I <sup>2</sup> C | 2                              | 2                                | 2                                | 2                                | 2                                | 2                                |
| Functions:                                              | SPI              | 1                              | 1                                | 1                                | 1                                | 1                                | 1                                |
|                                                         | Timer/Counter    | 1                              | 1                                | 1                                | 1                                | 1                                | 1                                |
|                                                         | Oscillator       | 1                              | 1                                | 1                                | 1                                | 1                                | 1                                |
| MIPI D-PHY                                              | Support          | Yes                            | Yes                              | Yes                              | Yes                              | Yes                              | Yes                              |
| Multi Time Pr<br>NVCM                                   | ogrammable       | MachXO3L-640                   | MachXO3L-1300                    | MachXO3L-2100                    | MachXO3L-4300                    | MachXO3L-6900                    | MachXO3L-9400                    |
| Programmable Flash                                      |                  | MachXO3LF-640                  | MachXO3LF-1300                   | MachXO3LF-2100                   | MachXO3LF-4300                   | MachXO3LF-6900                   | MachXO3LF-9400                   |
| Packages                                                |                  |                                |                                  |                                  |                                  |                                  |                                  |
| 36-ball WLCSP <sup>1</sup><br>(2.5 mm x 2.5 mm, 0.4 mm) |                  |                                | 28                               |                                  |                                  |                                  |                                  |
| 49-ball WLCSP <sup>1</sup><br>(3.2 mm x 3.2 mm, 0.4 mm) |                  |                                |                                  | 38                               |                                  |                                  |                                  |
| 81-ball WLCSP <sup>1</sup><br>(3.8 mm x 3.8 mm, 0.4 mm) |                  |                                |                                  |                                  | 63                               |                                  |                                  |
| 121-ball csfBGA <sup>1</sup><br>(6 mm x 6 mm, 0.5 mm)   |                  | 100                            | 100                              | 100                              | 100                              |                                  |                                  |
| 256-ball csfB<br>(9 mm x 9 mr                           |                  | 2                              | 206                              | 206                              | 206                              | 206                              | 206                              |
| 324-ball csfB<br>(10 mm x 10                            |                  |                                |                                  | 268                              | 268                              | 281                              |                                  |
| 256-ball caB0<br>(14 mm x 14                            |                  |                                | 206                              | 206                              | 206                              | 206                              | 206                              |
| 324-ball caB0<br>(15 mm x 15                            |                  |                                |                                  | 279                              | 279                              | 279                              |                                  |
| 400-ball caB0<br>(17 mm x 17                            |                  |                                |                                  |                                  | 335                              | 335                              | 335                              |
| 484-ball caB0<br>(19 mm x 19                            |                  |                                |                                  |                                  |                                  |                                  | 384                              |

1. Package is only available for E=1.2 V devices.

2. Package is only available for C=2.5 V/3.3 V devices.

# Introduction

MachXO3<sup>™</sup> device family is an Ultra-Low Density family that supports the most advanced programmable bridging and IO expansion. It has the breakthrough IO density and the lowest cost per IO. The device IO features have the integrated support for latest industry standard IO.

The MachXO3L/LF family of low power, instant-on, non-volatile PLDs has five devices with densities ranging from 640 to 9400 Look-Up Tables (LUTs). In addition to LUT-based, low-cost programmable logic these devices feature Embedded Block RAM (EBR), Distributed RAM, Phase Locked Loops (PLLs), pre-engineered source synchronous I/O support, advanced configuration support including dual-boot capability and hardened versions of commonly used functions such as SPI controller, I<sup>2</sup>C controller and timer/counter. MachXO3LF devices also support User Flash Memory (UFM). These features allow these devices to be used in low cost, high volume consumer and system applications.

The MachXO3L/LF devices are designed on a 65nm non-volatile low power process. The device architecture has several features such as programmable low swing differential I/Os and the ability to turn off I/O banks, on-chip PLLs



### Figure 2-5. Primary Clocks for MachXO3L/LF Devices



Eight secondary high fanout nets are generated from eight 8:1 muxes as shown in Figure 2-6. One of the eight inputs to the secondary high fanout net input mux comes from dual function clock pins and the remaining seven come from internal routing. The maximum frequency for the secondary clock network is shown in MachXO3L/LF External Switching Characteristics table.



### Table 2-4. PLL Signal Descriptions (Continued)

| Port Name     | I/O | Description                                                                                            |
|---------------|-----|--------------------------------------------------------------------------------------------------------|
| CLKOP         | 0   | Primary PLL output clock (with phase shift adjustment)                                                 |
| CLKOS         | 0   | Secondary PLL output clock (with phase shift adjust)                                                   |
| CLKOS2        | 0   | Secondary PLL output clock2 (with phase shift adjust)                                                  |
| CLKOS3        | 0   | Secondary PLL output clock3 (with phase shift adjust)                                                  |
| LOCK          | 0   | PLL LOCK, asynchronous signal. Active high indicates PLL is locked to input and feed-<br>back signals. |
| DPHSRC        | 0   | Dynamic Phase source – ports or WISHBONE is active                                                     |
| STDBY         | I   | Standby signal to power down the PLL                                                                   |
| RST           | I   | PLL reset without resetting the M-divider. Active high reset.                                          |
| RESETM        | I   | PLL reset - includes resetting the M-divider. Active high reset.                                       |
| RESETC        | I   | Reset for CLKOS2 output divider only. Active high reset.                                               |
| RESETD        | I   | Reset for CLKOS3 output divider only. Active high reset.                                               |
| ENCLKOP       | I   | Enable PLL output CLKOP                                                                                |
| ENCLKOS       | I   | Enable PLL output CLKOS when port is active                                                            |
| ENCLKOS2      | I   | Enable PLL output CLKOS2 when port is active                                                           |
| ENCLKOS3      | I   | Enable PLL output CLKOS3 when port is active                                                           |
| PLLCLK        | I   | PLL data bus clock input signal                                                                        |
| PLLRST        | I   | PLL data bus reset. This resets only the data bus not any register values.                             |
| PLLSTB        | I   | PLL data bus strobe signal                                                                             |
| PLLWE         | I   | PLL data bus write enable signal                                                                       |
| PLLADDR [4:0] | I   | PLL data bus address                                                                                   |
| PLLDATI [7:0] | ļ   | PLL data bus data input                                                                                |
| PLLDATO [7:0] | 0   | PLL data bus data output                                                                               |
| PLLACK        | 0   | PLL data bus acknowledge signal                                                                        |

# sysMEM Embedded Block RAM Memory

The MachXO3L/LF devices contain sysMEM Embedded Block RAMs (EBRs). The EBR consists of a 9-Kbit RAM, with dedicated input and output registers. This memory can be used for a wide variety of purposes including data buffering, PROM for the soft processor and FIFO.

#### sysMEM Memory Block

The sysMEM block can implement single port, dual port, pseudo dual port, or FIFO memories. Each block can be used in a variety of depths and widths as shown in Table 2-5.



| Port Name        | Description                 | Active State      |
|------------------|-----------------------------|-------------------|
| CLK              | Clock                       | Rising Clock Edge |
| CE               | Clock Enable                | Active High       |
| OCE <sup>1</sup> | Output Clock Enable         | Active High       |
| RST              | Reset                       | Active High       |
| BE <sup>1</sup>  | Byte Enable                 | Active High       |
| WE               | Write Enable                | Active High       |
| AD               | Address Bus                 | —                 |
| DI               | Data In                     | _                 |
| DO               | Data Out                    | _                 |
| CS               | Chip Select                 | Active High       |
| AFF              | FIFO RAM Almost Full Flag   | _                 |
| FF               | FIFO RAM Full Flag          | _                 |
| AEF              | FIFO RAM Almost Empty Flag  | _                 |
| EF               | FIFO RAM Empty Flag         | _                 |
| RPRST            | FIFO RAM Read Pointer Reset | _                 |

#### Table 2-6. EBR Signal Descriptions

1. Optional signals.

2. For dual port EBR primitives a trailing 'A' or 'B' in the signal name specifies the EBR port A or port B respectively.

3. For FIFO RAM mode primitive, a trailing 'R' or 'W' in the signal name specifies the FIFO read port or write port respectively.

4. For FIFO RAM mode primitive FULLI has the same function as CSW(2) and EMPTYI has the same function as CSR(2).

In FIFO mode, CLKW is the write port clock, CSW is the write port chip select, CLKR is the read port clock, CSR is the read port clock, CSR is the read port clock.

The EBR memory supports three forms of write behavior for single or dual port operation:

- 1. **Normal** Data on the output appears only during the read cycle. During a write cycle, the data (at the current address) does not appear on the output. This mode is supported for all data widths.
- 2. Write Through A copy of the input data appears at the output of the same port. This mode is supported for all data widths.
- 3. Read-Before-Write When new data is being written, the old contents of the address appears at the output.

#### **FIFO Configuration**

The FIFO has a write port with data-in, CEW, WE and CLKW signals. There is a separate read port with data-out, RCE, RE and CLKR signals. The FIFO internally generates Almost Full, Full, Almost Empty and Empty Flags. The Full and Almost Full flags are registered with CLKW. The Empty and Almost Empty flags are registered with CLKR. Table 2-7 shows the range of programming values for these flags.

#### Table 2-7. Programmable FIFO Flag Ranges

| Flag Name         | Programming Range                  |
|-------------------|------------------------------------|
| Full (FF)         | 1 to max (up to 2 <sup>N</sup> -1) |
| Almost Full (AF)  | 1 to Full-1                        |
| Almost Empty (AE) | 1 to Full-1                        |
| Empty (EF)        | 0                                  |

N = Address bit width.

The FIFO state machine supports two types of reset signals: RST and RPRST. The RST signal is a global reset that clears the contents of the FIFO by resetting the read/write pointer and puts the FIFO flags in their initial reset



Figure 2-11. Group of Four Programmable I/O Cells





# Input Gearbox

Each PIC on the bottom edge has a built-in 1:8 input gearbox. Each of these input gearboxes may be programmed as a 1:7 de-serializer or as one IDDRX4 (1:8) gearbox or as two IDDRX2 (1:4) gearboxes. Table 2-9 shows the gearbox signals.

### Table 2-9. Input Gearbox Signal List

| Name      | I/O Type | Description                                                                                                                                                |
|-----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D         | Input    | High-speed data input after programmable delay in PIO A input register block                                                                               |
| ALIGNWD   | Input    | Data alignment signal from device core                                                                                                                     |
| SCLK      | Input    | Slow-speed system clock                                                                                                                                    |
| ECLK[1:0] | Input    | High-speed edge clock                                                                                                                                      |
| RST       | Input    | Reset                                                                                                                                                      |
| Q[7:0]    | Output   | Low-speed data to device core:<br>Video RX(1:7): Q[6:0]<br>GDDRX4(1:8): Q[7:0]<br>GDDRX2(1:4)(IOL-A): Q4, Q5, Q6, Q7<br>GDDRX2(1:4)(IOL-C): Q0, Q1, Q2, Q3 |

These gearboxes have three stage pipeline registers. The first stage registers sample the high-speed input data by the high-speed edge clock on its rising and falling edges. The second stage registers perform data alignment based on the control signals UPDATE and SEL0 from the control block. The third stage pipeline registers pass the data to the device core synchronized to the low-speed system clock. Figure 2-13 shows a block diagram of the input gearbox.



# sysIO Buffer

Each I/O is associated with a flexible buffer referred to as a sysIO buffer. These buffers are arranged around the periphery of the device in groups referred to as banks. The sysIO buffers allow users to implement a wide variety of standards that are found in today's systems including LVCMOS, TTL, PCI, LVDS, BLVDS, MLVDS and LVPECL.

Each bank is capable of supporting multiple I/O standards. In the MachXO3L/LF devices, single-ended output buffers, ratioed input buffers (LVTTL, LVCMOS and PCI), differential (LVDS) input buffers are powered using I/O supply voltage ( $V_{CCIO}$ ). Each sysIO bank has its own  $V_{CCIO}$ .

MachXO3L/LF devices contain three types of sysIO buffer pairs.

#### 1. Left and Right sysIO Buffer Pairs

The sysIO buffer pairs in the left and right banks of the device consist of two single-ended output drivers and two single-ended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the left and right of the devices also have differential input buffers.

#### 2. Bottom sysIO Buffer Pairs

The sysIO buffer pairs in the bottom bank of the device consist of two single-ended output drivers and two single-ended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the bottom also have differential input buffers. Only the I/Os on the bottom banks have programmable PCI clamps and differential input termination. The PCI clamp is enabled after  $V_{CC}$  and  $V_{CCIO}$  are at valid operating levels and the device has been configured.

#### 3. Top sysIO Buffer Pairs

The sysIO buffer pairs in the top bank of the device consist of two single-ended output drivers and two singleended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the top also have differential I/O buffers. Half of the sysIO buffer pairs on the top edge have true differential outputs. The sysIO buffer pair comprising of the A and B PIOs in every PIC on the top edge have a differential output driver.

### Typical I/O Behavior During Power-up

The internal power-on-reset (POR) signal is deactivated when  $V_{CC}$  and  $V_{CCIO0}$  have reached  $V_{PORUP}$  level defined in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. After the POR signal is deactivated, the FPGA core logic becomes active. It is the user's responsibility to ensure that all  $V_{CCIO}$  banks are active with valid input logic levels to properly control the output logic states of all the I/O banks that are critical to the application. The default configuration of the I/O pins in a blank device is tri-state with a weak pulldown to GND (some pins such as PROGRAMN and the JTAG pins have weak pull-up to  $V_{CCIO}$  as the default functionality). The I/O pins will maintain the blank configuration until  $V_{CC}$  and  $V_{CCIO}$  (for I/O banks containing configuration I/Os) have reached  $V_{PORUP}$  levels at which time the I/Os will take on the user-configured settings only after a proper download/configuration.

There are various ways a user can ensure that there are no spurious signals on critical outputs as the device powers up. These are discussed in more detail in TN1280, MachXO3 sysIO Usage Guide.

### **Supported Standards**

The MachXO3L/LF sysIO buffer supports both single-ended and differential standards. Single-ended standards can be further subdivided into LVCMOS, LVTTL, and PCI. The buffer supports the LVTTL, PCI, LVCMOS 1.2 V, 1.5 V, 1.8 V, 2.5 V, and 3.3 V standards. In the LVCMOS and LVTTL modes, the buffer has individually configurable options for drive strength, bus maintenance (weak pull-up, weak pull-down, bus-keeper latch or none) and open drain. BLVDS, MLVDS and LVPECL output emulation is supported on all devices. The MachXO3L/LF devices support on-chip LVDS output buffers on approximately 50% of the I/Os on the top bank. Differential receivers for LVDS, BLVDS, MLVDS and LVPECL are supported on all banks of MachXO3L/LF devices. PCI support is provided in the bottom bank of the MachXO3L/LF devices. Table 2-11 summarizes the I/O characteristics of the MachXO3L/LF PLDs.



# Figure 2-15. MachXO3L/LF-1300 in 256 Ball Packages, MachXO3L/LF-2100, MachXO3L/LF-4300, MachXO3L/LF-6900 and MachXO3L/LF-9400 Banks



Figure 2-16. MachXO3L/LF-640 and MachXO3L/LF-1300 Banks





# Hot Socketing

The MachXO3L/LF devices have been carefully designed to ensure predictable behavior during power-up and power-down. Leakage into I/O pins is controlled to within specified limits. This allows for easy integration with the rest of the system. These capabilities make the MachXO3L/LF ideal for many multiple power supply and hot-swap applications.

# **On-chip Oscillator**

Every MachXO3L/LF device has an internal CMOS oscillator. The oscillator output can be routed as a clock to the clock tree or as a reference clock to the sysCLOCK PLL using general routing resources. The oscillator frequency can be divided by internal logic. There is a dedicated programming bit and a user input to enable/disable the oscillator. The oscillator frequency ranges from 2.08 MHz to 133 MHz. The software default value of the Master Clock (MCLK) is nominally 2.08 MHz. When a different MCLK is selected during the design process, the following sequence takes place:

- 1. Device powers up with a nominal MCLK frequency of 2.08 MHz.
- 2. During configuration, users select a different master clock frequency.
- 3. The MCLK frequency changes to the selected frequency once the clock configuration bits are received.
- 4. If the user does not select a master clock frequency, then the configuration bitstream defaults to the MCLK frequency of 2.08 MHz.

Table 2-13 lists all the available MCLK frequencies.

#### Table 2-13. Available MCLK Frequencies

| MCLK (MHz, Nominal) | MCLK (MHz, Nominal) | MCLK (MHz, Nominal) |
|---------------------|---------------------|---------------------|
| 2.08 (default)      | 9.17                | 33.25               |
| 2.46                | 10.23               | 38                  |
| 3.17                | 13.3                | 44.33               |
| 4.29                | 14.78               | 53.2                |
| 5.54                | 20.46               | 66.5                |
| 7                   | 26.6                | 88.67               |
| 8.31                | 29.56               | 133                 |



### Hardened Timer/Counter

MachXO3L/LF devices provide a hard Timer/Counter IP core. This Timer/Counter is a general purpose, bi-directional, 16-bit timer/counter module with independent output compare units and PWM support. The Timer/Counter supports the following functions:

- Supports the following modes of operation:
  - Watchdog timer
  - Clear timer on compare match
  - Fast PWM
  - Phase and Frequency Correct PWM
- Programmable clock input source
- Programmable input clock prescaler
- One static interrupt output to routing
- One wake-up interrupt to on-chip standby mode controller.
- Three independent interrupt sources: overflow, output compare match, and input capture
- Auto reload
- Time-stamping support on the input capture unit
- Waveform generation on the output
- Glitch-free PWM waveform generation with variable PWM period
- Internal WISHBONE bus access to the control and status registers
- · Stand-alone mode with preloaded control registers and direct reset input

#### Figure 2-20. Timer/Counter Block Diagram



Table 2-16. Timer/Counter Signal Description

| Port    | I/O | Description                                                                                                                                                                                                          |
|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| tc_clki | I   | Timer/Counter input clock signal                                                                                                                                                                                     |
| tc_rstn | I   | Register tc_rstn_ena is preloaded by configuration to always keep this pin enabled                                                                                                                                   |
| tc_ic   | I   | Input capture trigger event, applicable for non-pwm modes with WISHBONE interface. If enabled, a rising edge of this signal will be detected and synchronized to capture tc_cnt value into tc_icr for time-stamping. |
| tc_int  | 0   | Without WISHBONE – Can be used as overflow flag<br>With WISHBONE – Controlled by three IRQ registers                                                                                                                 |
| tc_oc   | 0   | Timer counter output signal                                                                                                                                                                                          |



# TraceID

Each MachXO3L/LF device contains a unique (per device), TraceID that can be used for tracking purposes or for IP security applications. The TraceID is 64 bits long. Eight out of 64 bits are user-programmable, the remaining 56 bits are factory-programmed. The TraceID is accessible through the EFB WISHBONE interface and can also be accessed through the SPI, I<sup>2</sup>C, or JTAG interfaces.

# **Density Shifting**

The MachXO3L/LF family has been designed to enable density migration within the same package. Furthermore, the architecture ensures a high success rate when performing design migration from lower density devices to higher density devices. In many cases, it is also possible to shift a lower utilization design targeted for a high-density device to a lower density device. However, the exact details of the final resource utilization will impact the likely success in each case. When migrating from lower to higher density or higher to lower density, ensure to review all the power supplies and NC pins of the chosen devices. For more details refer to the MachXO3 migration files.



# LVDS Emulation

MachXO3L/LF devices can support LVDS outputs via emulation (LVDS25E). The output is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs on all devices. The scheme shown in Figure 3-1 is one possible solution for LVDS standard implementation. Resistor values in Figure 3-1 are industry standard values for 1% resistors.





Note: All resistors are ±1%.

### Table 3-1. LVDS25E DC Conditions

#### **Over Recommended Operating Conditions**

| Parameter         | Description                 | Тур.  | Units |  |  |  |  |
|-------------------|-----------------------------|-------|-------|--|--|--|--|
| Z <sub>OUT</sub>  | Output impedance            | 20    | Ohms  |  |  |  |  |
| R <sub>S</sub>    | Driver series resistor      | 158   | Ohms  |  |  |  |  |
| R <sub>P</sub>    | Driver parallel resistor    | 140   | Ohms  |  |  |  |  |
| R <sub>T</sub>    | Receiver termination        | 100   | Ohms  |  |  |  |  |
| V <sub>OH</sub>   | Output high voltage         | 1.43  | V     |  |  |  |  |
| V <sub>OL</sub>   | Output low voltage          | 1.07  | V     |  |  |  |  |
| V <sub>OD</sub>   | Output differential voltage | 0.35  | V     |  |  |  |  |
| V <sub>CM</sub>   | Output common mode voltage  | 1.25  | V     |  |  |  |  |
| Z <sub>BACK</sub> | Back impedance              | 100.5 | Ohms  |  |  |  |  |
| I <sub>DC</sub>   | DC output current           | 6.03  | mA    |  |  |  |  |



## MIPI D-PHY Emulation

MachXO3L/LF devices can support MIPI D-PHY unidirectional HS (High Speed) and bidirectional LP (Low Power) inputs and outputs via emulation. In conjunction with external resistors High Speed IOs use the LVDS25E buffer and Low Power IOs use the LVCMOS buffers. The scheme shown in Figure 3-4 is one possible solution for MIPI D-PHY Receiver implementation. The scheme shown in Figure 3-5 is one possible solution for MIPI D-PHY Transmitter implementation.

### Figure 3-4. MIPI D-PHY Input Using External Resistors



Table 3-4. MIPI DC Conditions<sup>1</sup>

|                | Description                                          | Min. | Тур. | Max. | Units |
|----------------|------------------------------------------------------|------|------|------|-------|
| Receiver       |                                                      | 1    | 1    | 1    |       |
| External Termi | nation                                               |      |      |      |       |
| RT             | 1% external resistor with VCCIO=2.5 V                |      | 50   |      | Ohms  |
|                | 1% external resistor with VCCIO=3.3 V                |      | 50   | _    | Ohms  |
| High Speed     |                                                      |      |      |      |       |
| VCCIO          | VCCIO of the Bank with LVDS Emulated input<br>buffer | _    | 2.5  | _    | V     |
|                | VCCIO of the Bank with LVDS Emulated input<br>buffer | —    | 3.3  | —    | V     |
| VCMRX          | Common-mode voltage HS receive mode                  | 150  | 200  | 250  | mV    |
| VIDTH          | Differential input high threshold                    |      |      | 100  | mV    |
| VIDTL          | Differential input low threshold                     | -100 |      | —    | mV    |
| VIHHS          | Single-ended input high voltage                      | _    |      | 300  | mV    |
| VILHS          | Single-ended input low voltage                       | 100  |      | —    | mV    |
| ZID            | Differential input impedance                         | 80   | 100  | 120  | Ohms  |



# Maximum sysIO Buffer Performance

| I/O Standard | Max. Speed | Units |
|--------------|------------|-------|
| MIPI         | 450        | MHz   |
| LVDS25       | 400        | MHz   |
| LVDS25E      | 150        | MHz   |
| BLVDS25      | 150        | MHz   |
| BLVDS25E     | 150        | MHz   |
| MLVDS25      | 150        | MHz   |
| MLVDS25E     | 150        | MHz   |
| LVPECL33     | 150        | MHz   |
| LVPECL33E    | 150        | MHz   |
| LVTTL33      | 150        | MHz   |
| LVTTL33D     | 150        | MHz   |
| LVCMOS33     | 150        | MHz   |
| LVCMOS33D    | 150        | MHz   |
| LVCMOS25     | 150        | MHz   |
| LVCMOS25D    | 150        | MHz   |
| LVCMOS18     | 150        | MHz   |
| LVCMOS18D    | 150        | MHz   |
| LVCMOS15     | 150        | MHz   |
| LVCMOS15D    | 150        | MHz   |
| LVCMOS12     | 91         | MHz   |
| LVCMOS12D    | 91         | MHz   |



|                        |                                                                            |                                          | _         | -6      | _       | -5      |                      |
|------------------------|----------------------------------------------------------------------------|------------------------------------------|-----------|---------|---------|---------|----------------------|
| Parameter              | Description                                                                | Device                                   | Min.      | Max.    | Min.    | Max.    | Units                |
|                        | RX1 Inputs with Clock and Data Aligned at                                  | Pin Using PCLK Pin for Cl                | ock Inpu  | it —    |         |         |                      |
|                        | X.SCLK.Aligned <sup>8,9</sup>                                              | J                                        | •         |         |         |         |                      |
| t <sub>DVA</sub>       | Input Data Valid After CLK                                                 |                                          | —         | 0.317   |         | 0.344   | UI                   |
| t <sub>DVE</sub>       | Input Data Hold After CLK                                                  | All MachXO3L/LF<br>devices,              | 0.742     | —       | 0.702   |         | UI                   |
| f <sub>DATA</sub>      | DDRX1 Input Data Speed                                                     | all sides                                | —         | 300     | —       | 250     | Mbps                 |
| f <sub>DDRX1</sub>     | DDRX1 SCLK Frequency                                                       |                                          | —         | 150     |         | 125     | MHz                  |
| Generic DD<br>GDDRX1_R | RX1 Inputs with Clock and Data Centered<br>X.SCLK.Centered <sup>8, 9</sup> | d at Pin Using PCLK Pin fo               | or Clock  | Input – |         |         |                      |
| t <sub>SU</sub>        | Input Data Setup Before CLK                                                |                                          | 0.566     | —       | 0.560   | —       | ns                   |
| t <sub>HO</sub>        | Input Data Hold After CLK                                                  | All MachXO3L/LF<br>devices,              | 0.778     |         | 0.879   |         | ns                   |
| f <sub>DATA</sub>      | DDRX1 Input Data Speed                                                     | all sides                                | —         | 300     | —       |         | Mbps                 |
| f <sub>DDRX1</sub>     | DDRX1 SCLK Frequency                                                       |                                          | —         | 150     | —       | 125     | MHz                  |
|                        | RX2 Inputs with Clock and Data Aligned a X.ECLK.Aligned <sup>8, 9</sup>    | t Pin Using PCLK Pin for (               | Clock Inp | out –   |         |         |                      |
| t <sub>DVA</sub>       | Input Data Valid After CLK                                                 |                                          |           | 0.316   |         | 0.342   | UI                   |
| t <sub>DVE</sub>       | Input Data Hold After CLK                                                  | -                                        | 0.710     | _       | 0.675   |         | UI                   |
| f <sub>DATA</sub>      | DDRX2 Serial Input Data Speed                                              | MachXO3L/LF devices,<br>bottom side only |           | 664     |         | 554     | Mbps                 |
| f <sub>DDRX2</sub>     | DDRX2 ECLK Frequency                                                       |                                          |           | 332     |         | 277     | MHz                  |
| f <sub>SCLK</sub>      | SCLK Frequency                                                             | -                                        |           | 166     |         | 139     | MHz                  |
| Generic DD             | RX2 Inputs with Clock and Data Centered<br>X.ECLK.Centered <sup>8,9</sup>  | at Pin Using PCLK Pin for                | Clock I   | nput –  |         |         |                      |
| t <sub>SU</sub>        | Input Data Setup Before CLK                                                |                                          | 0.233     |         | 0.219   |         | ns                   |
| t <sub>HO</sub>        | Input Data Hold After CLK                                                  |                                          | 0.287     |         | 0.287   |         | ns                   |
| f <sub>DATA</sub>      | DDRX2 Serial Input Data Speed                                              | MachXO3L/LF devices,                     | _         | 664     |         | 554     | Mbps                 |
| f <sub>DDRX2</sub>     | DDRX2 ECLK Frequency                                                       | bottom side only                         | _         | 332     |         | 277     | MHz                  |
| f <sub>SCLK</sub>      | SCLK Frequency                                                             |                                          | _         | 166     |         | 139     | MHz                  |
| -                      | R4 Inputs with Clock and Data Aligned at F                                 | Pin Using PCLK Pin for Clo               | ck Input  | – GDDR  | X4_RX.  | ECLK.A  | ligned <sup>8</sup>  |
| t <sub>DVA</sub>       | Input Data Valid After ECLK                                                |                                          | · -       | 0.307   |         | 0.320   | UI                   |
| t <sub>DVE</sub>       | Input Data Hold After ECLK                                                 |                                          | 0.782     |         | 0.699   |         | UI                   |
| f <sub>DATA</sub>      | DDRX4 Serial Input Data Speed                                              | MachXO3L/LF devices,                     | _         | 800     |         | 630     | Mbps                 |
| f <sub>DDRX4</sub>     | DDRX4 ECLK Frequency                                                       | bottom side only                         | _         | 400     |         | 315     | MHz                  |
| f <sub>SCLK</sub>      | SCLK Frequency                                                             | -                                        | _         | 100     |         | 79      | MHz                  |
|                        | R4 Inputs with Clock and Data Centered at I                                | Pin Using PCLK Pin for Cloc              | k Input - | - GDDR  | X4_RX.E | ECLK.Ce | entered <sup>8</sup> |
| t <sub>SU</sub>        | Input Data Setup Before ECLK                                               |                                          | 0.233     | —       | 0.219   | —       | ns                   |
| t <sub>HO</sub>        | Input Data Hold After ECLK                                                 | -                                        | 0.287     | _       | 0.287   |         | ns                   |
| f <sub>DATA</sub>      | DDRX4 Serial Input Data Speed                                              | MachXO3L/LF devices,                     | _         | 800     |         | 630     | Mbps                 |
| f <sub>DDRX4</sub>     | DDRX4 ECLK Frequency                                                       | bottom side only                         | _         | 400     |         | 315     | MHz                  |
| f <sub>SCLK</sub>      | SCLK Frequency                                                             | 1                                        | _         | 100     |         | 79      | MHz                  |
|                        | puts (GDDR71_RX.ECLK.7:1) <sup>9</sup>                                     |                                          |           |         |         |         | ł                    |
| t <sub>DVA</sub>       | Input Data Valid After ECLK                                                |                                          |           | 0.290   | _       | 0.320   | UI                   |
| t <sub>DVE</sub>       | Input Data Hold After ECLK                                                 | 1                                        | 0.739     |         | 0.699   |         | UI                   |
| f <sub>DATA</sub>      | DDR71 Serial Input Data Speed                                              | MachXO3L/LF devices,                     |           | 756     | _       | 630     | Mbps                 |
| f <sub>DDR71</sub>     | DDR71 ECLK Frequency                                                       | bottom side only                         |           | 378     | _       | 315     | MHz                  |
| fCLKIN                 | 7:1 Input Clock Frequency (SCLK) (mini-<br>mum limited by PLL)             |                                          | _         | 108     | _       | 90      | MHz                  |



# NVCM/Flash Download Time<sup>1, 2</sup>

| Symbol               | Parameter                | Device                           | Тур. | Units |
|----------------------|--------------------------|----------------------------------|------|-------|
| t <sub>REFRESH</sub> | POR to Device I/O Active | LCMXO3L/LF-640                   | 1.9  | ms    |
|                      |                          | LCMXO3L/LF-1300                  | 1.9  | ms    |
|                      |                          | LCMXO3L/LF-1300 256-Ball Package | 1.4  | ms    |
|                      |                          | LCMXO3L/LF-2100                  | 1.4  | ms    |
|                      |                          | LCMXO3L/LF-2100 324-Ball Package | 2.4  | ms    |
|                      |                          | LCMXO3L/LF-4300                  | 2.4  | ms    |
|                      |                          | LCMXO3L/LF-4300 400-Ball Package | 3.8  | ms    |
|                      |                          | LCMXO3L/LF-6900                  | 3.8  | ms    |
|                      |                          | LCMXO3L/LF-9400C                 | 5.2  | ms    |

1. Assumes sysMEM EBR initialized to an all zero pattern if they are used.

2. The NVCM/Flash download time is measured starting from the maximum voltage of POR trip point.



# **JTAG Port Timing Specifications**

| Symbol               | Parameter                                                          | Min. | Max. | Units |
|----------------------|--------------------------------------------------------------------|------|------|-------|
| f <sub>MAX</sub>     | TCK clock frequency                                                |      | 25   | MHz   |
| t <sub>BTCPH</sub>   | TCK [BSCAN] clock pulse width high                                 | 20   | —    | ns    |
| t <sub>BTCPL</sub>   | TCK [BSCAN] clock pulse width low                                  | 20   | —    | ns    |
| t <sub>BTS</sub>     | TCK [BSCAN] setup time                                             | 10   | —    | ns    |
| t <sub>BTH</sub>     | TCK [BSCAN] hold time                                              | 8    | —    | ns    |
| t <sub>BTCO</sub>    | TAP controller falling edge of clock to valid output               |      | 10   | ns    |
| t <sub>BTCODIS</sub> | TAP controller falling edge of clock to valid disable              |      | 10   | ns    |
| t <sub>BTCOEN</sub>  | TAP controller falling edge of clock to valid enable               |      | 10   | ns    |
| t <sub>BTCRS</sub>   | BSCAN test capture register setup time                             | 8    | —    | ns    |
| t <sub>BTCRH</sub>   | BSCAN test capture register hold time                              | 20   | —    | ns    |
| t <sub>BUTCO</sub>   | BSCAN test update register, falling edge of clock to valid output  | _    | 25   | ns    |
| t <sub>BTUODIS</sub> | BSCAN test update register, falling edge of clock to valid disable | _    | 25   | ns    |
| t <sub>BTUPOEN</sub> | BSCAN test update register, falling edge of clock to valid enable  | _    | 25   | ns    |

### Figure 3-8. JTAG Port Timing Waveforms





# I<sup>2</sup>C Port Timing Specifications<sup>1, 2</sup>

| Symbol           | Parameter                   | Min. | Max. | Units |
|------------------|-----------------------------|------|------|-------|
| f <sub>MAX</sub> | Maximum SCL clock frequency |      | 400  | kHz   |

1. MachXO3L/LF supports the following modes:

• Standard-mode (Sm), with a bit rate up to 100 kbit/s (user and configuration mode)

• Fast-mode (Fm), with a bit rate up to 400 kbit/s (user and configuration mode)

2. Refer to the  $I^2C$  specification for timing requirements.

# SPI Port Timing Specifications<sup>1</sup>

| Symbol           | Parameter                   | Min. | Max. | Units |
|------------------|-----------------------------|------|------|-------|
| f <sub>MAX</sub> | Maximum SCK clock frequency | —    | 45   | MHz   |

1. Applies to user mode only. For configuration mode timing specifications, refer to sysCONFIG Port Timing Specifications table in this data sheet.

# **Switching Test Conditions**

Figure 3-9 shows the output test load used for AC testing. The specific values for resistance, capacitance, voltage, and other test conditions are shown in Table 3-6.

### Figure 3-9. Output Test Load, LVTTL and LVCMOS Standards



| Table 3-6. Test Fixture Required Components, | Non-Terminated Interfaces |
|----------------------------------------------|---------------------------|
|----------------------------------------------|---------------------------|

| Test Condition                                   | R1       | CL  | Timing Ref.               | VT              |
|--------------------------------------------------|----------|-----|---------------------------|-----------------|
|                                                  |          |     | LVTTL, LVCMOS 3.3 = 1.5 V | —               |
|                                                  |          | 0pF | LVCMOS 2.5 = $V_{CCIO}/2$ | _               |
| LVTTL and LVCMOS settings (L -> H, H -> L)       | $\infty$ |     | LVCMOS 1.8 = $V_{CCIO}/2$ | _               |
|                                                  |          |     | LVCMOS 1.5 = $V_{CCIO}/2$ |                 |
|                                                  |          |     | LVCMOS 1.2 = $V_{CCIO}/2$ | _               |
| LVTTL and LVCMOS 3.3 (Z -> H)                    |          |     | 1.5                       | V <sub>OL</sub> |
| LVTTL and LVCMOS 3.3 (Z -> L)                    |          | 1.5 |                           | V <sub>OH</sub> |
| Other LVCMOS (Z -> H)                            | 188      | 0pF | V <sub>CCIO</sub> /2      | V <sub>OL</sub> |
| Other LVCMOS (Z -> L)<br>LVTTL + LVCMOS (H -> Z) | 100      | opr | V <sub>CCIO</sub> /2      | V <sub>OH</sub> |
|                                                  |          |     | V <sub>OH</sub> - 0.15    | V <sub>OL</sub> |
| LVTTL + LVCMOS (L -> Z)                          | 7        |     | V <sub>OL</sub> - 0.15    | V <sub>OH</sub> |

Note: Output test conditions for all other interfaces are determined by the respective standards.



| Part Number               | LUTs | Supply Voltage | Speed | Package             | Leads | Temp. |
|---------------------------|------|----------------|-------|---------------------|-------|-------|
| LCMXO3L-2100E-6MG324I     | 2100 | 1.2 V          | 6     | Halogen-Free csfBGA | 324   | IND   |
| LCMXO3L-2100C-5BG256C     | 2100 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 256   | СОМ   |
| LCMXO3L-2100C-6BG256C     | 2100 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3L-2100C-5BG256I     | 2100 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3L-2100C-6BG256I     | 2100 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3L-2100C-5BG324C     | 2100 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 324   | COM   |
| LCMXO3L-2100C-6BG324C     | 2100 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 324   | СОМ   |
| LCMXO3L-2100C-5BG324I     | 2100 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 324   | IND   |
| LCMXO3L-2100C-6BG324I     | 2100 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 324   | IND   |
|                           |      |                |       |                     |       |       |
| Part Number               | LUTs | Supply Voltage | Speed | Package             | Leads | Temp. |
| LCMXO3L-4300E-5UWG81CTR   | 4300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 81    | COM   |
| LCMXO3L-4300E-5UWG81CTR50 | 4300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 81    | COM   |
| LCMXO3L-4300E-5UWG81CTR1K | 4300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 81    | COM   |
| LCMXO3L-4300E-5UWG81ITR   | 4300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 81    | IND   |
| LCMXO3L-4300E-5UWG81ITR50 | 4300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 81    | IND   |
| LCMXO3L-4300E-5UWG81ITR1K | 4300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 81    | IND   |
| LCMXO3L-4300E-5MG121C     | 4300 | 1.2 V          | 5     | Halogen-Free csfBGA | 121   | COM   |
| LCMXO3L-4300E-6MG121C     | 4300 | 1.2 V          | 6     | Halogen-Free csfBGA | 121   | COM   |
| LCMXO3L-4300E-5MG121I     | 4300 | 1.2 V          | 5     | Halogen-Free csfBGA | 121   | IND   |
| LCMXO3L-4300E-6MG121I     | 4300 | 1.2 V          | 6     | Halogen-Free csfBGA | 121   | IND   |
| LCMXO3L-4300E-5MG256C     | 4300 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3L-4300E-6MG256C     | 4300 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3L-4300E-5MG256I     | 4300 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3L-4300E-6MG256I     | 4300 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3L-4300E-5MG324C     | 4300 | 1.2 V          | 5     | Halogen-Free csfBGA | 324   | COM   |
| LCMXO3L-4300E-6MG324C     | 4300 | 1.2 V          | 6     | Halogen-Free csfBGA | 324   | COM   |
| LCMXO3L-4300E-5MG324I     | 4300 | 1.2 V          | 5     | Halogen-Free csfBGA | 324   | IND   |
| LCMXO3L-4300E-6MG324I     | 4300 | 1.2 V          | 6     | Halogen-Free csfBGA | 324   | IND   |
| LCMXO3L-4300C-5BG256C     | 4300 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3L-4300C-6BG256C     | 4300 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3L-4300C-5BG256I     | 4300 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3L-4300C-6BG256I     | 4300 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3L-4300C-5BG324C     | 4300 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 324   | COM   |
| LCMXO3L-4300C-6BG324C     | 4300 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 324   | СОМ   |
| LCMXO3L-4300C-5BG324I     | 4300 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 324   | IND   |
| LCMXO3L-4300C-6BG324I     | 4300 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 324   | IND   |
| LCMXO3L-4300C-5BG400C     | 4300 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 400   | СОМ   |
| LCMXO3L-4300C-6BG400C     | 4300 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 400   | СОМ   |
| LCMXO3L-4300C-5BG400I     | 4300 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 400   | IND   |
| LCMXO3L-4300C-6BG400I     | 4300 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 400   | IND   |



| Part Number            | LUTs | Supply Voltage | Speed | Package             | Leads | Temp. |
|------------------------|------|----------------|-------|---------------------|-------|-------|
| LCMXO3LF-6900E-5MG256C | 6900 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3LF-6900E-6MG256C | 6900 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3LF-6900E-5MG256I | 6900 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3LF-6900E-6MG256I | 6900 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3LF-6900E-5MG324C | 6900 | 1.2 V          | 5     | Halogen-Free csfBGA | 324   | COM   |
| LCMXO3LF-6900E-6MG324C | 6900 | 1.2 V          | 6     | Halogen-Free csfBGA | 324   | COM   |
| LCMXO3LF-6900E-5MG324I | 6900 | 1.2 V          | 5     | Halogen-Free csfBGA | 324   | IND   |
| LCMXO3LF-6900E-6MG324I | 6900 | 1.2 V          | 6     | Halogen-Free csfBGA | 324   | IND   |
| LCMXO3LF-6900C-5BG256C | 6900 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3LF-6900C-6BG256C | 6900 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3LF-6900C-5BG256I | 6900 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3LF-6900C-6BG256I | 6900 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3LF-6900C-5BG324C | 6900 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 324   | COM   |
| LCMXO3LF-6900C-6BG324C | 6900 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 324   | COM   |
| LCMXO3LF-6900C-5BG324I | 6900 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 324   | IND   |
| LCMXO3LF-6900C-6BG324I | 6900 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 324   | IND   |
| LCMXO3LF-6900C-5BG400C | 6900 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 400   | COM   |
| LCMXO3LF-6900C-6BG400C | 6900 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 400   | COM   |
| LCMXO3LF-6900C-5BG400I | 6900 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 400   | IND   |
| LCMXO3LF-6900C-6BG400I | 6900 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 400   | IND   |
|                        |      |                |       |                     |       |       |
| Part Number            | LUTs | Supply Voltage | Speed | Package             | Leads | Temp. |
| LCMXO3LF-9400E-5MG256C | 9400 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3LF-9400E-6MG256C | 9400 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3LF-9400E-5MG256I | 9400 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3LF-9400E-6MG256I | 9400 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3LF-9400C-5BG256C | 9400 | 2.5 V/3.3 V    | 5     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3LF-9400C-6BG256C | 9400 | 2.5 V/3.3 V    | 6     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3LF-9400C-5BG256I | 9400 | 2.5 V/3.3 V    | 5     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3LF-9400C-6BG256I | 9400 | 2.5 V/3.3 V    | 6     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3LF-9400C-5BG400C | 9400 | 2.5 V/3.3 V    | 5     | Halogen-Free caBGA  | 400   | COM   |
| LCMXO3LF-9400C-6BG400C | 9400 | 2.5 V/3.3 V    | 6     | Halogen-Free caBGA  | 400   | COM   |
| LCMXO3LF-9400C-5BG400I | 9400 | 2.5 V/3.3 V    | 5     | Halogen-Free caBGA  | 400   | IND   |
| LCMXO3LF-9400C-6BG400I | 9400 | 2.5 V/3.3 V    | 6     | Halogen-Free caBGA  | 400   | IND   |
| LCMXO3LF-9400C-5BG484C | 9400 | 2.5 V/3.3 V    | 5     | Halogen-Free caBGA  | 484   | COM   |
| LCMXO3LF-9400C-6BG484C | 9400 | 2.5 V/3.3 V    | 6     | Halogen-Free caBGA  | 484   | COM   |
| LCMXO3LF-9400C-5BG484I | 9400 | 2.5 V/3.3 V    | 5     | Halogen-Free caBGA  | 484   | IND   |
| LCMXO3LF-9400C-6BG484I | 9400 | 2.5 V/3.3 V    | 6     | Halogen-Free caBGA  | 484   | IND   |