# E · / Hat lice Semiconductor Corporation - LCMXO3L-2100E-5MG324I Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                           |
|--------------------------------|----------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 264                                                                              |
| Number of Logic Elements/Cells | 2112                                                                             |
| Total RAM Bits                 | 75776                                                                            |
| Number of I/O                  | 268                                                                              |
| Number of Gates                | -                                                                                |
| Voltage - Supply               | 1.14V ~ 1.26V                                                                    |
| Mounting Type                  | Surface Mount                                                                    |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                               |
| Package / Case                 | 324-VFBGA                                                                        |
| Supplier Device Package        | 324-CSFBGA (10x10)                                                               |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo3l-2100e-5mg324i |
|                                |                                                                                  |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# MachXO3 Family Data Sheet Introduction

#### January 2016

### **Features**

#### Solutions

- Smallest footprint, lowest power, high data throughput bridging solutions for mobile applications
- Optimized footprint, logic density, IO count, IO performance devices for IO management and logic applications
- High IO/logic, lowest cost/IO, high IO devices for IO expansion applications

#### ■ Flexible Architecture

- Logic Density ranging from 640 to 9.4K LUT4
- High IO to LUT ratio with up to 384 IO pins

#### Advanced Packaging

- 0.4 mm pitch: 1K to 4K densities in very small footprint WLCSP (2.5 mm x 2.5 mm to 3.8 mm x 3.8 mm) with 28 to 63 IOs
- 0.5 mm pitch: 640 to 6.9K LUT densities in 6 mm x 6 mm to 10 mm x 10 mm BGA packages with up to 281 IOs
- 0.8 mm pitch: 1K to 9.4K densities with up to 384 IOs in BGA packages

#### Pre-Engineered Source Synchronous I/O

- DDR registers in I/O cells
- Dedicated gearing logic
- 7:1 Gearing for Display I/Os
- Generic DDR, DDRx2, DDRx4

#### High Performance, Flexible I/O Buffer

- Programmable sysIO<sup>™</sup> buffer supports wide range of interfaces:
  - LVCMOS 3.3/2.5/1.8/1.5/1.2
  - LVTTL
  - LVDS, Bus-LVDS, MLVDS, LVPECL
  - MIPI D-PHY Emulated
  - Schmitt trigger inputs, up to 0.5 V hysteresis
- Ideal for IO bridging applications
- I/Os support hot socketing
- On-chip differential termination
- Programmable pull-up or pull-down mode

#### ■ Flexible On-Chip Clocking

- · Eight primary clocks
- Up to two edge clocks for high-speed I/O interfaces (top and bottom sides only)
- Up to two analog PLLs per device with fractional-n frequency synthesis
  - Wide input frequency range (7 MHz to 400 MHz)
- Non-volatile, Multi-time Programmable
  - Instant-on
    - Powers up in microseconds
    - · Optional dual boot with external SPI memory
    - Single-chip, secure solution
    - Programmable through JTAG, SPI or I<sup>2</sup>C
    - MachXO3L includes multi-time programmable NVCM
    - MachXO3LF infinitely reconfigurable Flash

       Supports background programming of non-volatile memory

#### ■ TransFR Reconfiguration

In-field logic update while IO holds the system state

#### Enhanced System Level Support

- On-chip hardened functions: SPI, I<sup>2</sup>C, timer/ counter
- On-chip oscillator with 5.5% accuracy
- Unique TraceID for system tracking
- Single power supply with extended operating range
- IEEE Standard 1149.1 boundary scan
- IEEE 1532 compliant in-system programming

#### Applications

- Consumer Electronics
- Compute and Storage
- Wireless Communications
- Industrial Control Systems
- Automotive System

#### Low Cost Migration Path

- Migration from the Flash based MachXO3LF to the NVCM based MachXO3L
- · Pin compatible and equivalent timing

© 2016 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.

#### Advance Data Sheet DS1047



## **PFU Blocks**

The core of the MachXO3L/LF device consists of PFU blocks, which can be programmed to perform logic, arithmetic, distributed RAM and distributed ROM functions. Each PFU block consists of four interconnected slices numbered 0 to 3 as shown in Figure 2-3. Each slice contains two LUTs and two registers. There are 53 inputs and 25 outputs associated with each PFU block.

#### Figure 2-3. PFU Block Diagram



### Slices

Slices 0-3 contain two LUT4s feeding two registers. Slices 0-2 can be configured as distributed memory. Table 2-1 shows the capability of the slices in PFU blocks along with the operation modes they enable. In addition, each PFU contains logic that allows the LUTs to be combined to perform functions such as LUT5, LUT6, LUT7 and LUT8. The control logic performs set/reset functions (programmable as synchronous/ asynchronous), clock select, chip-select and wider RAM/ROM functions.

#### Table 2-1. Resources and Modes Available per Slice

|         | PFU Block               |                         |  |
|---------|-------------------------|-------------------------|--|
| Slice   | Resources               | Modes                   |  |
| Slice 0 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM |  |
| Slice 1 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM |  |
| Slice 2 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM |  |
| Slice 3 | 2 LUT4s and 2 Registers | Logic, Ripple, ROM      |  |

Figure 2-4 shows an overview of the internal logic of the slice. The registers in the slice can be configured for positive/negative and edge triggered or level sensitive clocks. All slices have 15 inputs from routing and one from the carry-chain (from the adjacent slice or PFU). There are seven outputs: six for routing and one to carry-chain (to the adjacent PFU). Table 2-2 lists the signals associated with Slices 0-3.



## PIO

The PIO contains three blocks: an input register block, output register block and tri-state register block. These blocks contain registers for operating in a variety of modes along with the necessary clock and selection logic.

| Table | 2-8. | ΡΙΟ | Signal | List |
|-------|------|-----|--------|------|
|       |      |     | e.ga.  |      |

| Pin Name | I/О Туре | Description                                         |  |
|----------|----------|-----------------------------------------------------|--|
| CE       | Input    | Clock Enable                                        |  |
| D        | Input    | Pin input from sysIO buffer.                        |  |
| INDD     | Output   | Register bypassed input.                            |  |
| INCK     | Output   | Clock input                                         |  |
| Q0       | Output   | DDR positive edge input                             |  |
| Q1       | Output   | Registered input/DDR negative edge input            |  |
| D0       | Input    | Output signal from the core (SDR and DDR)           |  |
| D1       | Input    | Output signal from the core (DDR)                   |  |
| TD       | Input    | Tri-state signal from the core                      |  |
| Q        | Output   | Data output signals to sysIO Buffer                 |  |
| TQ       | Output   | Tri-state output signals to sysIO Buffer            |  |
| SCLK     | Input    | System clock for input and output/tri-state blocks. |  |
| RST      | Input    | Local set reset signal                              |  |

### Input Register Block

The input register blocks for the PIOs on all edges contain delay elements and registers that can be used to condition high-speed interface signals before they are passed to the device core.

#### Left, Top, Bottom Edges

Input signals are fed from the sysIO buffer to the input register block (as signal D). If desired, the input signal can bypass the register and delay elements and be used directly as a combinatorial signal (INDD), and a clock (INCK). If an input delay is desired, users can select a fixed delay. I/Os on the bottom edge also have a dynamic delay, DEL[4:0]. The delay, if selected, reduces input register hold time requirements when using a global clock. The input block allows two modes of operation. In single data rate (SDR) the data is registered with the system clock (SCLK) by one of the registers in the single data rate sync register block. In Generic DDR mode, two registers are used to sample the data on the positive and negative edges of the system clock (SCLK) signal, creating two data streams.



## Input Gearbox

Each PIC on the bottom edge has a built-in 1:8 input gearbox. Each of these input gearboxes may be programmed as a 1:7 de-serializer or as one IDDRX4 (1:8) gearbox or as two IDDRX2 (1:4) gearboxes. Table 2-9 shows the gearbox signals.

#### Table 2-9. Input Gearbox Signal List

| Name      | I/O Type | Description                                                                                                                                                |
|-----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D         | Input    | High-speed data input after programmable delay in PIO A input register block                                                                               |
| ALIGNWD   | Input    | Data alignment signal from device core                                                                                                                     |
| SCLK      | Input    | Slow-speed system clock                                                                                                                                    |
| ECLK[1:0] | Input    | High-speed edge clock                                                                                                                                      |
| RST       | Input    | Reset                                                                                                                                                      |
| Q[7:0]    | Output   | Low-speed data to device core:<br>Video RX(1:7): Q[6:0]<br>GDDRX4(1:8): Q[7:0]<br>GDDRX2(1:4)(IOL-A): Q4, Q5, Q6, Q7<br>GDDRX2(1:4)(IOL-C): Q0, Q1, Q2, Q3 |

These gearboxes have three stage pipeline registers. The first stage registers sample the high-speed input data by the high-speed edge clock on its rising and falling edges. The second stage registers perform data alignment based on the control signals UPDATE and SEL0 from the control block. The third stage pipeline registers pass the data to the device core synchronized to the low-speed system clock. Figure 2-13 shows a block diagram of the input gearbox.



## Output Gearbox

Each PIC on the top edge has a built-in 8:1 output gearbox. Each of these output gearboxes may be programmed as a 7:1 serializer or as one ODDRX4 (8:1) gearbox or as two ODDRX2 (4:1) gearboxes. Table 2-10 shows the gearbox signals.

#### Table 2-10. Output Gearbox Signal List

| Name                       | I/O Type | Description                     |
|----------------------------|----------|---------------------------------|
| Q                          | Output   | High-speed data output          |
| D[7:0]                     | Input    | Low-speed data from device core |
| Video TX(7:1): D[6:0]      |          |                                 |
| GDDRX4(8:1): D[7:0]        |          |                                 |
| GDDRX2(4:1)(IOL-A): D[3:0] |          |                                 |
| GDDRX2(4:1)(IOL-C): D[7:4] |          |                                 |
| SCLK                       | Input    | Slow-speed system clock         |
| ECLK [1:0]                 | Input    | High-speed edge clock           |
| RST                        | Input    | Reset                           |

The gearboxes have three stage pipeline registers. The first stage registers sample the low-speed input data on the low-speed system clock. The second stage registers transfer data from the low-speed clock registers to the high-speed clock registers. The third stage pipeline registers controlled by high-speed edge clock shift and mux the high-speed data out to the sysIO buffer. Figure 2-14 shows the output gearbox block diagram.



# Figure 2-15. MachXO3L/LF-1300 in 256 Ball Packages, MachXO3L/LF-2100, MachXO3L/LF-4300, MachXO3L/LF-6900 and MachXO3L/LF-9400 Banks



Figure 2-16. MachXO3L/LF-640 and MachXO3L/LF-1300 Banks





## TraceID

Each MachXO3L/LF device contains a unique (per device), TraceID that can be used for tracking purposes or for IP security applications. The TraceID is 64 bits long. Eight out of 64 bits are user-programmable, the remaining 56 bits are factory-programmed. The TraceID is accessible through the EFB WISHBONE interface and can also be accessed through the SPI, I<sup>2</sup>C, or JTAG interfaces.

## **Density Shifting**

The MachXO3L/LF family has been designed to enable density migration within the same package. Furthermore, the architecture ensures a high success rate when performing design migration from lower density devices to higher density devices. In many cases, it is also possible to shift a lower utilization design targeted for a high-density device to a lower density device. However, the exact details of the final resource utilization will impact the likely success in each case. When migrating from lower to higher density or higher to lower density, ensure to review all the power supplies and NC pins of the chosen devices. For more details refer to the MachXO3 migration files.



# Programming and Erase Supply Current – C/E Devices<sup>1, 2, 3, 4</sup>

| Symbol            | Parameter                           | Device                            | Typ.⁴ | Units |
|-------------------|-------------------------------------|-----------------------------------|-------|-------|
| I <sub>CC</sub>   | Core Power Supply                   | LCMXO3L/LF-1300C 256 Ball Package | 22.1  | mA    |
|                   |                                     | LCMXO3L/LF-2100C                  | 22.1  | mA    |
|                   |                                     | LCMXO3L/LF-2100C 324 Ball Package | 26.8  | mA    |
|                   |                                     | LCMXO3L/LF-4300C                  | 26.8  | mA    |
|                   |                                     | LCMXO3L/LF-4300C 400 Ball Package | 33.2  | mA    |
|                   |                                     | LCMXO3L/LF-6900C                  | 33.2  | mA    |
|                   |                                     | LCMXO3L/LF-9400C                  | 39.6  | mA    |
|                   |                                     | LCMXO3L/LF-640E                   | 17.7  | mA    |
|                   |                                     | LCMXO3L/LF-1300E                  | 17.7  | mA    |
|                   |                                     | LCMXO3L/LF-1300E 256 Ball Package | 18.3  | mA    |
|                   |                                     | LCMXO3L/LF-2100E                  | 18.3  | mA    |
|                   |                                     | LCMXO3L/LF-2100E 324 Ball Package | 20.4  | mA    |
|                   |                                     | LCMXO3L/LF-4300E                  | 20.4  | mA    |
|                   |                                     | LCMXO3L/LF-6900E                  | 23.9  | mA    |
|                   |                                     | LCMXO3L/LF-9400E                  | 28.5  | mA    |
| I <sub>CCIO</sub> | Bank Power Supply⁵<br>VCCIO = 2.5 V | All devices                       | 0     | mA    |

1. For further information on supply current, please refer to TN1289, Power Estimation and Management for MachXO3 Devices.

2. Assumes all inputs are held at  $V_{\mbox{\scriptsize CCIO}}$  or GND and all outputs are tri-stated.

3. Typical user pattern.

4. JTAG programming is at 25 MHz.

5.  $T_J = 25$  °C, power supplies at nominal voltage.

6. Per bank.  $V_{CCIO} = 2.5$  V. Does not include pull-up/pull-down.



### BLVDS

The MachXO3L/LF family supports the BLVDS standard through emulation. The output is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs. The input standard is supported by the LVDS differential input buffer. BLVDS is intended for use when multi-drop and bi-directional multi-point differential signaling is required. The scheme shown in Figure 3-2 is one possible solution for bi-directional multi-point differential signals.

#### Figure 3-2. BLVDS Multi-point Output Example



#### Table 3-2. BLVDS DC Conditions<sup>1</sup>

| <b>Over Recommended</b> | Operating | Conditions  |
|-------------------------|-----------|-------------|
|                         | oporating | 00110110110 |

|                     |                             | Non     |         |       |
|---------------------|-----------------------------|---------|---------|-------|
| Symbol              | Description                 | Zo = 45 | Zo = 90 | Units |
| Z <sub>OUT</sub>    | Output impedance            | 20      | 20      | Ohms  |
| R <sub>S</sub>      | Driver series resistance    | 80      | 80      | Ohms  |
| R <sub>TLEFT</sub>  | Left end termination        | 45      | 90      | Ohms  |
| R <sub>TRIGHT</sub> | Right end termination       | 45      | 90      | Ohms  |
| V <sub>OH</sub>     | Output high voltage         | 1.376   | 1.480   | V     |
| V <sub>OL</sub>     | Output low voltage          | 1.124   | 1.020   | V     |
| V <sub>OD</sub>     | Output differential voltage | 0.253   | 0.459   | V     |
| V <sub>CM</sub>     | Output common mode voltage  | 1.250   | 1.250   | V     |
| I <sub>DC</sub>     | DC output current           | 11.236  | 10.204  | mA    |

1. For input buffer, see LVDS table.



#### Table 3-5. MIPI D-PHY Output DC Conditions<sup>1</sup>

|                | Description                                                                                                   | Min. | Тур. | Max. | Units |
|----------------|---------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| Transmitter    |                                                                                                               |      |      |      |       |
| External Termi | nation                                                                                                        |      |      |      |       |
| RL             | 1% external resistor with VCCIO = 2.5 V                                                                       | _    | 50   | —    | Ohms  |
|                | 1% external resistor with VCCIO = 3.3 V                                                                       | _    | 50   | —    |       |
| RH             | 1% external resistor with performance up to 800<br>Mbps or with performance up 900 Mbps when<br>VCCIO = 2.5 V |      | 330  | —    | Ohms  |
|                | 1% external resistor with performance between 800 Mbps to 900 Mbps when VCCIO = 3.3 V                         | —    | 464  | _    | Ohms  |
| High Speed     |                                                                                                               |      | •    |      | •     |
| VCCIO          | VCCIO of the Bank with LVDS Emulated output<br>buffer                                                         |      | 2.5  | —    | V     |
|                | VCCIO of the Bank with LVDS Emulated output<br>buffer                                                         | _    | 3.3  | —    | V     |
| VCMTX          | HS transmit static common mode voltage                                                                        | 150  | 200  | 250  | mV    |
| VOD            | HS transmit differential voltage                                                                              | 140  | 200  | 270  | mV    |
| VOHHS          | HS output high voltage                                                                                        | _    | —    | 360  | V     |
| ZOS            | Single ended output impedance                                                                                 |      | 50   | —    | Ohms  |
| ΔZOS           | Single ended output impedance mismatch                                                                        |      | —    | 10   | %     |
| Low Power      |                                                                                                               |      |      |      | 1     |
| VCCIO          | VCCIO of the Bank with LVCMOS12D 6 mA drive bidirectional IO buffer                                           | _    | 1.2  | —    | V     |
| VOH            | Output high level                                                                                             | 1.1  | 1.2  | 1.3  | V     |
| VOL            | Output low level                                                                                              | -50  | 0    | 50   | mV    |
| ZOLP           | Output impedance of LP transmitter                                                                            | 110  | T —  | —    | Ohms  |

1. Over Recommended Operating Conditions



## Typical Building Block Function Performance – C/E Devices<sup>1</sup>

### Pin-to-Pin Performance (LVCMOS25 12 mA Drive)

| Function        | –6 Timing | Units |
|-----------------|-----------|-------|
| Basic Functions |           |       |
| 16-bit decoder  | 8.9       | ns    |
| 4:1 MUX         | 7.5       | ns    |
| 16:1 MUX        | 8.3       | ns    |

### **Register-to-Register Performance**

| Function                                                                     | –6 Timing | Units |
|------------------------------------------------------------------------------|-----------|-------|
| Basic Functions                                                              |           |       |
| 16:1 MUX                                                                     | 412       | MHz   |
| 16-bit adder                                                                 | 297       | MHz   |
| 16-bit counter                                                               | 324       | MHz   |
| 64-bit counter                                                               | 161       | MHz   |
| Embedded Memory Functions                                                    |           |       |
| 1024x9 True-Dual Port RAM<br>(Write Through or Normal, EBR output registers) | 183       | MHz   |
| Distributed Memory Functions                                                 |           | ÷.    |
| 16x4 Pseudo-Dual Port RAM (one PFU)                                          | 500       | MHz   |

 The above timing numbers are generated using the Diamond design tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the Diamond software.

## **Derating Logic Timing**

Logic timing provided in the following sections of the data sheet and the Lattice design tools are worst case numbers in the operating range. Actual delays may be much faster. Lattice design tools can provide logic timing numbers at a particular temperature and voltage.



|                        |                                                                            |                                          | -         | -6      | -5       |        |                     |
|------------------------|----------------------------------------------------------------------------|------------------------------------------|-----------|---------|----------|--------|---------------------|
| Parameter              | Description                                                                | Device                                   | Min.      | Max.    | Min.     | Max.   | Units               |
| Generic DDF            | RX1 Inputs with Clock and Data Aligned at                                  | Pin Using PCLK Pin for Cl                | ock Inpu  | it —    |          |        |                     |
| GDDRX1_RX              | K.SCLK.Aligned <sup>8, 9</sup>                                             | -                                        | -         |         |          |        |                     |
| t <sub>DVA</sub>       | Input Data Valid After CLK                                                 |                                          |           | 0.317   | —        | 0.344  | UI                  |
| t <sub>DVE</sub>       | Input Data Hold After CLK                                                  | All MachXO3L/LF<br>devices,              | 0.742     | —       | 0.702    |        | UI                  |
| f <sub>DATA</sub>      | DDRX1 Input Data Speed                                                     | all sides                                | —         | 300     | —        | 250    | Mbps                |
| f <sub>DDRX1</sub>     | DDRX1 SCLK Frequency                                                       |                                          | —         | 150     | —        | 125    | MHz                 |
| Generic DD<br>GDDRX1_R | RX1 Inputs with Clock and Data Centered<br>X.SCLK.Centered <sup>8, 9</sup> | d at Pin Using PCLK Pin fo               | or Clock  | Input – |          |        |                     |
| t <sub>SU</sub>        | Input Data Setup Before CLK                                                |                                          | 0.566     | —       | 0.560    | —      | ns                  |
| t <sub>HO</sub>        | Input Data Hold After CLK                                                  | All MachXO3L/LF                          | 0.778     | —       | 0.879    | —      | ns                  |
| f <sub>DATA</sub>      | DDRX1 Input Data Speed                                                     | devices,<br>all sides                    |           | 300     | —        |        | Mbps                |
| f <sub>DDRX1</sub>     | DDRX1 SCLK Frequency                                                       |                                          |           | 150     | —        | 125    | MHz                 |
|                        | RX2 Inputs with Clock and Data Aligned a K.ECLK.Aligned <sup>8,9</sup>     | t Pin Using PCLK Pin for C               | Clock Inp | out –   | 1        | ı      |                     |
| t <sub>DVA</sub>       | Input Data Valid After CLK                                                 |                                          | —         | 0.316   | —        | 0.342  | UI                  |
| t <sub>DVE</sub>       | Input Data Hold After CLK                                                  | _                                        | 0.710     |         | 0.675    |        | UI                  |
| f <sub>DATA</sub>      | DDRX2 Serial Input Data Speed                                              | MachXO3L/LF devices,                     |           | 664     |          | 554    | Mbps                |
| f <sub>DDRX2</sub>     | DDRX2 ECLK Frequency                                                       | _bottom side only                        |           | 332     | _        | 277    | MHz                 |
| f <sub>SCLK</sub>      | SCLK Frequency                                                             | _                                        |           | 166     |          | 139    | MHz                 |
|                        | RX2 Inputs with Clock and Data Centered                                    | at Pin Using PCLK Pin for                | Clock II  | nput –  |          |        | l                   |
|                        | K.ECLK.Centered <sup>8,9</sup>                                             | Ū                                        |           | •       |          |        |                     |
| t <sub>SU</sub>        | Input Data Setup Before CLK                                                |                                          | 0.233     | —       | 0.219    |        | ns                  |
| t <sub>HO</sub>        | Input Data Hold After CLK                                                  |                                          | 0.287     | —       | 0.287    |        | ns                  |
| f <sub>DATA</sub>      | DDRX2 Serial Input Data Speed                                              | MachXO3L/LF devices,                     |           | 664     | —        | 554    | Mbps                |
| f <sub>DDRX2</sub>     | DDRX2 ECLK Frequency                                                       | ,                                        |           | 332     | —        | 277    | MHz                 |
| f <sub>SCLK</sub>      | SCLK Frequency                                                             |                                          |           | 166     | —        | 139    | MHz                 |
| Generic DDF            | R4 Inputs with Clock and Data Aligned at F                                 | in Using PCLK Pin for Cloo               | k Input   | – GDDR  | X4_RX.   | ECLK.A | ligned <sup>8</sup> |
| t <sub>DVA</sub>       | Input Data Valid After ECLK                                                |                                          |           | 0.307   | —        | 0.320  | UI                  |
| t <sub>DVE</sub>       | Input Data Hold After ECLK                                                 |                                          | 0.782     |         | 0.699    |        | UI                  |
| f <sub>DATA</sub>      | DDRX4 Serial Input Data Speed                                              | MachXO3L/LF devices,<br>bottom side only | —         | 800     | —        | 630    | Mbps                |
| f <sub>DDRX4</sub>     | DDRX4 ECLK Frequency                                                       |                                          |           | 400     | —        | 315    | MHz                 |
| f <sub>SCLK</sub>      | SCLK Frequency                                                             |                                          |           | 100     | —        | 79     | MHz                 |
| Generic DDF            | 4 Inputs with Clock and Data Centered at I                                 | Pin Using PCLK Pin for Cloo              | k Input   | - GDDR  | X4_RX.E  | CLK.Ce | ntered <sup>8</sup> |
| t <sub>SU</sub>        | Input Data Setup Before ECLK                                               |                                          | 0.233     |         | 0.219    |        | ns                  |
| t <sub>HO</sub>        | Input Data Hold After ECLK                                                 |                                          | 0.287     |         | 0.287    |        | ns                  |
| f <sub>DATA</sub>      | DDRX4 Serial Input Data Speed                                              | MachXO3L/LF devices,<br>bottom side only |           | 800     | —        | 630    | Mbps                |
| f <sub>DDRX4</sub>     | DDRX4 ECLK Frequency                                                       |                                          |           | 400     | —        | 315    | MHz                 |
| f <sub>SCLK</sub>      | SCLK Frequency                                                             |                                          | _         | 100     | —        | 79     | MHz                 |
| 7:1 LVDS Inp           | outs (GDDR71_RX.ECLK.7:1) <sup>9</sup>                                     |                                          | 1         | 1       | 1        | 1      | L                   |
| t <sub>DVA</sub>       | Input Data Valid After ECLK                                                |                                          | _         | 0.290   |          | 0.320  | UI                  |
| t <sub>DVE</sub>       | Input Data Hold After ECLK                                                 |                                          | 0.739     |         | 0.699    |        | UI                  |
| f <sub>DATA</sub>      | DDR71 Serial Input Data Speed                                              | MachXO3L/LF devices,                     | —         | 756     | —        | 630    | Mbps                |
| f <sub>DDR71</sub>     | DDR71 ECLK Frequency                                                       | bottom side only                         | <u> </u>  | 378     | <b> </b> | 315    | MHz                 |
| f <sub>CLKIN</sub>     | 7:1 Input Clock Frequency (SCLK) (mini-<br>mum limited by PLL)             | ni-                                      |           | 108     | _        | 90     | MHz                 |



|                                  |                                                                                |                              |          | -6      | -5      |         |                      |
|----------------------------------|--------------------------------------------------------------------------------|------------------------------|----------|---------|---------|---------|----------------------|
| Parameter                        | Description                                                                    | Device                       | Min.     | Max.    | Min.    | Max.    | Units                |
| MIPI D-PHY                       | Inputs with Clock and Data Centered at P                                       | in Using PCLK Pin for Cloo   | k Input  | -       |         |         | 1                    |
|                                  | X.ECLK.Centered <sup>10, 11, 12</sup>                                          |                              | 1        | I       | I       |         | I                    |
| t <sub>SU</sub> <sup>15</sup>    | Input Data Setup Before ECLK                                                   |                              | 0.200    | —       | 0.200   |         | UI                   |
| t <sub>HO</sub> <sup>15</sup>    | Input Data Hold After ECLK                                                     | All MachXO3L/LF              | 0.200    | —       | 0.200   | —       | UI                   |
| f <sub>DATA</sub> <sup>14</sup>  | MIPI D-PHY Input Data Speed                                                    | devices, bottom side only    |          | 900     | —       | 900     | Mbps                 |
| f <sub>DDRX4</sub> <sup>14</sup> | MIPI D-PHY ECLK Frequency                                                      |                              |          | 450     | —       | 450     | MHz                  |
| f <sub>SCLK</sub> <sup>14</sup>  | SCLK Frequency                                                                 |                              |          | 112.5   | —       | 112.5   | MHz                  |
| Generic DDI                      | R Outputs with Clock and Data Aligned at I                                     | Pin Using PCLK Pin for Clo   | ck Input | – GDDF  | RX1_TX. | SCLK.A  | ligned <sup>8</sup>  |
| t <sub>DIA</sub>                 | Output Data Invalid After CLK Output                                           |                              |          | 0.520   | —       | 0.550   | ns                   |
| t <sub>DIB</sub>                 | Output Data Invalid Before CLK Output                                          | All MachXO3L/LF<br>devices.  |          | 0.520   | —       | 0.550   | ns                   |
| f <sub>DATA</sub>                | DDRX1 Output Data Speed                                                        | all sides                    | —        | 300     | —       | 250     | Mbps                 |
| f <sub>DDRX1</sub>               | DDRX1 SCLK frequency                                                           |                              |          | 150     | —       | 125     | MHz                  |
|                                  | R Outputs with Clock and Data Centered at                                      | Pin Using PCLK Pin for Cloo  | k Input  | – GDDR  | X1_TX.9 | SCLK.Ce | entered <sup>8</sup> |
| t <sub>DVB</sub>                 | Output Data Valid Before CLK Output                                            |                              | 1.210    |         | 1.510   |         | ns                   |
| t <sub>DVA</sub>                 | Output Data Valid After CLK Output                                             | All MachXO3L/LF              | 1.210    |         | 1.510   |         | ns                   |
| f <sub>DATA</sub>                | DDRX1 Output Data Speed                                                        | devices,                     |          | 300     | —       | 250     | Mbps                 |
| f <sub>DDRX1</sub>               | DDRX1 SCLK Frequency<br>(minimum limited by PLL)                               | all sides                    | _        | 150     | —       | 125     | MHz                  |
| Generic DDF                      | RX2 Outputs with Clock and Data Aligned a                                      | t Pin Using PCLK Pin for Clo | ock Inpu | t – GDD | RX2_TX  | .ECLK.A | \ligned <sup>8</sup> |
| t <sub>DIA</sub>                 | Output Data Invalid After CLK Output                                           |                              | _        | 0.200   | —       | 0.215   | ns                   |
| t <sub>DIB</sub>                 | Output Data Invalid Before CLK Output                                          |                              |          | 0.200   | —       | 0.215   | ns                   |
| f <sub>DATA</sub>                | DDRX2 Serial Output Data Speed                                                 | MachXO3L/LF devices,         |          | 664     | —       | 554     | Mbps                 |
| f <sub>DDRX2</sub>               | DDRX2 ECLK frequency                                                           | top side only                |          | 332     | _       | 277     | MHz                  |
| f <sub>SCLK</sub>                | SCLK Frequency                                                                 |                              |          | 166     | _       | 139     | MHz                  |
|                                  | RX2 Outputs with Clock and Data Centere                                        | ed at Pin Using PCLK Pin fo  | or Clock | Input – |         |         | <u> </u>             |
|                                  | K.ECLK.Centered <sup>8, 9</sup>                                                | 0                            |          | •       |         |         |                      |
| t <sub>DVB</sub>                 | Output Data Valid Before CLK Output                                            |                              | 0.535    |         | 0.670   | _       | ns                   |
| t <sub>DVA</sub>                 | Output Data Valid After CLK Output                                             |                              | 0.535    | —       | 0.670   |         | ns                   |
| f <sub>DATA</sub>                | DDRX2 Serial Output Data Speed                                                 | MachXO3L/LF devices,         |          | 664     | —       | 554     | Mbps                 |
| f <sub>DDRX2</sub>               | DDRX2 ECLK Frequency<br>(minimum limited by PLL)                               | top side only                | _        | 332     | _       | 277     | MHz                  |
| f <sub>SCLK</sub>                | SCLK Frequency                                                                 |                              |          | 166     | —       | 139     | MHz                  |
| Generic DD                       | L<br>RX4 Outputs with Clock and Data Aligned<br>K.ECLK.Aligned <sup>8, 9</sup> | at Pin Using PCLK Pin for    | Clock I  | nput –  | 1       |         | L                    |
| t <sub>DIA</sub>                 | Output Data Invalid After CLK Output                                           |                              | _        | 0.200   | —       | 0.215   | ns                   |
| t <sub>DIB</sub>                 | Output Data Invalid Before CLK Output                                          | -                            |          | 0.200   |         | 0.215   | ns                   |
| f <sub>DATA</sub>                | DDRX4 Serial Output Data Speed                                                 | MachXO3L/LF devices,         |          | 800     |         | 630     | Mbps                 |
| f <sub>DDRX4</sub>               | DDRX4 ECLK Frequency                                                           | top side only                |          | 400     |         | 315     | MHz                  |
| f <sub>SCLK</sub>                | SCLK Frequency                                                                 | -                            |          | 100     |         | 79      | MHz                  |
| SOLK                             |                                                                                |                              |          |         | 1       |         |                      |



## sysCONFIG Port Timing Specifications

| Symbol               | Parameter              |                                                         | Min. | Max. | Units |
|----------------------|------------------------|---------------------------------------------------------|------|------|-------|
| All Configuration Mo | odes                   |                                                         |      |      |       |
| t <sub>PRGM</sub>    | PROGRAMN low pul       | se accept                                               | 55   | —    | ns    |
| t <sub>PRGMJ</sub>   | PROGRAMN low pul       | se rejection                                            | —    | 25   | ns    |
| t <sub>INITL</sub>   | INITN low time         | LCMXO3L/LF-640/<br>LCMXO3L/LF-1300                      | —    | 55   | us    |
|                      |                        | LCMXO3L/LF-1300<br>256-Ball Package/<br>LCMXO3L/LF-2100 | _    | 70   | us    |
|                      |                        | LCMXO3L/LF-2100<br>324-Ball Package/<br>LCMXO3-4300     | _    | 105  | us    |
|                      |                        | LCMXO3L/LF-4300<br>400-Ball Package/<br>LCMXO3-6900     | _    | 130  | us    |
|                      |                        | LCMXO3L/LF-9400C                                        | _    | 175  | us    |
| t <sub>DPPINIT</sub> | PROGRAMN low to        | NITN low                                                | _    | 150  | ns    |
| t <sub>DPPDONE</sub> | PROGRAMN low to I      | DONE low                                                | _    | 150  | ns    |
| t <sub>IODISS</sub>  | PROGRAMN low to        | I/O disable                                             | _    | 120  | ns    |
| Slave SPI            |                        |                                                         |      |      |       |
| f <sub>MAX</sub>     | CCLK clock frequence   | CCLK clock frequency                                    |      | 66   | MHz   |
| t <sub>CCLKH</sub>   | CCLK clock pulse wi    | CCLK clock pulse width high                             |      | —    | ns    |
| t <sub>CCLKL</sub>   | CCLK clock pulse wi    | CCLK clock pulse width low                              |      | —    | ns    |
| t <sub>STSU</sub>    | CCLK setup time        | CCLK setup time                                         |      | —    | ns    |
| t <sub>STH</sub>     | CCLK hold time         | CCLK hold time                                          |      | —    | ns    |
| t <sub>STCO</sub>    | CCLK falling edge to   | valid output                                            | _    | 10   | ns    |
| t <sub>STOZ</sub>    | CCLK falling edge to   | valid disable                                           | _    | 10   | ns    |
| t <sub>STOV</sub>    | CCLK falling edge to   | valid enable                                            | _    | 10   | ns    |
| t <sub>SCS</sub>     | Chip select high time  | )                                                       | 25   | —    | ns    |
| t <sub>SCSS</sub>    | Chip select setup tim  | e                                                       | 3    | —    | ns    |
| t <sub>SCSH</sub>    | Chip select hold time  | )                                                       | 3    | —    | ns    |
| Master SPI           |                        |                                                         |      |      |       |
| f <sub>MAX</sub>     | MCLK clock frequence   | су                                                      |      | 133  | MHz   |
| t <sub>MCLKH</sub>   | MCLK clock pulse wi    | MCLK clock pulse width high                             |      | —    | ns    |
| t <sub>MCLKL</sub>   | MCLK clock pulse wi    | dth low                                                 | 3.75 | —    | ns    |
| t <sub>STSU</sub>    | MCLK setup time        |                                                         | 5    | —    | ns    |
| t <sub>STH</sub>     | MCLK hold time         |                                                         | 1    | —    | ns    |
| t <sub>CSSPI</sub>   | INITN high to chip se  | elect low                                               | 100  | 200  | ns    |
| t <sub>MCLK</sub>    | INITN high to first MO | CLK edge                                                | 0.75 | 1    | us    |



# **Pin Information Summary**

|                                                        | MachXO3L/LF<br>-640 |         | MachXO3   | L/LF-1300 |          |
|--------------------------------------------------------|---------------------|---------|-----------|-----------|----------|
|                                                        | CSFBGA121           | WLCSP36 | CSFBGA121 | CSFBGA256 | CABGA256 |
| General Purpose IO per Bank                            | •                   | •       | •         | •         | •        |
| Bank 0                                                 | 24                  | 15      | 24        | 50        | 50       |
| Bank 1                                                 | 26                  | 0       | 26        | 52        | 52       |
| Bank 2                                                 | 26                  | 9       | 26        | 52        | 52       |
| Bank 3                                                 | 24                  | 4       | 24        | 16        | 16       |
| Bank 4                                                 | 0                   | 0       | 0         | 16        | 16       |
| Bank 5                                                 | 0                   | 0       | 0         | 20        | 20       |
| Total General Purpose Single Ended IO                  | 100                 | 28      | 100       | 206       | 206      |
| Differential IO per Bank                               |                     | 1       |           |           | L        |
| Bank 0                                                 | 12                  | 8       | 12        | 25        | 25       |
| Bank 1                                                 | 13                  | 0       | 13        | 26        | 26       |
| Bank 2                                                 | 13                  | 4       | 13        | 26        | 26       |
| Bank 3                                                 | 11                  | 2       | 11        | 8         | 8        |
| Bank 4                                                 | 0                   | 0       | 0         | 8         | 8        |
| Bank 5                                                 | 0                   | 0       | 0         | 10        | 10       |
| Total General Purpose Differential IO                  | 49                  | 14      | 49        | 103       | 103      |
| Dual Function IO                                       | 33                  | 25      | 33        | 33        | 33       |
| Number 7:1 or 8:1 Gearboxes                            |                     | I.      |           |           | I        |
| Number of 7:1 or 8:1 Output Gearbox Available (Bank 0) | 7                   | 3       | 7         | 14        | 14       |
| Number of 7:1 or 8:1 Input Gearbox Available (Bank 2)  | 7                   | 2       | 7         | 14        | 14       |
| High-speed Differential Outputs                        | •                   | L       |           |           | L        |
| Bank 0                                                 | 7                   | 3       | 7         | 14        | 14       |
| VCCIO Pins                                             | •                   | L       |           |           | L        |
| Bank 0                                                 | 1                   | 1       | 1         | 4         | 4        |
| Bank 1                                                 | 1                   | 0       | 1         | 3         | 4        |
| Bank 2                                                 | 1                   | 1       | 1         | 4         | 4        |
| Bank 3                                                 | 3                   | 1       | 3         | 2         | 1        |
| Bank 4                                                 | 0                   | 0       | 0         | 2         | 2        |
| Bank 5                                                 | 0                   | 0       | 0         | 2         | 1        |
| VCC                                                    | 4                   | 2       | 4         | 8         | 8        |
| GND                                                    | 10                  | 2       | 10        | 24        | 24       |
| NC                                                     | 0                   | 0       | 0         | 0         | 1        |
| Reserved for Configuration                             | 1                   | 1       | 1         | 1         | 1        |
| Total Count of Bonded Pins                             | 121                 | 36      | 121       | 256       | 256      |



|                                                        | MachXO3L/LF-6900 |           |          |          |          |
|--------------------------------------------------------|------------------|-----------|----------|----------|----------|
|                                                        | CSFBGA256        | CSFBGA324 | CABGA256 | CABGA324 | CABGA400 |
| General Purpose IO per Bank                            |                  | •         | •        | •        |          |
| Bank 0                                                 | 50               | 73        | 50       | 71       | 83       |
| Bank 1                                                 | 52               | 68        | 52       | 68       | 84       |
| Bank 2                                                 | 52               | 72        | 52       | 72       | 84       |
| Bank 3                                                 | 16               | 24        | 16       | 24       | 28       |
| Bank 4                                                 | 16               | 16        | 16       | 16       | 24       |
| Bank 5                                                 | 20               | 28        | 20       | 28       | 32       |
| Total General Purpose Single Ended IO                  | 206              | 281       | 206      | 279      | 335      |
| Differential IO per Bank                               |                  | •         | •        | •        |          |
| Bank 0                                                 | 25               | 36        | 25       | 36       | 42       |
| Bank 1                                                 | 26               | 34        | 26       | 34       | 42       |
| Bank 2                                                 | 26               | 36        | 26       | 36       | 42       |
| Bank 3                                                 | 8                | 12        | 8        | 12       | 14       |
| Bank 4                                                 | 8                | 8         | 8        | 8        | 12       |
| Bank 5                                                 | 10               | 14        | 10       | 14       | 16       |
| Total General Purpose Differential IO                  | 103              | 140       | 103      | 140      | 168      |
| Dual Function IO                                       | 37               | 37        | 37       | 37       | 37       |
| Number 7:1 or 8:1 Gearboxes                            | •                | •         | •        | •        | •        |
| Number of 7:1 or 8:1 Output Gearbox Available (Bank 0) | 20               | 21        | 20       | 21       | 21       |
| Number of 7:1 or 8:1 Input Gearbox Available (Bank 2)  | 20               | 21        | 20       | 21       | 21       |
| High-speed Differential Outputs                        |                  |           |          |          |          |
| Bank 0                                                 | 20               | 21        | 20       | 21       | 21       |
| VCCIO Pins                                             |                  | •         | •        | •        |          |
| Bank 0                                                 | 4                | 4         | 4        | 4        | 5        |
| Bank 1                                                 | 3                | 4         | 4        | 4        | 5        |
| Bank 2                                                 | 4                | 4         | 4        | 4        | 5        |
| Bank 3                                                 | 2                | 2         | 1        | 2        | 2        |
| Bank 4                                                 | 2                | 2         | 2        | 2        | 2        |
| Bank 5                                                 | 2                | 2         | 1        | 2        | 2        |
| VCC                                                    | 8                | 8         | 8        | 10       | 10       |
| GND                                                    | 24               | 16        | 24       | 16       | 33       |
| NC                                                     | 0                | 0         | 1        | 0        | 0        |
| Reserved for Configuration                             | 1                | 1         | 1        | 1        | 1        |
| Total Count of Bonded Pins                             | 256              | 324       | 256      | 324      | 400      |



# MachXO3 Family Data Sheet Supplemental Information

#### January 2016

Advance Data Sheet DS1047

## For Further Information

A variety of technical notes for the MachXO3 family are available on the Lattice web site.

- TN1282, MachXO3 sysCLOCK PLL Design and Usage Guide
- TN1281, Implementing High-Speed Interfaces with MachXO3 Devices
- TN1280, MachXO3 sysIO Usage Guide
- TN1279, MachXO3 Programming and Configuration Usage Guide
- TN1074, PCB Layout Recommendations for BGA Packages
- TN1087, Minimizing System Interruption During Configuration Using TransFR Technology
- AN8066, Boundary Scan Testability with Lattice sysIO Capability
- MachXO3 Device Pinout Files
- Thermal Management document
- Lattice design tools

© 2016 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# MachXO3 Family Data Sheet Revision History

#### February 2017

Advance Data Sheet DS1047

| Date          | Version | Section                             | Change Summary                                                                                                                                                                                                                                                                                                                                                                                                                |
|---------------|---------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| February 2017 | 1.8     | Architecture                        | Updated Supported Standards section. Corrected "MDVS" to "MLDVS" in Table 2-11, Supported Input Standards.                                                                                                                                                                                                                                                                                                                    |
|               |         | DC and Switching<br>Characteristics | Updated ESD Performance section. Added reference to the MachXO2<br>Product Family Qualification Summary document.                                                                                                                                                                                                                                                                                                             |
|               |         |                                     | Updated Static Supply Current – C/E Devices section.<br>Added footnote 7.                                                                                                                                                                                                                                                                                                                                                     |
|               |         |                                     | Updated MachXO3L/LF External Switching Characteristics – C/E<br>Devices section.<br>— Populated values for MachXO3L/LF-9400.<br>— Under 7:1 LVDS Outputs – GDDR71_TX.ECLK.7:1, corrected "t <sub>DVB</sub> "<br>to "t <sub>DIB</sub> " and "t <sub>DVA</sub> " to "t <sub>DIA</sub> " and revised their descriptions.<br>— Added Figure 3-6, Receiver GDDR71_RX Waveforms and Figure 3-7,<br>Transmitter GDDR71_TX Waveforms. |
|               |         | Pinout Information                  | Updated the Pin Information Summary section. Added MachXO3L/LF-<br>9600C packages.                                                                                                                                                                                                                                                                                                                                            |
| May 2016      | 1.7     | DC and Switching<br>Characteristics | Updated Absolute Maximum Ratings section. Modified I/O Tri-state Volt-<br>age Applied and Dedicated Input Voltage Applied footnotes.                                                                                                                                                                                                                                                                                          |
|               |         |                                     | Updated sysIO Recommended Operating Conditions section.<br>— Added standards.<br>— Added V <sub>REF</sub> (V)<br>— Added footnote 4.                                                                                                                                                                                                                                                                                          |
|               |         |                                     | Updated sysIO Single-Ended DC Electrical Characteristics section.<br>Added I/O standards.                                                                                                                                                                                                                                                                                                                                     |
|               |         | Ordering Information                | Updated MachXO3L Ultra Low Power Commercial and Industrial Grade Devices, Halogen Free (RoHS) Packaging section. Added LCMXO3L-9400C part numbers.                                                                                                                                                                                                                                                                            |
|               |         |                                     | Updated MachXO3LF Ultra Low Power Commercial and Industrial Grade Devices, Halogen Free (RoHS) Packaging section. Added LCMXO3L-9400C part numbers.                                                                                                                                                                                                                                                                           |

<sup>© 2017</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



| Date       | Version | Section                             | Change Summary                                                                                                                                                                                                                                                                            |
|------------|---------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| April 2016 | 1.6     | Introduction                        | Updated Features section.<br>— Revised logic density range and IO to LUT ratio under Flexible Archi-<br>tecture.<br>— Revised 0.8 mm pitch information under Advanced Packaging.<br>— Added MachXO3L-9400/MachXO3LF-9400 information to Table 1-1,<br>MachXO3L/LF Family Selection Guide. |
|            |         |                                     | Updated Introduction section.<br>— Changed density from 6900 to 9400 LUTs.<br>— Changed caBGA packaging to 19 x 19 mm.                                                                                                                                                                    |
|            |         | Architecture                        | Updated Architecture Overview section.<br>— Changed statement to "All logic density devices in this family"<br>— Updated Figure 2-2 heading and notes.                                                                                                                                    |
|            |         |                                     | Updated sysCLOCK Phase Locked Loops (PLLs) section.<br>— Changed statement to "All MachXO3L/LF devices have one or more<br>sysCLOCK PLL."                                                                                                                                                 |
|            |         |                                     | Updated Programmable I/O Cells (PIC) section.<br>— Changed statement to "All PIO pairs can implement differential receiv-<br>ers."                                                                                                                                                        |
|            |         |                                     | Updated sysIO Buffer Banks section. Updated Figure 2-5 heading.                                                                                                                                                                                                                           |
|            |         |                                     | Updated Device Configuration section. Added Password and Soft Error Correction.                                                                                                                                                                                                           |
|            |         | DC and Switching<br>Characteristics | Updated Static Supply Current – C/E Devices section. Added LCMXO3L/<br>LF-9400C and LCMXO3L/LF-9400E devices.                                                                                                                                                                             |
|            |         |                                     | Updated Programming and Erase Supply Current – C/E Devices section.<br>— Added LCMXO3L/LF-9400C and LCMXO3L/LF-9400E devices.<br>— Changed LCMXO3L/LF-640E and LCMXO3L/LF-1300E Typ. values.                                                                                              |
|            |         |                                     | Updated MachXO3L/LF External Switching Characteristics – C/E<br>Devices section. Added MachXO3L/LF-9400 devices.                                                                                                                                                                          |
|            |         |                                     | Updated NVCM/Flash Download Time section. Added LCMXO3L/LF-<br>9400C device.                                                                                                                                                                                                              |
|            |         |                                     | Updated sysCONFIG Port Timing Specifications section.<br>— Added LCMXO3L/LF-9400C device.<br>— Changed t <sub>INITL</sub> units to from ns to us.<br>— Changed t <sub>DPPINIT</sub> and t <sub>DPPDONE</sub> Max. values are per PCN#03A-16.                                              |
|            |         | Pinout Information                  | Updated Pin Information Summary section. Added LCMXO3L/LF-9400C device.                                                                                                                                                                                                                   |
|            |         | Ordering Information                | Updated MachXO3 Part Number Description section.<br>— Added 9400 = 9400 LUTs.<br>— Added BG484 package.                                                                                                                                                                                   |
|            |         |                                     | Updated MachXO3L Ultra Low Power Commercial and Industrial Grade Devices, Halogen Free (RoHS) Packaging section. Added LCMXO3L-9400C part numbers.                                                                                                                                        |
|            |         |                                     | Updated MachXO3LF Ultra Low Power Commercial and Industrial Grade Devices, Halogen Free (RoHS) Packaging section. Added LCMXO3L-9400C part numbers.                                                                                                                                       |





| Date          | Version | Section                             | Change Summary                                                                                                                            |
|---------------|---------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| June 2014     | 1.0     | —                                   | Product name/trademark adjustment.                                                                                                        |
|               |         | Introduction                        | Updated Features section.                                                                                                                 |
|               |         |                                     | Updated Table 1-1, MachXO3L Family Selection Guide. Changed fcCSP packages to csfBGA. Adjusted 121-ball csfBGA arrow.                     |
|               |         |                                     | Introduction section general update.                                                                                                      |
|               |         | Architecture                        | General update.                                                                                                                           |
|               |         | DC and Switching<br>Characteristics | Updated sysIO Recommended Operating Conditions section. Removed V <sub>REF</sub> (V) column. Added standards.                             |
|               |         |                                     | Updated Maximum sysIO Buffer Performance section. Added MIPI I/O standard.                                                                |
|               |         |                                     | Updated MIPI D-PHY Emulation section. Changed Low Speed to Low Power. Updated Table 3-4, MIPI DC Conditions.                              |
|               |         |                                     | Updated Table 3-5, MIPI D-PHY Output DC Conditions.                                                                                       |
|               |         |                                     | Updated Maximum sysIO Buffer Performance section.                                                                                         |
|               |         |                                     | Updated MachXO3L External Switching Characteristics – C/E Device section.                                                                 |
| May 2014      | 00.3    | Introduction                        | Updated Features section.                                                                                                                 |
|               |         |                                     | Updated Table 1-1, MachXO3L Family Selection Guide. Moved 121-ball fcCSP arrow.                                                           |
|               |         |                                     | General update of Introduction section.                                                                                                   |
|               |         | Architecture                        | General update.                                                                                                                           |
|               |         | Pinout Information                  | Updated Pin Information Summary section. Updated or added data on WLCSP49, WLCSP81, CABGA324, and CABGA400 for specific devices.          |
|               |         | Ordering Information                | Updated MachXO3L Part Number Description section. Updated or added data on WLCSP49, WLCSP81, CABGA324, and CABGA400 for specific devices. |
|               |         |                                     | Updated Ultra Low Power Commercial and Industrial Grade Devices,<br>Halogen Free (RoHS) Packaging section. Added part numbers.            |
| February 2014 | 00.2    | DC and Switching<br>Characteristics | Updated MachXO3L External Switching Characteristics – C/E Devices table. Removed LPDDR and DDR2 parameters.                               |
|               | 00.1    |                                     | Initial release.                                                                                                                          |