



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                                                  |
|--------------------------------|----------------------------------------------------------------------------------|
| Product Status                 | Active                                                                           |
| Number of LABs/CLBs            | 264                                                                              |
| Number of Logic Elements/Cells | 2112                                                                             |
| Total RAM Bits                 | 75776                                                                            |
| Number of I/O                  | 100                                                                              |
| Number of Gates                | -                                                                                |
| Voltage - Supply               | 1.14V ~ 1.26V                                                                    |
| Mounting Type                  | Surface Mount                                                                    |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                               |
| Package / Case                 | 121-VFBGA, CSPBGA                                                                |
| Supplier Device Package        | 121-CSFBGA (6x6)                                                                 |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo3l-2100e-6mg121i |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## MachXO3 Family Data Sheet Introduction

#### January 2016

#### **Features**

#### Solutions

- Smallest footprint, lowest power, high data throughput bridging solutions for mobile applications
- Optimized footprint, logic density, IO count, IO performance devices for IO management and logic applications
- High IO/logic, lowest cost/IO, high IO devices for IO expansion applications

#### ■ Flexible Architecture

- Logic Density ranging from 640 to 9.4K LUT4
- High IO to LUT ratio with up to 384 IO pins

#### Advanced Packaging

- 0.4 mm pitch: 1K to 4K densities in very small footprint WLCSP (2.5 mm x 2.5 mm to 3.8 mm x 3.8 mm) with 28 to 63 IOs
- 0.5 mm pitch: 640 to 6.9K LUT densities in 6 mm x 6 mm to 10 mm x 10 mm BGA packages with up to 281 IOs
- 0.8 mm pitch: 1K to 9.4K densities with up to 384 IOs in BGA packages

#### Pre-Engineered Source Synchronous I/O

- DDR registers in I/O cells
- Dedicated gearing logic
- 7:1 Gearing for Display I/Os
- Generic DDR, DDRx2, DDRx4

#### High Performance, Flexible I/O Buffer

- Programmable sysIO<sup>™</sup> buffer supports wide range of interfaces:
  - LVCMOS 3.3/2.5/1.8/1.5/1.2
  - LVTTL
  - LVDS, Bus-LVDS, MLVDS, LVPECL
  - MIPI D-PHY Emulated
  - Schmitt trigger inputs, up to 0.5 V hysteresis
- Ideal for IO bridging applications
- I/Os support hot socketing
- On-chip differential termination
- Programmable pull-up or pull-down mode

#### ■ Flexible On-Chip Clocking

- · Eight primary clocks
- Up to two edge clocks for high-speed I/O interfaces (top and bottom sides only)
- Up to two analog PLLs per device with fractional-n frequency synthesis
  - Wide input frequency range (7 MHz to 400 MHz)
- Non-volatile, Multi-time Programmable
  - Instant-on
    - Powers up in microseconds
    - · Optional dual boot with external SPI memory
    - Single-chip, secure solution
    - Programmable through JTAG, SPI or I<sup>2</sup>C
    - MachXO3L includes multi-time programmable NVCM
    - MachXO3LF infinitely reconfigurable Flash

       Supports background programming of non-volatile memory

#### ■ TransFR Reconfiguration

In-field logic update while IO holds the system state

#### Enhanced System Level Support

- On-chip hardened functions: SPI, I<sup>2</sup>C, timer/ counter
- On-chip oscillator with 5.5% accuracy
- Unique TraceID for system tracking
- Single power supply with extended operating range
- IEEE Standard 1149.1 boundary scan
- IEEE 1532 compliant in-system programming

#### Applications

- Consumer Electronics
- Compute and Storage
- Wireless Communications
- Industrial Control Systems
- Automotive System

#### Low Cost Migration Path

- Migration from the Flash based MachXO3LF to the NVCM based MachXO3L
- · Pin compatible and equivalent timing

© 2016 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.

#### Advance Data Sheet DS1047



This phase shift can be either programmed during configuration or can be adjusted dynamically. In dynamic mode, the PLL may lose lock after a phase adjustment on the output used as the feedback source and not relock until the  $t_{I,OCK}$  parameter has been satisfied.

The MachXO3L/LF also has a feature that allows the user to select between two different reference clock sources dynamically. This feature is implemented using the PLLREFCS primitive. The timing parameters for the PLL are shown in the sysCLOCK PLL Timing table.

The MachXO3L/LF PLL contains a WISHBONE port feature that allows the PLL settings, including divider values, to be dynamically changed from the user logic. When using this feature the EFB block must also be instantiated in the design to allow access to the WISHBONE ports. Similar to the dynamic phase adjustment, when PLL settings are updated through the WISHBONE port the PLL may lose lock and not relock until the t<sub>LOCK</sub> parameter has been satisfied. The timing parameters for the PLL are shown in the sysCLOCK PLL Timing table.

For more details on the PLL and the WISHBONE interface, see TN1282, MachXO3 sysCLOCK PLL Design and Usage Guide.



#### Figure 2-7. PLL Diagram

Table 2-4 provides signal descriptions of the PLL block.

| Table 2-4 | . PLL | Signal | Descriptions |
|-----------|-------|--------|--------------|
|-----------|-------|--------|--------------|

| Port Name     | I/O | Description                                                       |
|---------------|-----|-------------------------------------------------------------------|
| CLKI          | Ι   | Input clock to PLL                                                |
| CLKFB         | I   | Feedback clock                                                    |
| PHASESEL[1:0] | Ι   | Select which output is affected by Dynamic Phase adjustment ports |
| PHASEDIR      | I   | Dynamic Phase adjustment direction                                |
| PHASESTEP     | Ι   | Dynamic Phase step – toggle shifts VCO phase adjust by one step.  |



#### Table 2-4. PLL Signal Descriptions (Continued)

| Port Name     | I/O | Description                                                                                            |
|---------------|-----|--------------------------------------------------------------------------------------------------------|
| CLKOP         | 0   | Primary PLL output clock (with phase shift adjustment)                                                 |
| CLKOS         | 0   | Secondary PLL output clock (with phase shift adjust)                                                   |
| CLKOS2        | 0   | Secondary PLL output clock2 (with phase shift adjust)                                                  |
| CLKOS3        | 0   | Secondary PLL output clock3 (with phase shift adjust)                                                  |
| LOCK          | 0   | PLL LOCK, asynchronous signal. Active high indicates PLL is locked to input and feed-<br>back signals. |
| DPHSRC        | 0   | Dynamic Phase source – ports or WISHBONE is active                                                     |
| STDBY         | I   | Standby signal to power down the PLL                                                                   |
| RST           | I   | PLL reset without resetting the M-divider. Active high reset.                                          |
| RESETM        | I   | PLL reset - includes resetting the M-divider. Active high reset.                                       |
| RESETC        | I   | Reset for CLKOS2 output divider only. Active high reset.                                               |
| RESETD        | I   | Reset for CLKOS3 output divider only. Active high reset.                                               |
| ENCLKOP       | I   | Enable PLL output CLKOP                                                                                |
| ENCLKOS       | I   | Enable PLL output CLKOS when port is active                                                            |
| ENCLKOS2      | I   | Enable PLL output CLKOS2 when port is active                                                           |
| ENCLKOS3      | I   | Enable PLL output CLKOS3 when port is active                                                           |
| PLLCLK        | I   | PLL data bus clock input signal                                                                        |
| PLLRST        | I   | PLL data bus reset. This resets only the data bus not any register values.                             |
| PLLSTB        | I   | PLL data bus strobe signal                                                                             |
| PLLWE         | I   | PLL data bus write enable signal                                                                       |
| PLLADDR [4:0] | I   | PLL data bus address                                                                                   |
| PLLDATI [7:0] | I   | PLL data bus data input                                                                                |
| PLLDATO [7:0] | 0   | PLL data bus data output                                                                               |
| PLLACK        | 0   | PLL data bus acknowledge signal                                                                        |

## sysMEM Embedded Block RAM Memory

The MachXO3L/LF devices contain sysMEM Embedded Block RAMs (EBRs). The EBR consists of a 9-Kbit RAM, with dedicated input and output registers. This memory can be used for a wide variety of purposes including data buffering, PROM for the soft processor and FIFO.

#### sysMEM Memory Block

The sysMEM block can implement single port, dual port, pseudo dual port, or FIFO memories. Each block can be used in a variety of depths and widths as shown in Table 2-5.



#### Figure 2-8. sysMEM Memory Primitives





If an EBR is pre-loaded during configuration, the GSR input must be disabled or the release of the GSR during device wake up must occur before the release of the device I/Os becoming active.

These instructions apply to all EBR RAM, ROM and FIFO implementations. For the EBR FIFO mode, the GSR signal is always enabled and the WE and RE signals act like the clock enable signals in Figure 2-10. The reset timing rules apply to the RPReset input versus the RE input and the RST input versus the WE and RE inputs. Both RST and RPReset are always asynchronous EBR inputs. For more details refer to TN1290, Memory Usage Guide for MachXO3 Devices.

Note that there are no reset restrictions if the EBR synchronous reset is used and the EBR GSR input is disabled.

## Programmable I/O Cells (PIC)

The programmable logic associated with an I/O is called a PIO. The individual PIO are connected to their respective sysIO buffers and pads. On the MachXO3L/LF devices, the PIO cells are assembled into groups of four PIO cells called a Programmable I/O Cell or PIC. The PICs are placed on all four sides of the device.

On all the MachXO3L/LF devices, two adjacent PIOs can be combined to provide a complementary output driver pair.

All PIO pairs can implement differential receivers. Half of the PIO pairs on the top edge of these devices can be configured as true LVDS transmit pairs. The PIO pairs on the bottom edge of these devices have on-chip differential termination and also provide PCI support.



## Output Gearbox

Each PIC on the top edge has a built-in 8:1 output gearbox. Each of these output gearboxes may be programmed as a 7:1 serializer or as one ODDRX4 (8:1) gearbox or as two ODDRX2 (4:1) gearboxes. Table 2-10 shows the gearbox signals.

#### Table 2-10. Output Gearbox Signal List

| Name                       | I/O Type | Description                     |
|----------------------------|----------|---------------------------------|
| Q                          | Output   | High-speed data output          |
| D[7:0]                     | Input    | Low-speed data from device core |
| Video TX(7:1): D[6:0]      |          |                                 |
| GDDRX4(8:1): D[7:0]        |          |                                 |
| GDDRX2(4:1)(IOL-A): D[3:0] |          |                                 |
| GDDRX2(4:1)(IOL-C): D[7:4] |          |                                 |
| SCLK                       | Input    | Slow-speed system clock         |
| ECLK [1:0]                 | Input    | High-speed edge clock           |
| RST                        | Input    | Reset                           |

The gearboxes have three stage pipeline registers. The first stage registers sample the low-speed input data on the low-speed system clock. The second stage registers transfer data from the low-speed clock registers to the high-speed clock registers. The third stage pipeline registers controlled by high-speed edge clock shift and mux the high-speed data out to the sysIO buffer. Figure 2-14 shows the output gearbox block diagram.



#### Table 2-12. Supported Output Standards

| Output Standard         | V <sub>CCIO</sub> (Typ.) |
|-------------------------|--------------------------|
| Single-Ended Interfaces |                          |
| LVTTL                   | 3.3                      |
| LVCMOS33                | 3.3                      |
| LVCMOS25                | 2.5                      |
| LVCMOS18                | 1.8                      |
| LVCMOS15                | 1.5                      |
| LVCMOS12                | 1.2                      |
| LVCMOS33, Open Drain    | _                        |
| LVCMOS25, Open Drain    | _                        |
| LVCMOS18, Open Drain    | —                        |
| LVCMOS15, Open Drain    | _                        |
| LVCMOS12, Open Drain    | _                        |
| PCI33                   | 3.3                      |
| Differential Interfaces |                          |
| LVDS <sup>1</sup>       | 2.5, 3.3                 |
| BLVDS, MLVDS, RSDS 1    | 2.5                      |
| LVPECL <sup>1</sup>     | 3.3                      |
| MIPI <sup>1</sup>       | 2.5                      |
| LVTTLD                  | 3.3                      |
| LVCMOS33D               | 3.3                      |
| LVCMOS25D               | 2.5                      |
| LVCMOS18D               | 1.8                      |

1. These interfaces can be emulated with external resistors in all devices.

#### sysIO Buffer Banks

The numbers of banks vary between the devices of this family. MachXO3L/LF-1300 in the 256 Ball packages and the MachXO3L/LF-2100 and higher density devices have six I/O banks (one bank on the top, right and bottom side and three banks on the left side). The MachXO3L/LF-1300 and lower density devices have four banks (one bank per side). Figures 2-15 and 2-16 show the sysIO banks and their associated supplies for all devices.



For more details on these embedded functions, please refer to TN1293, Using Hardened Control Functions in MachXO3 Devices.

## **User Flash Memory (UFM)**

MachXO3LF devices provide a User Flash Memory block, which can be used for a variety of applications including storing a portion of the configuration image, initializing EBRs, to store PROM data or, as a general purpose user Flash memory. The UFM block connects to the device core through the embedded function block WISHBONE interface. Users can also access the UFM block through the JTAG, I2C and SPI interfaces of the device. The UFM block offers the following features:

- Non-volatile storage up to 256 kbits
- 100K write cycles
- Write access is performed page-wise; each page has 128 bits (16 bytes)
- Auto-increment addressing
- WISHBONE interface

For more information on the UFM, please refer to TN1293, Using Hardened Control Functions in MachXO3 Devices.

## **Standby Mode and Power Saving Options**

MachXO3L/LF devices are available in two options, the C and E devices. The C devices have a built-in voltage regulator to allow for 2.5 V V<sub>CC</sub> and 3.3 V V<sub>CC</sub> while the E devices operate at 1.2 V V<sub>CC</sub>.

MachXO3L/LF devices have been designed with features that allow users to meet the static and dynamic power requirements of their applications by controlling various device subsystems such as the bandgap, power-on-reset circuitry, I/O bank controllers, power guard, on-chip oscillator, PLLs, etc. In order to maximize power savings, MachXO3L/LF devices support a low power Stand-by mode.

In the stand-by mode the MachXO3L/LF devices are powered on and configured. Internal logic, I/Os and memories are switched on and remain operational, as the user logic waits for an external input. The device enters this mode when the standby input of the standby controller is toggled or when an appropriate I<sup>2</sup>C or JTAG instruction is issued by an external master. Various subsystems in the device such as the band gap, power-on-reset circuitry etc can be configured such that they are automatically turned "off" or go into a low power consumption state to save power when the device enters this state. Note that the MachXO3L/LF devices are powered on when in standby mode and all power supplies should remain in the Recommended Operating Conditions.



## **Configuration and Testing**

This section describes the configuration and testing features of the MachXO3L/LF family.

#### IEEE 1149.1-Compliant Boundary Scan Testability

All MachXO3L/LF devices have boundary scan cells that are accessed through an IEEE 1149.1 compliant test access port (TAP). This allows functional testing of the circuit board, on which the device is mounted, through a serial scan path that can access all critical logic nodes. Internal registers are linked internally, allowing test data to be shifted in and loaded directly onto test nodes, or test data to be captured and shifted out for verification. The test access port consists of dedicated I/Os: TDI, TDO, TCK and TMS. The test access port shares its power supply with  $V_{CCIO}$  Bank 0 and can operate with LVCMOS3.3, 2.5, 1.8, 1.5, and 1.2 standards.

For more details on boundary scan test, see AN8066, Boundary Scan Testability with Lattice sysIO Capability and TN1087, Minimizing System Interruption During Configuration Using TransFR Technology.

#### **Device Configuration**

All MachXO3L/LF devices contain two ports that can be used for device configuration. The Test Access Port (TAP), which supports bit-wide configuration and the sysCONFIG port which supports serial configuration through I<sup>2</sup>C or SPI. The TAP supports both the IEEE Standard 1149.1 Boundary Scan specification and the IEEE Standard 1532 In-System Configuration specification. There are various ways to configure a MachXO3L/LF device:

- 1. Internal NVCM/Flash Download
- 2. JTAG
- 3. Standard Serial Peripheral Interface (Master SPI mode) interface to boot PROM memory
- 4. System microprocessor to drive a serial slave SPI port (SSPI mode)
- 5. Standard I<sup>2</sup>C Interface to system microprocessor

Upon power-up, the configuration SRAM is ready to be configured using the selected sysCONFIG port. Once a configuration port is selected, it will remain active throughout that configuration cycle. The IEEE 1149.1 port can be activated any time after power-up by sending the appropriate command through the TAP port. Optionally the device can run a CRC check upon entering the user mode. This will ensure that the device was configured correctly.

The sysCONFIG port has 10 dual-function pins which can be used as general purpose I/Os if they are not required for configuration. See TN1279, MachXO3 Programming and Configuration Usage Guide for more information about using the dual-use pins as general purpose I/Os.

Lattice design software uses proprietary compression technology to compress bit-streams for use in MachXO3L/ LF devices. Use of this technology allows Lattice to provide a lower cost solution. In the unlikely event that this technology is unable to compress bitstreams to fit into the amount of on-chip NVCM/Flash, there are a variety of techniques that can be utilized to allow the bitstream to fit in the on-chip NVCM/Flash. For more details, refer to TN1279, MachXO3 Programming and Configuration Usage Guide.

The Test Access Port (TAP) has five dual purpose pins (TDI, TDO, TMS, TCK and JTAGENB). These pins are dual function pins - TDI, TDO, TMS and TCK can be used as general purpose I/O if desired. For more details, refer to TN1279, MachXO3 Programming and Configuration Usage Guide.

#### TransFR (Transparent Field Reconfiguration)

TransFR is a unique Lattice technology that allows users to update their logic in the field without interrupting system operation using a simple push-button solution. For more details refer to TN1087, Minimizing System Interruption During Configuration Using TransFR Technology for details.



## **DC Electrical Characteristics**

| Symbol                                            | Parameter                                   | Condition                                                                                 | Min.                     | Тур. | Max.                     | Units |
|---------------------------------------------------|---------------------------------------------|-------------------------------------------------------------------------------------------|--------------------------|------|--------------------------|-------|
|                                                   |                                             | Clamp OFF and $V_{CCIO} < V_{IN} < V_{IH}$ (MAX)                                          |                          |      | +175                     | μΑ    |
|                                                   |                                             | Clamp OFF and $V_{IN} = V_{CCIO}$                                                         | -10                      | —    | 10                       | μΑ    |
| I <sub>IL</sub> , I <sub>IH</sub> <sup>1, 4</sup> | Input or I/O Leakage                        | Clamp OFF and V <sub>CCIO</sub> - 0.97 V < V <sub>IN</sub> < V <sub>CCIO</sub>            | -175                     | _    | —                        | μA    |
|                                                   |                                             | Clamp OFF and 0 V < $V_{IN}$ < $V_{CCIO}$ - 0.97 V                                        | _                        |      | 10                       | μΑ    |
|                                                   |                                             | Clamp OFF and V <sub>IN</sub> = GND                                                       | _                        |      | 10                       | μΑ    |
|                                                   |                                             | Clamp ON and 0 V < $V_{IN}$ < $V_{CCIO}$                                                  |                          |      | 10                       | μΑ    |
| I <sub>PU</sub>                                   | I/O Active Pull-up Current                  | 0 < V <sub>IN</sub> < 0.7 V <sub>CCIO</sub>                                               | -30                      |      | -309                     | μΑ    |
| I <sub>PD</sub>                                   | I/O Active Pull-down<br>Current             | V <sub>IL</sub> (MAX) < V <sub>IN</sub> < V <sub>CCIO</sub>                               | 30                       | —    | 305                      | μA    |
| I <sub>BHLS</sub>                                 | Bus Hold Low sustaining<br>current          | $V_{IN} = V_{IL} (MAX)$                                                                   | 30                       | —    | —                        | μA    |
| I <sub>BHHS</sub>                                 | Bus Hold High sustaining<br>current         | V <sub>IN</sub> = 0.7V <sub>CCIO</sub>                                                    | -30                      | _    | _                        | μΑ    |
| I <sub>BHLO</sub>                                 | Bus Hold Low Overdrive<br>current           | $0 \leq V_{IN} \leq V_{CCIO}$                                                             | _                        | —    | 305                      | μΑ    |
| І <sub>внно</sub>                                 | Bus Hold High Overdrive<br>current          | $0 \leq V_{IN} \leq V_{CCIO}$                                                             | _                        | _    | -309                     | μΑ    |
| V <sub>BHT</sub> <sup>3</sup>                     | Bus Hold Trip Points                        |                                                                                           | V <sub>IL</sub><br>(MAX) | —    | V <sub>IH</sub><br>(MIN) | V     |
| C1                                                | I/O Capacitance <sup>2</sup>                | $V_{CCIO} = 3.3 V, 2.5 V, 1.8 V, 1.5 V, 1.2 V, V_{CC} = Typ., V_{IO} = 0 to V_{IH} (MAX)$ | 3                        | 5    | 9                        | pf    |
| C2                                                | Dedicated Input<br>Capacitance <sup>2</sup> | $V_{CCIO} = 3.3 V, 2.5 V, 1.8 V, 1.5 V, 1.2 V, V_{CC} = Typ., V_{IO} = 0 to V_{IH} (MAX)$ | 3                        | 5.5  | 7                        | pf    |
|                                                   |                                             | V <sub>CCIO</sub> = 3.3 V, Hysteresis = Large                                             | _                        | 450  | —                        | mV    |
|                                                   |                                             | V <sub>CCIO</sub> = 2.5 V, Hysteresis = Large                                             |                          | 250  | —                        | mV    |
|                                                   |                                             | V <sub>CCIO</sub> = 1.8 V, Hysteresis = Large                                             |                          | 125  | —                        | mV    |
| V                                                 | Hysteresis for Schmitt                      | V <sub>CCIO</sub> = 1.5 V, Hysteresis = Large                                             | _                        | 100  | _                        | mV    |
| VHYST                                             | Trigger Inputs <sup>5</sup>                 | V <sub>CCIO</sub> = 3.3 V, Hysteresis = Small                                             | _                        | 250  | _                        | mV    |
|                                                   |                                             | V <sub>CCIO</sub> = 2.5 V, Hysteresis = Small                                             | _                        | 150  | _                        | mV    |
|                                                   |                                             | V <sub>CCIO</sub> = 1.8 V, Hysteresis = Small                                             | —                        | 60   | —                        | mV    |
|                                                   |                                             | V <sub>CCIO</sub> = 1.5 V, Hysteresis = Small                                             | _                        | 40   | —                        | mV    |

1. Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output driver tri-stated. It is not measured with the output driver active. Bus maintenance circuits are disabled.

2. T<sub>A</sub> 25 °C, f = 1.0 MHz.

3. Please refer to V<sub>IL</sub> and V<sub>IH</sub> in the sysIO Single-Ended DC Electrical Characteristics table of this document.

 When V<sub>IH</sub> is higher than V<sub>CCIO</sub>, a transient current typically of 30 ns in duration or less with a peak current of 6mA can occur on the high-tolow transition. For true LVDS output pins in MachXO3L/LF devices, V<sub>IH</sub> must be less than or equal to V<sub>CCIO</sub>.

5. With bus keeper circuit turned on. For more details, refer to TN1280, MachXO3 sysIO Usage Guide.



# MachXO3L/LF External Switching Characteristics – C/E Devices<sup>1, 2, 3, 4, 5, 6, 10</sup>

|                                    |                                               |                         | -6 -5 |      | 5     |      |       |
|------------------------------------|-----------------------------------------------|-------------------------|-------|------|-------|------|-------|
| Parameter                          | Description                                   | Device                  | Min.  | Max. | Min.  | Max. | Units |
| Clocks                             |                                               |                         |       |      |       |      |       |
| Primary Clo                        | cks                                           |                         |       |      |       |      | -     |
| f <sub>MAX_PRI</sub> <sup>7</sup>  | Frequency for Primary Clock Tree              | All MachXO3L/LF devices | _     | 388  | _     | 323  | MHz   |
| t <sub>W_PRI</sub>                 | Clock Pulse Width for Primary Clock           | All MachXO3L/LF devices | 0.5   |      | 0.6   |      | ns    |
|                                    |                                               | MachXO3L/LF-1300        |       | 867  | _     | 897  | ps    |
|                                    |                                               | MachXO3L/LF-2100        |       | 867  |       | 897  | ps    |
| t <sub>SKEW_PRI</sub>              | Primary Clock Skew Within a Device            | MachXO3L/LF-4300        | _     | 865  | _     | 892  | ps    |
|                                    |                                               | MachXO3L/LF-6900        | _     | 902  | _     | 942  | ps    |
|                                    |                                               | MachXO3L/LF-9400        | _     | 908  | _     | 950  | ps    |
| Edge Clock                         |                                               |                         |       |      |       |      |       |
| f <sub>MAX_EDGE</sub> <sup>7</sup> | Frequency for Edge Clock                      | MachXO3L/LF             |       | 400  | _     | 333  | MHz   |
| Pin-LUT-Pin                        | Propagation Delay                             |                         |       |      |       |      |       |
| t <sub>PD</sub>                    | Best case propagation delay through one LUT-4 | All MachXO3L/LF devices |       | 6.72 |       | 6.96 | ns    |
| General I/O                        | Pin Parameters (Using Primary Clock with      | out PLL)                |       |      |       |      |       |
|                                    |                                               | MachXO3L/LF-1300        | —     | 7.46 | —     | 7.66 | ns    |
|                                    | Clock to Output - PIO Output Register         | MachXO3L/LF-2100        | _     | 7.46 | _     | 7.66 | ns    |
| t <sub>CO</sub>                    |                                               | MachXO3L/LF-4300        | _     | 7.51 |       | 7.71 | ns    |
|                                    |                                               | MachXO3L/LF-6900        | _     | 7.54 |       | 7.75 | ns    |
|                                    |                                               | MachXO3L/LF-9400        | _     | 7.53 |       | 7.83 | ns    |
|                                    |                                               | MachXO3L/LF-1300        | -0.20 | _    | -0.20 |      | ns    |
|                                    |                                               | MachXO3L/LF-2100        | -0.20 | _    | -0.20 |      | ns    |
| t <sub>SU</sub>                    | Clock to Data Setup - PIO Input Register      | MachXO3L/LF-4300        | -0.23 | _    | -0.23 |      | ns    |
|                                    |                                               | MachXO3L/LF-6900        | -0.23 |      | -0.23 |      | ns    |
|                                    |                                               | MachXO3L/LF-9400        | -0.24 |      | -0.24 |      | ns    |
|                                    |                                               | MachXO3L/LF-1300        | 1.89  |      | 2.13  |      | ns    |
|                                    |                                               | MachXO3L/LF-2100        | 1.89  | _    | 2.13  |      | ns    |
| t <sub>H</sub>                     | Clock to Data Hold - PIO Input Register       | MachXO3L/LF-4300        | 1.94  | _    | 2.18  |      | ns    |
|                                    |                                               | MachXO3L/LF-6900        | 1.98  | _    | 2.23  |      | ns    |
|                                    |                                               | MachXO3L/LF-9400        | 1.99  | _    | 2.24  |      | ns    |
|                                    |                                               | MachXO3L/LF-1300        | 1.61  | _    | 1.76  |      | ns    |
|                                    |                                               | MachXO3L/LF-2100        | 1.61  | _    | 1.76  |      | ns    |
| t <sub>SU DEL</sub>                | Clock to Data Setup - PIO Input Register      | MachXO3L/LF-4300        | 1.66  | _    | 1.81  |      | ns    |
|                                    | with Data input Delay                         | MachXO3L/LF-6900        | 1.53  | _    | 1.67  |      | ns    |
|                                    |                                               | MachXO3L/LF-9400        | 1.65  | _    | 1.80  |      | ns    |
|                                    |                                               | MachXO3L/LF-1300        | -0.23 | _    | -0.23 |      | ns    |
|                                    |                                               | MachXO3L/LF-2100        | -0.23 | —    | -0.23 | _    | ns    |
| <sup>t</sup> H DEL                 | Clock to Data Hold - PIO Input Register with  | MachXO3L/LF-4300        | -0.25 | _    | -0.25 | _    | ns    |
|                                    | Input Data Delay                              | MachXO3L/LF-6900        | -0.21 | _    | -0.21 | _    | ns    |
|                                    |                                               | MachXO3L/LF-9400        | -0.24 | _    | -0.24 | _    | ns    |
| f <sub>MAX_IO</sub>                | Clock Frequency of I/O and PFU Register       | All MachXO3L/LF devices | —     | 388  | —     | 323  | MHz   |

#### Over Recommended Operating Conditions



## DC and Switching Characteristics MachXO3 Family Data Sheet

|                        |                                                                   |                  | -6    |      | -5    |      |       |
|------------------------|-------------------------------------------------------------------|------------------|-------|------|-------|------|-------|
| Parameter              | Description                                                       | Device           | Min.  | Max. | Min.  | Max. | Units |
|                        |                                                                   | MachXO3L/LF-1300 | 2.87  |      | 3.18  |      | ns    |
|                        | Clock to Data Setup - PIO Input Register<br>with Data Input Delay | MachXO3L/LF-2100 | 2.87  |      | 3.18  | —    | ns    |
| t <sub>su_delpll</sub> |                                                                   | MachXO3L/LF-4300 | 2.96  |      | 3.28  |      | ns    |
|                        |                                                                   | MachXO3L/LF-6900 | 3.05  |      | 3.35  |      | ns    |
|                        |                                                                   | MachXO3L/LF-9400 | 3.06  |      | 3.37  |      | ns    |
|                        |                                                                   | MachXO3L/LF-1300 | -0.83 |      | -0.83 |      | ns    |
|                        | Clock to Data Hold - PIO Input Register with                      | MachXO3L/LF-2100 | -0.83 |      | -0.83 |      | ns    |
| t <sub>H_DELPLL</sub>  |                                                                   | MachXO3L/LF-4300 | -0.87 |      | -0.87 |      | ns    |
|                        |                                                                   | MachXO3L/LF-6900 | -0.91 |      | -0.91 | —    | ns    |
|                        |                                                                   | MachXO3L/LF-9400 | -0.93 | —    | -0.93 |      | ns    |



#### Figure 3-6. Receiver GDDR71\_RX. Waveforms



Figure 3-7. Transmitter GDDR71\_TX. Waveforms





## sysCONFIG Port Timing Specifications

| Symbol               | Parameter             |                                                         | Min. | Max. | Units |
|----------------------|-----------------------|---------------------------------------------------------|------|------|-------|
| All Configuration Mo | odes                  |                                                         |      |      |       |
| t <sub>PRGM</sub>    | PROGRAMN low p        | ulse accept                                             | 55   | _    | ns    |
| t <sub>PRGMJ</sub>   | PROGRAMN low p        | ulse rejection                                          | _    | 25   | ns    |
| t <sub>INITL</sub>   | INITN low time        | LCMXO3L/LF-640/<br>LCMXO3L/LF-1300                      | —    | 55   | us    |
|                      |                       | LCMXO3L/LF-1300<br>256-Ball Package/<br>LCMXO3L/LF-2100 | _    | 70   | us    |
|                      |                       | LCMXO3L/LF-2100<br>324-Ball Package/<br>LCMXO3-4300     | _    | 105  | us    |
|                      |                       | LCMXO3L/LF-4300<br>400-Ball Package/<br>LCMXO3-6900     | _    | 130  | us    |
|                      |                       | LCMXO3L/LF-9400C                                        | _    | 175  | us    |
| t <sub>DPPINIT</sub> | PROGRAMN low to       | NITN low                                                | _    | 150  | ns    |
| t <sub>DPPDONE</sub> | PROGRAMN low to       | DONE low                                                | _    | 150  | ns    |
| t <sub>IODISS</sub>  | PROGRAMN low to       | o I/O disable                                           | _    | 120  | ns    |
| Slave SPI            |                       |                                                         |      |      |       |
| f <sub>MAX</sub>     | CCLK clock frequer    | псу                                                     |      | 66   | MHz   |
| t <sub>CCLKH</sub>   | CCLK clock pulse v    | CCLK clock pulse width high                             |      | —    | ns    |
| t <sub>CCLKL</sub>   | CCLK clock pulse v    | vidth low                                               | 7.5  | _    | ns    |
| t <sub>STSU</sub>    | CCLK setup time       |                                                         | 2    | _    | ns    |
| t <sub>STH</sub>     | CCLK hold time        |                                                         | 0    | _    | ns    |
| t <sub>STCO</sub>    | CCLK falling edge t   | o valid output                                          | —    | 10   | ns    |
| t <sub>STOZ</sub>    | CCLK falling edge t   | o valid disable                                         | —    | 10   | ns    |
| t <sub>STOV</sub>    | CCLK falling edge t   | o valid enable                                          | —    | 10   | ns    |
| t <sub>SCS</sub>     | Chip select high tim  | ne                                                      | 25   | —    | ns    |
| t <sub>SCSS</sub>    | Chip select setup ti  | me                                                      | 3    | —    | ns    |
| t <sub>SCSH</sub>    | Chip select hold tim  | ne                                                      | 3    | —    | ns    |
| Master SPI           |                       |                                                         |      |      |       |
| f <sub>MAX</sub>     | MCLK clock freque     | ncy                                                     | _    | 133  | MHz   |
| t <sub>MCLKH</sub>   | MCLK clock pulse v    | vidth high                                              | 3.75 | —    | ns    |
| t <sub>MCLKL</sub>   | MCLK clock pulse v    | width low                                               | 3.75 | —    | ns    |
| t <sub>STSU</sub>    | MCLK setup time       |                                                         | 5    | —    | ns    |
| t <sub>STH</sub>     | MCLK hold time        |                                                         | 1    | —    | ns    |
| t <sub>CSSPI</sub>   | INITN high to chip s  | select low                                              | 100  | 200  | ns    |
| t <sub>MCLK</sub>    | INITN high to first M | ICLK edge                                               | 0.75 | 1    | US    |



|                                                        | MachXO3L/LF-9400C |          |          |          |  |  |
|--------------------------------------------------------|-------------------|----------|----------|----------|--|--|
|                                                        | CSFBGA256         | CABGA256 | CABGA400 | CABGA484 |  |  |
| General Purpose IO per Bank                            | •                 |          |          |          |  |  |
| Bank 0                                                 | 50                | 50       | 83       | 95       |  |  |
| Bank 1                                                 | 52                | 52       | 84       | 96       |  |  |
| Bank 2                                                 | 52                | 52       | 84       | 96       |  |  |
| Bank 3                                                 | 16                | 16       | 28       | 36       |  |  |
| Bank 4                                                 | 16                | 16       | 24       | 24       |  |  |
| Bank 5                                                 | 20                | 20       | 32       | 36       |  |  |
| Total General Purpose Single Ended IO                  | 206               | 206      | 335      | 383      |  |  |
| Differential IO per Bank                               | ·                 |          |          |          |  |  |
| Bank 0                                                 | 25                | 25       | 42       | 48       |  |  |
| Bank 1                                                 | 26                | 26       | 42       | 48       |  |  |
| Bank 2                                                 | 26                | 26       | 42       | 48       |  |  |
| Bank 3                                                 | 8                 | 8        | 14       | 18       |  |  |
| Bank 4                                                 | 8                 | 8        | 12       | 12       |  |  |
| Bank 5                                                 | 10                | 10       | 16       | 18       |  |  |
| Total General Purpose Differential IO                  | 103               | 103      | 168      | 192      |  |  |
| Dual Function IO                                       | 37                | 37       | 37       | 45       |  |  |
| Number 7:1 or 8:1 Gearboxes                            | •                 |          |          |          |  |  |
| Number of 7:1 or 8:1 Output Gearbox Available (Bank 0) | 20                | 20       | 22       | 24       |  |  |
| Number of 7:1 or 8:1 Input Gearbox Available (Bank 2)  | 20                | 20       | 22       | 24       |  |  |
| High-speed Differential Outputs                        | •                 |          |          |          |  |  |
| Bank 0                                                 | 20                | 20       | 21       | 24       |  |  |
| VCCIO Pins                                             | ·                 |          |          |          |  |  |
| Bank 0                                                 | 4                 | 4        | 5        | 9        |  |  |
| Bank 1                                                 | 3                 | 4        | 5        | 9        |  |  |
| Bank 2                                                 | 4                 | 4        | 5        | 9        |  |  |
| Bank 3                                                 | 2                 | 1        | 2        | 3        |  |  |
| Bank 4                                                 | 2                 | 2        | 2        | 3        |  |  |
| Bank 5                                                 | 2                 | 1        | 2        | 3        |  |  |
| VCC                                                    | 8                 | 8        | 10       | 12       |  |  |
| GND                                                    | 24                | 24       | 33       | 52       |  |  |
| NC                                                     | 0                 | 1        | 0        | 0        |  |  |
| Reserved for Configuration                             | 1                 | 1        | 1        | 1        |  |  |
| Total Count of Bonded Pins                             | 256               | 256      | 400      | 484      |  |  |



LCMXO3L-9400C-6BG484I

| Part Number           | LUTs | Supply Voltage | Speed | Package             | Leads | Temp. |
|-----------------------|------|----------------|-------|---------------------|-------|-------|
| LCMXO3L-6900E-5MG256C | 6900 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3L-6900E-6MG256C | 6900 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3L-6900E-5MG256I | 6900 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3L-6900E-6MG256I | 6900 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3L-6900E-5MG324C | 6900 | 1.2 V          | 5     | Halogen-Free csfBGA | 324   | COM   |
| LCMXO3L-6900E-6MG324C | 6900 | 1.2 V          | 6     | Halogen-Free csfBGA | 324   | COM   |
| LCMXO3L-6900E-5MG324I | 6900 | 1.2 V          | 5     | Halogen-Free csfBGA | 324   | IND   |
| LCMXO3L-6900E-6MG324I | 6900 | 1.2 V          | 6     | Halogen-Free csfBGA | 324   | IND   |
| LCMXO3L-6900C-5BG256C | 6900 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3L-6900C-6BG256C | 6900 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3L-6900C-5BG256I | 6900 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3L-6900C-6BG256I | 6900 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3L-6900C-5BG324C | 6900 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 324   | COM   |
| LCMXO3L-6900C-6BG324C | 6900 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 324   | COM   |
| LCMXO3L-6900C-5BG324I | 6900 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 324   | IND   |
| LCMXO3L-6900C-6BG324I | 6900 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 324   | IND   |
| LCMXO3L-6900C-5BG400C | 6900 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 400   | COM   |
| LCMXO3L-6900C-6BG400C | 6900 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 400   | COM   |
| LCMXO3L-6900C-5BG400I | 6900 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 400   | IND   |
| LCMXO3L-6900C-6BG400I | 6900 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 400   | IND   |
|                       | Γ    |                |       | Γ                   | I     | I     |
| Part Number           | LUTs | Supply Voltage | Speed | Package             | Leads | Temp. |
| LCMXO3L-9400E-5MG256C | 9400 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3L-9400E-6MG256C | 9400 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3L-9400E-5MG256I | 9400 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3L-9400E-6MG256I | 9400 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3L-9400C-5BG256C | 9400 | 2.5 V/3.3 V    | 5     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3L-9400C-6BG256C | 9400 | 2.5 V/3.3 V    | 6     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3L-9400C-5BG256I | 9400 | 2.5 V/3.3 V    | 5     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3L-9400C-6BG256I | 9400 | 2.5 V/3.3 V    | 6     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3L-9400C-5BG400C | 9400 | 2.5 V/3.3 V    | 5     | Halogen-Free caBGA  | 400   | COM   |
| LCMXO3L-9400C-6BG400C | 9400 | 2.5 V/3.3 V    | 6     | Halogen-Free caBGA  | 400   | COM   |
| LCMXO3L-9400C-5BG4001 | 9400 | 2.5 V/3.3 V    | 5     | Halogen-Free caBGA  | 400   | IND   |
| LCMXO3L-9400C-6BG400I | 9400 | 2.5 V/3.3 V    | 6     | Halogen-Free caBGA  | 400   | IND   |
| LCMXO3L-9400C-5BG484C | 9400 | 2.5 V/3.3 V    | 5     | Halogen-Free caBGA  | 484   | COM   |
| LCMXO3L-9400C-6BG484C | 9400 | 2.5 V/3.3 V    | 6     | Halogen-Free caBGA  | 484   | COM   |
| LCMXO3L-9400C-5BG484I | 9400 | 2.5 V/3.3 V    | 5     | Halogen-Free caBGA  | 484   | IND   |

2.5 V/3.3 V

6

Halogen-Free caBGA

484

IND

9400



# MachXO3LF Ultra Low Power Commercial and Industrial Grade Devices, Halogen Free (RoHS) Packaging

| Part Number           | LUTs   | Supply Voltage | Speed | Package             | Leads  | Temp. |
|-----------------------|--------|----------------|-------|---------------------|--------|-------|
| LCMXO3LF-640E-5MG121C | 640    | 1.2 V          | 5     | Halogen-Free csfBGA | 121    | COM   |
| LCMXO3LF-640E-6MG121C | 640    | 1.2 V          | 6     | Halogen-Free csfBGA | 121    | COM   |
| LCMXO3LF-640E-5MG1211 | 640    | 1.2 V          | 5     | Halogen-Free csfBGA | 121    | IND   |
| LCMXO3LF-640E-6MG121I | 640    | 1.2 V          | 6     | Halogen-Free csfBGA | 121    | IND   |
|                       |        |                |       |                     |        |       |
| Part Number           | l IITe | Supply Voltage | Sneed | Package             | abea I | Tomn  |

| Part Number                | LUTs | Supply Voltage | Speed | Package             | Leads | Temp. |
|----------------------------|------|----------------|-------|---------------------|-------|-------|
| LCMXO3LF-1300E-5UWG36CTR   | 1300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 36    | COM   |
| LCMXO3LF-1300E-5UWG36CTR50 | 1300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 36    | COM   |
| LCMXO3LF-1300E-5UWG36CTR1K | 1300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 36    | COM   |
| LCMXO3LF-1300E-5UWG36ITR   | 1300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 36    | IND   |
| LCMXO3LF-1300E-5UWG36ITR50 | 1300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 36    | IND   |
| LCMXO3LF-1300E-5UWG36ITR1K | 1300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 36    | IND   |
| LCMXO3LF-1300E-5MG121C     | 1300 | 1.2 V          | 5     | Halogen-Free csfBGA | 121   | COM   |
| LCMXO3LF-1300E-6MG121C     | 1300 | 1.2 V          | 6     | Halogen-Free csfBGA | 121   | COM   |
| LCMXO3LF-1300E-5MG121I     | 1300 | 1.2 V          | 5     | Halogen-Free csfBGA | 121   | IND   |
| LCMXO3LF-1300E-6MG121I     | 1300 | 1.2 V          | 6     | Halogen-Free csfBGA | 121   | IND   |
| LCMXO3LF-1300E-5MG256C     | 1300 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3LF-1300E-6MG256C     | 1300 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3LF-1300E-5MG256I     | 1300 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3LF-1300E-6MG256I     | 1300 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3LF-1300C-5BG256C     | 1300 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3LF-1300C-6BG256C     | 1300 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3LF-1300C-5BG256I     | 1300 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3LF-1300C-6BG256I     | 1300 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 256   | IND   |

| Part Number                | LUTs | Supply Voltage | Speed | Package             | Leads | Temp. |
|----------------------------|------|----------------|-------|---------------------|-------|-------|
| LCMXO3LF-2100E-5UWG49CTR   | 2100 | 1.2 V          | 5     | Halogen-Free WLCSP  | 49    | COM   |
| LCMXO3LF-2100E-5UWG49CTR50 | 2100 | 1.2 V          | 5     | Halogen-Free WLCSP  | 49    | COM   |
| LCMXO3LF-2100E-5UWG49CTR1K | 2100 | 1.2 V          | 5     | Halogen-Free WLCSP  | 49    | COM   |
| LCMXO3LF-2100E-5UWG49ITR   | 2100 | 1.2 V          | 5     | Halogen-Free WLCSP  | 49    | IND   |
| LCMXO3LF-2100E-5UWG49ITR50 | 2100 | 1.2 V          | 5     | Halogen-Free WLCSP  | 49    | IND   |
| LCMXO3LF-2100E-5UWG49ITR1K | 2100 | 1.2 V          | 5     | Halogen-Free WLCSP  | 49    | IND   |
| LCMXO3LF-2100E-5MG121C     | 2100 | 1.2 V          | 5     | Halogen-Free csfBGA | 121   | COM   |
| LCMXO3LF-2100E-6MG121C     | 2100 | 1.2 V          | 6     | Halogen-Free csfBGA | 121   | COM   |
| LCMXO3LF-2100E-5MG121I     | 2100 | 1.2 V          | 5     | Halogen-Free csfBGA | 121   | IND   |
| LCMXO3LF-2100E-6MG121I     | 2100 | 1.2 V          | 6     | Halogen-Free csfBGA | 121   | IND   |
| LCMXO3LF-2100E-5MG256C     | 2100 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3LF-2100E-6MG256C     | 2100 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3LF-2100E-5MG256I     | 2100 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3LF-2100E-6MG256I     | 2100 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3LF-2100E-5MG324C     | 2100 | 1.2 V          | 5     | Halogen-Free csfBGA | 324   | COM   |
| LCMXO3LF-2100E-6MG324C     | 2100 | 1.2 V          | 6     | Halogen-Free csfBGA | 324   | COM   |
| LCMXO3LF-2100E-5MG324I     | 2100 | 1.2 V          | 5     | Halogen-Free csfBGA | 324   | IND   |



# MachXO3 Family Data Sheet Supplemental Information

#### January 2016

Advance Data Sheet DS1047

### For Further Information

A variety of technical notes for the MachXO3 family are available on the Lattice web site.

- TN1282, MachXO3 sysCLOCK PLL Design and Usage Guide
- TN1281, Implementing High-Speed Interfaces with MachXO3 Devices
- TN1280, MachXO3 sysIO Usage Guide
- TN1279, MachXO3 Programming and Configuration Usage Guide
- TN1074, PCB Layout Recommendations for BGA Packages
- TN1087, Minimizing System Interruption During Configuration Using TransFR Technology
- AN8066, Boundary Scan Testability with Lattice sysIO Capability
- MachXO3 Device Pinout Files
- Thermal Management document
- Lattice design tools

© 2016 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



| Date       | Version | Section                                                                                                                                                                                      | Change Summary                                                                                                                                                                                                                                                                            |
|------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| April 2016 | 1.6     | Introduction                                                                                                                                                                                 | Updated Features section.<br>— Revised logic density range and IO to LUT ratio under Flexible Archi-<br>tecture.<br>— Revised 0.8 mm pitch information under Advanced Packaging.<br>— Added MachXO3L-9400/MachXO3LF-9400 information to Table 1-1,<br>MachXO3L/LF Family Selection Guide. |
|            |         |                                                                                                                                                                                              | Updated Introduction section.<br>— Changed density from 6900 to 9400 LUTs.<br>— Changed caBGA packaging to 19 x 19 mm.                                                                                                                                                                    |
|            |         | Architecture                                                                                                                                                                                 | Updated Architecture Overview section.<br>— Changed statement to "All logic density devices in this family"<br>— Updated Figure 2-2 heading and notes.                                                                                                                                    |
|            |         |                                                                                                                                                                                              | Updated sysCLOCK Phase Locked Loops (PLLs) section.<br>— Changed statement to "All MachXO3L/LF devices have one or more<br>sysCLOCK PLL."                                                                                                                                                 |
|            |         |                                                                                                                                                                                              | Updated Programmable I/O Cells (PIC) section.<br>— Changed statement to "All PIO pairs can implement differential receivers."                                                                                                                                                             |
|            |         |                                                                                                                                                                                              | Updated sysIO Buffer Banks section. Updated Figure 2-5 heading.                                                                                                                                                                                                                           |
|            |         |                                                                                                                                                                                              | Updated Device Configuration section. Added Password and Soft Error Correction.                                                                                                                                                                                                           |
|            |         | DC and Switching<br>Characteristics                                                                                                                                                          | Updated Static Supply Current – C/E Devices section. Added LCMXO3L/<br>LF-9400C and LCMXO3L/LF-9400E devices.                                                                                                                                                                             |
|            |         | Updated Programming and Erase Supply Current – C/E Devices section.<br>— Added LCMXO3L/LF-9400C and LCMXO3L/LF-9400E devices.<br>— Changed LCMXO3L/LF-640E and LCMXO3L/LF-1300E Typ. values. |                                                                                                                                                                                                                                                                                           |
|            |         |                                                                                                                                                                                              | Updated MachXO3L/LF External Switching Characteristics – C/E<br>Devices section. Added MachXO3L/LF-9400 devices.                                                                                                                                                                          |
|            |         |                                                                                                                                                                                              | Updated NVCM/Flash Download Time section. Added LCMXO3L/LF-<br>9400C device.                                                                                                                                                                                                              |
|            |         |                                                                                                                                                                                              | Updated sysCONFIG Port Timing Specifications section.<br>— Added LCMXO3L/LF-9400C device.<br>— Changed t <sub>INITL</sub> units to from ns to us.<br>— Changed t <sub>DPPINIT</sub> and t <sub>DPPDONE</sub> Max. values are per PCN#03A-16.                                              |
|            |         | Pinout Information                                                                                                                                                                           | Updated Pin Information Summary section. Added LCMXO3L/LF-9400C device.                                                                                                                                                                                                                   |
|            |         | Ordering Information                                                                                                                                                                         | Updated MachXO3 Part Number Description section.<br>— Added 9400 = 9400 LUTs.<br>— Added BG484 package.                                                                                                                                                                                   |
|            |         |                                                                                                                                                                                              | Updated MachXO3L Ultra Low Power Commercial and Industrial Grade Devices, Halogen Free (RoHS) Packaging section. Added LCMXO3L-9400C part numbers.                                                                                                                                        |
|            |         |                                                                                                                                                                                              | Updated MachXO3LF Ultra Low Power Commercial and Industrial Grade Devices, Halogen Free (RoHS) Packaging section. Added LCMXO3L-9400C part numbers.                                                                                                                                       |



| Date           | Version | Section                             | Change Summary                                                                                                                                                        |  |
|----------------|---------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| September 2015 | 1.5     | DC and Switching<br>Characteristics | Updated the MIPI D-PHY Emulation section. Revised Table 3-5, MIPI D-<br>PHY Output DC Conditions.<br>— Revised RL Typ. value.<br>— Revised RH description and values. |  |
|                |         |                                     | Updated the Maximum sysIO Buffer Performance section. Revised MIPI Max. Speed value.                                                                                  |  |
|                |         |                                     | Updated the MachXO3L/LF External Switching Characteristics – C/E Devices section. Added footnotes 14 and 15.                                                          |  |
| August 2015    | 1.4     | Architecture                        | Updated the Device Configuration section. Added JTAGENB to TAP dual purpose pins.                                                                                     |  |
|                |         | Ordering Information                | Updated the top side markings section to indicate the use of LMXO3LF for the LCMXO3LF device.                                                                         |  |
| March 2015     | 1.3     | All                                 | General update. Added MachXO3LF devices.                                                                                                                              |  |
| October 2014   | 1.2     | Introduction                        | Updated Table 1-1, MachXO3L Family Selection Guide. Revised XO3L-<br>2100 and XO3L-4300 IO for 324-ball csfBGA package.                                               |  |
|                |         | Architecture                        | Updated the Dual Boot section. Corrected information on where the pri-<br>mary bitstream and the golden image must reside.                                            |  |
|                |         | Pinout Information                  | Updated the Pin Information Summary section.                                                                                                                          |  |
|                |         |                                     | Changed General Purpose IO Bank 5 values for MachXO3L-2100 and MachXO3L-4300 CSFBGA 324 package.                                                                      |  |
|                |         |                                     | Changed Number 7:1 or 8:1 Gearboxes for MachXO3L-640 and MachXO3L-1300.                                                                                               |  |
|                |         |                                     | Removed DQS Groups (Bank 1) section.                                                                                                                                  |  |
|                |         |                                     | Changed VCCIO Pins Bank 1 values for MachXO3L-1300, MachXO3L-<br>2100, MachXO3L-4300 and MachXO3L-6900 CSFBGA 256 package.                                            |  |
|                |         |                                     | Changed GND values for MachXO3L-1300, MachXO3L-2100,<br>MachXO3L-4300 and MachXO3L-6900 CSFBGA 256 package.                                                           |  |
|                |         |                                     | Changed NC values for MachXO3L-2100 and MachXO3L-4300 CSF-<br>BGA 324 package.                                                                                        |  |
|                |         | DC and Switching<br>Characteristics | Updated the BLVDS section. Changed output impedance nominal values in Table 3-2, BLVDS DC Condition.                                                                  |  |
|                |         |                                     | Updated the LVPECL section. Changed output impedance nominal value in Table 3-3, LVPECL DC Condition.                                                                 |  |
|                |         |                                     | Updated the sysCONFIG Port Timing Specifications section. Updated INITN low time values.                                                                              |  |
| July 2014      | 1.1     | DC and Switching<br>Characteristics | Updated the Static Supply Current – C/E Devices section. Added devices.                                                                                               |  |
|                |         |                                     | Updated the Programming and Erase Supply Current – C/E Device section. Added devices.                                                                                 |  |
|                |         |                                     | Updated the sysIO Single-Ended DC Electrical Characteristics section. Revised footnote 4.                                                                             |  |
|                |         |                                     | Added the NVCM Download Time section.                                                                                                                                 |  |
|                |         |                                     | Updated the Typical Building Block Function Performance – C/E Devices section. Added information to footnote.                                                         |  |
|                |         | Pinout Information                  | Updated the Pin Information Summary section.                                                                                                                          |  |
|                |         | Ordering Information                | Updated the MachXO3L Part Number Description section. Added packages.                                                                                                 |  |
|                |         |                                     | Updated the Ordering Information section. General update.                                                                                                             |  |