# E · / Fattice Semiconductor Corporation - <u>LCMXO3L-4300C-5BG256I Datasheet</u>



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                           |
|--------------------------------|----------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 540                                                                              |
| Number of Logic Elements/Cells | 4320                                                                             |
| Total RAM Bits                 | 94208                                                                            |
| Number of I/O                  | 206                                                                              |
| Number of Gates                | -                                                                                |
| Voltage - Supply               | 2.375V ~ 3.465V                                                                  |
| Mounting Type                  | Surface Mount                                                                    |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                               |
| Package / Case                 | 256-LFBGA                                                                        |
| Supplier Device Package        | 256-CABGA (14x14)                                                                |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo3l-4300c-5bg256i |
|                                |                                                                                  |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# MachXO3 Family Data Sheet Introduction

#### January 2016

#### **Features**

#### Solutions

- Smallest footprint, lowest power, high data throughput bridging solutions for mobile applications
- Optimized footprint, logic density, IO count, IO performance devices for IO management and logic applications
- High IO/logic, lowest cost/IO, high IO devices for IO expansion applications

#### ■ Flexible Architecture

- Logic Density ranging from 640 to 9.4K LUT4
- High IO to LUT ratio with up to 384 IO pins

#### Advanced Packaging

- 0.4 mm pitch: 1K to 4K densities in very small footprint WLCSP (2.5 mm x 2.5 mm to 3.8 mm x 3.8 mm) with 28 to 63 IOs
- 0.5 mm pitch: 640 to 6.9K LUT densities in 6 mm x 6 mm to 10 mm x 10 mm BGA packages with up to 281 IOs
- 0.8 mm pitch: 1K to 9.4K densities with up to 384 IOs in BGA packages

#### Pre-Engineered Source Synchronous I/O

- DDR registers in I/O cells
- Dedicated gearing logic
- 7:1 Gearing for Display I/Os
- Generic DDR, DDRx2, DDRx4

#### High Performance, Flexible I/O Buffer

- Programmable sysIO<sup>™</sup> buffer supports wide range of interfaces:
  - LVCMOS 3.3/2.5/1.8/1.5/1.2
  - LVTTL
  - LVDS, Bus-LVDS, MLVDS, LVPECL
  - MIPI D-PHY Emulated
  - Schmitt trigger inputs, up to 0.5 V hysteresis
- Ideal for IO bridging applications
- I/Os support hot socketing
- On-chip differential termination
- Programmable pull-up or pull-down mode

#### ■ Flexible On-Chip Clocking

- · Eight primary clocks
- Up to two edge clocks for high-speed I/O interfaces (top and bottom sides only)
- Up to two analog PLLs per device with fractional-n frequency synthesis
  - Wide input frequency range (7 MHz to 400 MHz)
- Non-volatile, Multi-time Programmable
  - Instant-on
    - Powers up in microseconds
    - · Optional dual boot with external SPI memory
    - Single-chip, secure solution
    - Programmable through JTAG, SPI or I<sup>2</sup>C
    - MachXO3L includes multi-time programmable NVCM
    - MachXO3LF infinitely reconfigurable Flash

       Supports background programming of non-volatile memory

#### ■ TransFR Reconfiguration

In-field logic update while IO holds the system state

#### Enhanced System Level Support

- On-chip hardened functions: SPI, I<sup>2</sup>C, timer/ counter
- On-chip oscillator with 5.5% accuracy
- Unique TraceID for system tracking
- Single power supply with extended operating range
- IEEE Standard 1149.1 boundary scan
- IEEE 1532 compliant in-system programming

#### Applications

- Consumer Electronics
- Compute and Storage
- Wireless Communications
- Industrial Control Systems
- Automotive System

#### Low Cost Migration Path

- Migration from the Flash based MachXO3LF to the NVCM based MachXO3L
- · Pin compatible and equivalent timing

© 2016 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.

#### Advance Data Sheet DS1047



# **PFU Blocks**

The core of the MachXO3L/LF device consists of PFU blocks, which can be programmed to perform logic, arithmetic, distributed RAM and distributed ROM functions. Each PFU block consists of four interconnected slices numbered 0 to 3 as shown in Figure 2-3. Each slice contains two LUTs and two registers. There are 53 inputs and 25 outputs associated with each PFU block.

#### Figure 2-3. PFU Block Diagram



#### Slices

Slices 0-3 contain two LUT4s feeding two registers. Slices 0-2 can be configured as distributed memory. Table 2-1 shows the capability of the slices in PFU blocks along with the operation modes they enable. In addition, each PFU contains logic that allows the LUTs to be combined to perform functions such as LUT5, LUT6, LUT7 and LUT8. The control logic performs set/reset functions (programmable as synchronous/ asynchronous), clock select, chip-select and wider RAM/ROM functions.

#### Table 2-1. Resources and Modes Available per Slice

|         | PFU Block               |                         |  |  |  |
|---------|-------------------------|-------------------------|--|--|--|
| Slice   | Resources               | Modes                   |  |  |  |
| Slice 0 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM |  |  |  |
| Slice 1 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM |  |  |  |
| Slice 2 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM |  |  |  |
| Slice 3 | 2 LUT4s and 2 Registers | Logic, Ripple, ROM      |  |  |  |

Figure 2-4 shows an overview of the internal logic of the slice. The registers in the slice can be configured for positive/negative and edge triggered or level sensitive clocks. All slices have 15 inputs from routing and one from the carry-chain (from the adjacent slice or PFU). There are seven outputs: six for routing and one to carry-chain (to the adjacent PFU). Table 2-2 lists the signals associated with Slices 0-3.



#### Figure 2-4. Slice Diagram



For Slices 0 and 1, memory control signals are generated from Slice 2 as follows:

- WCK is CLK
   WRE is from LSR
- DI[3:2] for Slice 1 and DI[1:0] for Slice 0 data from Slice 2
- WAD [A:D] is a 4-bit address from slice 2 LUT input

 Table 2-2. Slice Signal Descriptions

| Function | Туре             | Signal Names   | Description                                                          |
|----------|------------------|----------------|----------------------------------------------------------------------|
| Input    | Data signal      | A0, B0, C0, D0 | Inputs to LUT4                                                       |
| Input    | Data signal      | A1, B1, C1, D1 | Inputs to LUT4                                                       |
| Input    | Multi-purpose    | M0/M1          | Multi-purpose input                                                  |
| Input    | Control signal   | CE             | Clock enable                                                         |
| Input    | Control signal   | LSR            | Local set/reset                                                      |
| Input    | Control signal   | CLK            | System clock                                                         |
| Input    | Inter-PFU signal | FCIN           | Fast carry in <sup>1</sup>                                           |
| Output   | Data signals     | F0, F1         | LUT4 output register bypass signals                                  |
| Output   | Data signals     | Q0, Q1         | Register outputs                                                     |
| Output   | Data signals     | OFX0           | Output of a LUT5 MUX                                                 |
| Output   | Data signals     | OFX1           | Output of a LUT6, LUT7, LUT8 <sup>2</sup> MUX depending on the slice |
| Output   | Inter-PFU signal | FCO            | Fast carry out <sup>1</sup>                                          |

1. See Figure 2-3 for connection details.

2. Requires two PFUs.



#### Figure 2-6. Secondary High Fanout Nets for MachXO3L/LF Devices



#### sysCLOCK Phase Locked Loops (PLLs)

The sysCLOCK PLLs provide the ability to synthesize clock frequencies. All MachXO3L/LF devices have one or more sysCLOCK PLL. CLKI is the reference frequency input to the PLL and its source can come from an external I/O pin or from internal routing. CLKFB is the feedback signal to the PLL which can come from internal routing or an external I/O pin. The feedback divider is used to multiply the reference frequency and thus synthesize a higher frequency clock output.

The MachXO3L/LF sysCLOCK PLLs support high resolution (16-bit) fractional-N synthesis. Fractional-N frequency synthesis allows the user to generate an output clock which is a non-integer multiple of the input frequency. For more information about using the PLL with Fractional-N synthesis, please see TN1282, MachXO3 sysCLOCK PLL Design and Usage Guide.

Each output has its own output divider, thus allowing the PLL to generate different frequencies for each output. The output dividers can have a value from 1 to 128. The output dividers may also be cascaded together to generate low frequency clocks. The CLKOP, CLKOS, CLKOS2, and CLKOS3 outputs can all be used to drive the MachXO3L/LF clock distribution network directly or general purpose routing resources can be used.

The LOCK signal is asserted when the PLL determines it has achieved lock and de-asserted if a loss of lock is detected. A block diagram of the PLL is shown in Figure 2-7.

The setup and hold times of the device can be improved by programming a phase shift into the CLKOS, CLKOS2, and CLKOS3 output clocks which will advance or delay the output clock with reference to the CLKOP output clock.



### Input Gearbox

Each PIC on the bottom edge has a built-in 1:8 input gearbox. Each of these input gearboxes may be programmed as a 1:7 de-serializer or as one IDDRX4 (1:8) gearbox or as two IDDRX2 (1:4) gearboxes. Table 2-9 shows the gearbox signals.

#### Table 2-9. Input Gearbox Signal List

| Name      | I/O Type | Description                                                                                                                                                |
|-----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D         | Input    | High-speed data input after programmable delay in PIO A input register block                                                                               |
| ALIGNWD   | Input    | Data alignment signal from device core                                                                                                                     |
| SCLK      | Input    | Slow-speed system clock                                                                                                                                    |
| ECLK[1:0] | Input    | High-speed edge clock                                                                                                                                      |
| RST       | Input    | Reset                                                                                                                                                      |
| Q[7:0]    | Output   | Low-speed data to device core:<br>Video RX(1:7): Q[6:0]<br>GDDRX4(1:8): Q[7:0]<br>GDDRX2(1:4)(IOL-A): Q4, Q5, Q6, Q7<br>GDDRX2(1:4)(IOL-C): Q0, Q1, Q2, Q3 |

These gearboxes have three stage pipeline registers. The first stage registers sample the high-speed input data by the high-speed edge clock on its rising and falling edges. The second stage registers perform data alignment based on the control signals UPDATE and SEL0 from the control block. The third stage pipeline registers pass the data to the device core synchronized to the low-speed system clock. Figure 2-13 shows a block diagram of the input gearbox.



#### Figure 2-13. Input Gearbox



More information on the input gearbox is available in TN1281, Implementing High-Speed Interfaces with MachXO3 Devices.



Table 2-11 shows the I/O standards (together with their supply and reference voltages) supported by the MachXO3L/LF devices. For further information on utilizing the sysIO buffer to support a variety of standards please see TN1280, MachXO3 sysIO Usage Guide.

#### Table 2-11. Supported Input Standards

|                            |       | VCCIO (Typ.) |       |       |       |
|----------------------------|-------|--------------|-------|-------|-------|
| Input Standard             | 3.3 V | 2.5 V        | 1.8 V | 1.5 V | 1.2 V |
| Single-Ended Interfaces    |       |              |       |       |       |
| LVTTL                      | Yes   |              |       |       |       |
| LVCMOS33                   | Yes   |              |       |       |       |
| LVCMOS25                   |       | Yes          |       |       |       |
| LVCMOS18                   |       |              | Yes   |       |       |
| LVCMOS15                   |       |              |       | Yes   |       |
| LVCMOS12                   |       |              |       |       | Yes   |
| PCI                        | Yes   |              |       |       |       |
| Differential Interfaces    |       | •            |       |       |       |
| LVDS                       | Yes   | Yes          |       |       |       |
| BLVDS, MLVDS, LVPECL, RSDS | Yes   | Yes          |       |       |       |
| MIPI <sup>1</sup>          | Yes   | Yes          |       |       |       |
| LVTTLD                     | Yes   |              |       |       |       |
| LVCMOS33D                  | Yes   |              |       |       |       |
| LVCMOS25D                  |       | Yes          |       |       |       |
| LVCMOS18D                  |       |              | Yes   |       |       |

1. These interfaces can be emulated with external resistors in all devices.



# Hot Socketing

The MachXO3L/LF devices have been carefully designed to ensure predictable behavior during power-up and power-down. Leakage into I/O pins is controlled to within specified limits. This allows for easy integration with the rest of the system. These capabilities make the MachXO3L/LF ideal for many multiple power supply and hot-swap applications.

### **On-chip Oscillator**

Every MachXO3L/LF device has an internal CMOS oscillator. The oscillator output can be routed as a clock to the clock tree or as a reference clock to the sysCLOCK PLL using general routing resources. The oscillator frequency can be divided by internal logic. There is a dedicated programming bit and a user input to enable/disable the oscillator. The oscillator frequency ranges from 2.08 MHz to 133 MHz. The software default value of the Master Clock (MCLK) is nominally 2.08 MHz. When a different MCLK is selected during the design process, the following sequence takes place:

- 1. Device powers up with a nominal MCLK frequency of 2.08 MHz.
- 2. During configuration, users select a different master clock frequency.
- 3. The MCLK frequency changes to the selected frequency once the clock configuration bits are received.
- 4. If the user does not select a master clock frequency, then the configuration bitstream defaults to the MCLK frequency of 2.08 MHz.

Table 2-13 lists all the available MCLK frequencies.

#### Table 2-13. Available MCLK Frequencies

| MCLK (MHz, Nominal) | MCLK (MHz, Nominal) | MCLK (MHz, Nominal) |
|---------------------|---------------------|---------------------|
| 2.08 (default)      | 9.17                | 33.25               |
| 2.46                | 10.23               | 38                  |
| 3.17                | 13.3                | 44.33               |
| 4.29                | 14.78               | 53.2                |
| 5.54                | 20.46               | 66.5                |
| 7                   | 26.6                | 88.67               |
| 8.31                | 29.56               | 133                 |



#### Figure 2-18. PC Core Block Diagram



Table 2-14 describes the signals interfacing with the I<sup>2</sup>C cores.

 Table 2-14. PC Core Signal Description

| Signal Name | I/O            | Description                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| i2c_scl     | Bi-directional | Bi-directional clock line of the I <sup>2</sup> C core. The signal is an output if the I <sup>2</sup> C core is in master mode. The signal is an input if the I <sup>2</sup> C core is in slave mode. MUST be routed directly to the pre-assigned I/O of the chip. Refer to the Pinout Information section of this document for detailed pad and pin locations of I <sup>2</sup> C ports in each MachXO3L/LF device.                |
| i2c_sda     | Bi-directional | Bi-directional data line of the I <sup>2</sup> C core. The signal is an output when data is transmitted from the I <sup>2</sup> C core. The signal is an input when data is received into the I <sup>2</sup> C core. MUST be routed directly to the pre-assigned I/O of the chip. Refer to the Pinout Information section of this document for detailed pad and pin locations of I <sup>2</sup> C ports in each MachXO3L/LF device. |
| i2c_irqo    | Output         | Interrupt request output signal of the I <sup>2</sup> C core. The intended usage of this signal is for it to be connected to the WISHBONE master controller (i.e. a microcontroller or state machine) and request an interrupt when a specific condition is met. These conditions are described with the I <sup>2</sup> C register definitions.                                                                                     |
| cfg_wake    | Output         | Wake-up signal – To be connected only to the power module of the MachXO3L/LF device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, $I^2C$ Tab.                                                                                                                                                                                                                                         |
| cfg_stdby   | Output         | Stand-by signal – To be connected only to the power module of the MachXO3L/LF device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, $I^2C$ Tab.                                                                                                                                                                                                                                        |

#### Hardened SPI IP Core

Every MachXO3L/LF device has a hard SPI IP core that can be configured as a SPI master or slave. When the IP core is configured as a master it will be able to control other SPI enabled chips connected to the SPI bus. When the core is configured as the slave, the device will be able to interface to an external SPI master. The SPI IP core on MachXO3L/LF devices supports the following functions:

- Configurable Master and Slave modes
- Full-Duplex data transfer
- Mode fault error flag with CPU interrupt capability
- Double-buffered data register
- Serial clock with programmable polarity and phase
- LSB First or MSB First Data Transfer
- Interface to custom logic through 8-bit WISHBONE interface



There are some limitations on the use of the hardened user SPI. These are defined in the following technical notes:

- TN1087, Minimizing System Interruption During Configuration Using TransFR Technology (Appendix B)
- TN1293, Using Hardened Control Functions in MachXO3 Devices

#### Figure 2-19. SPI Core Block Diagram



Table 2-15 describes the signals interfacing with the SPI cores.

Table 2-15. SPI Core Signal Description

| Signal Name | I/O | Master/Slave | Description                                                                                                                                                                               |  |  |
|-------------|-----|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| spi_csn[0]  | 0   | Master       | SPI master chip-select output                                                                                                                                                             |  |  |
| spi_csn[17] | 0   | Master       | Additional SPI chip-select outputs (total up to eight slaves)                                                                                                                             |  |  |
| spi_scsn    | I   | Slave        | SPI slave chip-select input                                                                                                                                                               |  |  |
| spi_irq     | 0   | Master/Slave | Interrupt request                                                                                                                                                                         |  |  |
| spi_clk     | I/O | Master/Slave | SPI clock. Output in master mode. Input in slave mode.                                                                                                                                    |  |  |
| spi_miso    | I/O | Master/Slave | SPI data. Input in master mode. Output in slave mode.                                                                                                                                     |  |  |
| spi_mosi    | I/O | Master/Slave | SPI data. Output in master mode. Input in slave mode.                                                                                                                                     |  |  |
| sn          | I   | Slave        | Configuration Slave Chip Select (active low), dedicated for selecting the Con-<br>figuration Logic.                                                                                       |  |  |
| cfg_stdby   | 0   | Master/Slave | Stand-by signal – To be connected only to the power module of the MachXO3L/LF device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, SPI Tab. |  |  |
| cfg_wake    | О   | Master/Slave | Wake-up signal – To be connected only to the power module of the MachXO3L/LF device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, SPI Tab.  |  |  |



# **Configuration and Testing**

This section describes the configuration and testing features of the MachXO3L/LF family.

#### IEEE 1149.1-Compliant Boundary Scan Testability

All MachXO3L/LF devices have boundary scan cells that are accessed through an IEEE 1149.1 compliant test access port (TAP). This allows functional testing of the circuit board, on which the device is mounted, through a serial scan path that can access all critical logic nodes. Internal registers are linked internally, allowing test data to be shifted in and loaded directly onto test nodes, or test data to be captured and shifted out for verification. The test access port consists of dedicated I/Os: TDI, TDO, TCK and TMS. The test access port shares its power supply with  $V_{CCIO}$  Bank 0 and can operate with LVCMOS3.3, 2.5, 1.8, 1.5, and 1.2 standards.

For more details on boundary scan test, see AN8066, Boundary Scan Testability with Lattice sysIO Capability and TN1087, Minimizing System Interruption During Configuration Using TransFR Technology.

#### **Device Configuration**

All MachXO3L/LF devices contain two ports that can be used for device configuration. The Test Access Port (TAP), which supports bit-wide configuration and the sysCONFIG port which supports serial configuration through I<sup>2</sup>C or SPI. The TAP supports both the IEEE Standard 1149.1 Boundary Scan specification and the IEEE Standard 1532 In-System Configuration specification. There are various ways to configure a MachXO3L/LF device:

- 1. Internal NVCM/Flash Download
- 2. JTAG
- 3. Standard Serial Peripheral Interface (Master SPI mode) interface to boot PROM memory
- 4. System microprocessor to drive a serial slave SPI port (SSPI mode)
- 5. Standard I<sup>2</sup>C Interface to system microprocessor

Upon power-up, the configuration SRAM is ready to be configured using the selected sysCONFIG port. Once a configuration port is selected, it will remain active throughout that configuration cycle. The IEEE 1149.1 port can be activated any time after power-up by sending the appropriate command through the TAP port. Optionally the device can run a CRC check upon entering the user mode. This will ensure that the device was configured correctly.

The sysCONFIG port has 10 dual-function pins which can be used as general purpose I/Os if they are not required for configuration. See TN1279, MachXO3 Programming and Configuration Usage Guide for more information about using the dual-use pins as general purpose I/Os.

Lattice design software uses proprietary compression technology to compress bit-streams for use in MachXO3L/ LF devices. Use of this technology allows Lattice to provide a lower cost solution. In the unlikely event that this technology is unable to compress bitstreams to fit into the amount of on-chip NVCM/Flash, there are a variety of techniques that can be utilized to allow the bitstream to fit in the on-chip NVCM/Flash. For more details, refer to TN1279, MachXO3 Programming and Configuration Usage Guide.

The Test Access Port (TAP) has five dual purpose pins (TDI, TDO, TMS, TCK and JTAGENB). These pins are dual function pins - TDI, TDO, TMS and TCK can be used as general purpose I/O if desired. For more details, refer to TN1279, MachXO3 Programming and Configuration Usage Guide.

#### TransFR (Transparent Field Reconfiguration)

TransFR is a unique Lattice technology that allows users to update their logic in the field without interrupting system operation using a simple push-button solution. For more details refer to TN1087, Minimizing System Interruption During Configuration Using TransFR Technology for details.



# sysIO Single-Ended DC Electrical Characteristics<sup>1, 2</sup>

| Input/Output        | V <sub>IL</sub> V <sub>IH</sub> |                       | V <sub>OL</sub> Max.  | V <sub>OH</sub> Min. | I <sub>OL</sub> Max.⁴ | l <sub>OH</sub> Max.⁴       |                     |                  |
|---------------------|---------------------------------|-----------------------|-----------------------|----------------------|-----------------------|-----------------------------|---------------------|------------------|
| Standard            | Min. (V) <sup>3</sup>           | Max. (V)              | Min. (V)              | Max. (V)             | (V)                   | (V)                         | (mA)                | (mA)             |
|                     |                                 |                       |                       |                      |                       |                             | 4                   | -4               |
|                     |                                 |                       |                       |                      | 0.4                   | V <sub>CCIO</sub> - 0.4     | 8                   | -8               |
| LVCMOS 3.3<br>LVTTL | -0.3                            | 0.8                   | 2.0                   | 3.6                  | 0.4                   | CCIO - 0.4                  | 12                  | -12              |
|                     |                                 |                       |                       |                      |                       |                             | 16                  | -16              |
|                     |                                 |                       |                       |                      | 0.2                   | V <sub>CCIO</sub> - 0.2     | 0.1                 | -0.1             |
|                     |                                 |                       |                       |                      |                       |                             | 4                   | -4               |
|                     |                                 |                       |                       |                      | 0.4                   | V <sub>CCIO</sub> - 0.4     | 8                   | -8               |
| LVCMOS 2.5          | -0.3                            | 0.7                   | 1.7                   | 3.6                  | 0.4                   | VCCIO - 0.4                 | 12                  | -12              |
|                     |                                 |                       |                       |                      |                       |                             | 16                  | -16              |
|                     |                                 |                       |                       |                      | 0.2                   | V <sub>CCIO</sub> - 0.2     | 0.1                 | -0.1             |
|                     |                                 |                       |                       |                      |                       |                             | 4                   | -4               |
| LVCMOS 1.8          | 0.2                             | 0.251/                | 0.651/                | 3.6                  | 0.4                   | V <sub>CCIO</sub> - 0.4     | 8                   | -8               |
|                     | -0.3                            | 0.35V <sub>CCIO</sub> | 0.65V <sub>CCIO</sub> | 3.0                  |                       |                             | 12                  | -12              |
|                     |                                 |                       |                       |                      | 0.2                   | V <sub>CCIO</sub> - 0.2     | 0.1                 | -0.1             |
|                     |                                 |                       |                       |                      | 0.4                   | V 04                        | 4                   | -4               |
| LVCMOS 1.5          | -0.3                            | 0.35V <sub>CCIO</sub> | 0.65V <sub>CCIO</sub> | 3.6                  | 0.4                   | V <sub>CCIO</sub> - 0.4     | 8                   | -8               |
|                     |                                 |                       |                       |                      | 0.2                   | V <sub>CCIO</sub> - 0.2     | 0.1                 | -0.1             |
|                     |                                 |                       |                       |                      | 0.4                   | V 0.4                       | 4                   | -2               |
| LVCMOS 1.2          | -0.3                            | 0.35V <sub>CCIO</sub> | $0.65V_{CCIO}$        | 3.6                  | 0.4                   | 0.4 V <sub>CCIO</sub> - 0.4 | 8                   | -6               |
|                     |                                 |                       |                       |                      | 0.2                   | V <sub>CCIO</sub> - 0.2     | 0.1                 | -0.1             |
| LVCMOS25R33         | -0.3                            | VREF-0.1              | VREF+0.1              | 3.6                  | NA                    | NA                          | NA                  | NA               |
| LVCMOS18R33         | -0.3                            | VREF-0.1              | VREF+0.1              | 3.6                  | NA                    | NA                          | NA                  | NA               |
| LVCMOS18R25         | -0.3                            | VREF-0.1              | VREF+0.1              | 3.6                  | NA                    | NA                          | NA                  | NA               |
| LVCMOS15R33         | -0.3                            | VREF-0.1              | VREF+0.1              | 3.6                  | NA                    | NA                          | NA                  | NA               |
| LVCMOS15R25         | -0.3                            | VREF-0.1              | VREF+0.1              | 3.6                  | NA                    | NA                          | NA                  | NA               |
| LVCMOS12R33         | -0.3                            | VREF-0.1              | VREF+0.1              | 3.6                  | 0.40                  | NA Open<br>Drain            | 24, 16, 12,<br>8, 4 | NA Open<br>Drain |
| LVCMOS12R25         | -0.3                            | VREF-0.1              | VREF+0.1              | 3.6                  | 0.40                  | NA Open<br>Drain            | 16, 12, 8, 4        | NA Open<br>Drain |
| LVCMOS10R33         | -0.3                            | VREF-0.1              | VREF+0.1              | 3.6                  | 0.40                  | NA Open<br>Drain            | 24, 16, 12,<br>8, 4 | NA Open<br>Drain |
| LVCMOS10R25         | -0.3                            | VREF-0.1              | VREF+0.1              | 3.6                  | 0.40                  | NA Open<br>Drain            | 16, 12, 8, 4        | NA Open<br>Drain |

 MachXO3L/LF devices allow LVCMOS inputs to be placed in I/O banks where V<sub>CCIO</sub> is different from what is specified in the applicable JEDEC specification. This is referred to as a ratioed input buffer. In a majority of cases this operation follows or exceeds the applicable JEDEC specification. The cases where MachXO3L/LF devices do not meet the relevant JEDEC specification are documented in the table below.

2. MachXO3L/LF devices allow for LVCMOS referenced I/Os which follow applicable JEDEC specifications. For more details about mixed mode operation please refer to please refer to TN1280, MachXO3 sysIO Usage Guide.

3. The dual function I<sup>2</sup>C pins SCL and SDA are limited to a  $V_{IL}$  min of -0.25 V or to -0.3 V with a duration of <10 ns.

4. For electromigration, the average DC current sourced or sinked by I/O pads between two consecutive VCCIO or GND pad connections, or between the last VCCIO or GND in an I/O bank and the end of an I/O bank, as shown in the Logic Signal Connections table (also shown as I/O grouping) shall not exceed a maximum of n \* 8 mA. "n" is the number of I/O pads between the two consecutive bank VCCIO or GND connections or between the last VCCIO and GND in a bank and the end of a bank. IO Grouping can be found in the Data Sheet Pin Tables, which can also be generated from the Lattice Diamond software.



# Typical Building Block Function Performance – C/E Devices<sup>1</sup>

#### Pin-to-Pin Performance (LVCMOS25 12 mA Drive)

| Function        | –6 Timing | Units |  |
|-----------------|-----------|-------|--|
| Basic Functions |           |       |  |
| 16-bit decoder  | 8.9       | ns    |  |
| 4:1 MUX         | 7.5       | ns    |  |
| 16:1 MUX        | 8.3       | ns    |  |

#### **Register-to-Register Performance**

| Function                                                                     | –6 Timing | Units |
|------------------------------------------------------------------------------|-----------|-------|
| Basic Functions                                                              |           |       |
| 16:1 MUX                                                                     | 412       | MHz   |
| 16-bit adder                                                                 | 297       | MHz   |
| 16-bit counter                                                               | 324       | MHz   |
| 64-bit counter                                                               | 161       | MHz   |
| Embedded Memory Functions                                                    |           |       |
| 1024x9 True-Dual Port RAM<br>(Write Through or Normal, EBR output registers) | 183       | MHz   |
| Distributed Memory Functions                                                 |           |       |
| 16x4 Pseudo-Dual Port RAM (one PFU)                                          | 500       | MHz   |

 The above timing numbers are generated using the Diamond design tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the Diamond software.

# **Derating Logic Timing**

Logic timing provided in the following sections of the data sheet and the Lattice design tools are worst case numbers in the operating range. Actual delays may be much faster. Lattice design tools can provide logic timing numbers at a particular temperature and voltage.



### DC and Switching Characteristics MachXO3 Family Data Sheet

|           |                                              |                  | -6    |      | -5    |      |       |  |
|-----------|----------------------------------------------|------------------|-------|------|-------|------|-------|--|
| Parameter | Description                                  | Device           | Min.  | Max. | Min.  | Max. | Units |  |
|           |                                              | MachXO3L/LF-1300 | 2.87  | _    | 3.18  | —    | ns    |  |
|           |                                              | MachXO3L/LF-2100 | 2.87  |      | 3.18  | —    | ns    |  |
|           | with Data Input Delay                        | MachXO3L/LF-4300 | 2.96  |      | 3.28  | —    | ns    |  |
|           |                                              | MachXO3L/LF-6900 | 3.05  | _    | 3.35  | —    | ns    |  |
|           |                                              | MachXO3L/LF-9400 | 3.06  |      | 3.37  | —    | ns    |  |
|           |                                              | MachXO3L/LF-1300 | -0.83 |      | -0.83 | —    | ns    |  |
|           | Clock to Data Hold _ BIO Input Bagistar with | MachXO3L/LF-2100 | -0.83 |      | -0.83 | —    | ns    |  |
| T         |                                              | MachXO3L/LF-4300 | -0.87 |      | -0.87 | —    | ns    |  |
|           | input Data Dotay                             | MachXO3L/LF-6900 | -0.91 | —    | -0.91 | —    | ns    |  |
|           |                                              | MachXO3L/LF-9400 | -0.93 | —    | -0.93 | —    | ns    |  |



#### DC and Switching Characteristics MachXO3 Family Data Sheet

|                                  |                                                                                    |                           | -6       |         | -5    |       |       |  |
|----------------------------------|------------------------------------------------------------------------------------|---------------------------|----------|---------|-------|-------|-------|--|
| Parameter                        | Description                                                                        | Device                    | Min.     | Max.    | Min.  | Max.  | Units |  |
|                                  | DRX4 Outputs with Clock and Data Centere X.ECLK.Centered <sup>8, 9</sup>           | d at Pin Using PCLK Pin f | or Clock | Input – |       |       |       |  |
| t <sub>DVB</sub>                 | Output Data Valid Before CLK Output                                                |                           | 0.455    | —       | 0.570 |       | ns    |  |
| t <sub>DVA</sub>                 | Output Data Valid After CLK Output                                                 | 7                         | 0.455    | —       | 0.570 | —     | ns    |  |
| f <sub>DATA</sub>                | DDRX4 Serial Output Data Speed                                                     | MachXO3L/LF devices,      | —        | 800     |       | 630   | Mbps  |  |
| f <sub>DDRX4</sub>               | DDRX4 ECLK Frequency<br>(minimum limited by PLL)                                   | top side only             | _        | 400     | _     | 315   | MHz   |  |
| f <sub>SCLK</sub>                | SCLK Frequency                                                                     | _                         | —        | 100     | —     | 79    | MHz   |  |
| 7:1 LVDS 0                       | outputs – GDDR71_TX.ECLK.7:1 <sup>8,9</sup>                                        |                           | •        | •       |       |       |       |  |
| t <sub>DIB</sub>                 | Output Data Invalid Before CLK Output                                              |                           | —        | 0.160   |       | 0.180 | ns    |  |
| t <sub>DIA</sub>                 | Output Data Invalid After CLK Output                                               | _                         | —        | 0.160   | —     | 0.180 | ns    |  |
| f <sub>DATA</sub>                | DDR71 Serial Output Data Speed                                                     | MachXO3L/LF devices,      | —        | 756     | —     | 630   | Mbps  |  |
| f <sub>DDR71</sub>               | DDR71 ECLK Frequency                                                               | top side only             | —        | 378     |       | 315   | MHz   |  |
| f <sub>CLKOUT</sub>              | 7:1 Output Clock Frequency (SCLK) (mini-<br>mum limited by PLL)                    | -                         | _        | 108     | _     | 90    | MHz   |  |
|                                  | Outputs with Clock and Data Centered at F<br>X.ECLK.Centered <sup>10, 11, 12</sup> | in Using PCLK Pin for Clo | ck Input | -       |       |       |       |  |
| t <sub>DVB</sub>                 | Output Data Valid Before CLK Output                                                |                           | 0.200    | —       | 0.200 |       | UI    |  |
| t <sub>DVA</sub>                 | Output Data Valid After CLK Output                                                 |                           | 0.200    | —       | 0.200 |       | UI    |  |
| f <sub>DATA</sub> <sup>14</sup>  | MIPI D-PHY Output Data Speed                                                       | All MachXO3L/LF           | —        | 900     |       | 900   | Mbps  |  |
| f <sub>DDRX4</sub> <sup>14</sup> | MIPI D-PHY ECLK Frequency (minimum limited by PLL)                                 | devices, top side only    | _        | 450     | —     | 450   | MHz   |  |
| f <sub>SCLK</sub> <sup>14</sup>  | SCLK Frequency                                                                     | 1                         | —        | 112.5   | —     | 112.5 | MHz   |  |

1. Exact performance may vary with device and design implementation. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the Diamond software.

2. General I/O timing numbers based on LVCMOS 2.5, 8 mA, 0pf load, fast slew rate.

3. Generic DDR timing numbers based on LVDS I/O (for input, output, and clock ports).

4. 7:1 LVDS (GDDR71) uses the LVDS I/O standard (for input, output, and clock ports).

5. For Generic DDRX1 mode  $t_{SU} = t_{HO} = (t_{DVE} - t_{DVA} - 0.03 \text{ ns})/2$ .

6. The t<sub>SU DEL</sub> and t<sub>H DEL</sub> values use the SCLK\_ZERHOLD default step size. Each step is 105 ps (-6), 113 ps (-5), 120 ps (-4).

7. This number for general purpose usage. Duty cycle tolerance is +/-10%.

8. Duty cycle is  $\pm -5\%$  for system usage.

9. Performance is calculated with 0.225 UI.

10. Performance is calculated with 0.20 UI.

11. Performance for Industrial devices are only supported with VCC between 1.16 V to 1.24 V.

12. Performance for Industrial devices and -5 devices are not modeled in the Diamond design tool.

13. The above timing numbers are generated using the Diamond design tool. Exact performance may vary with the device selected.

14. Above 800 Mbps is only supported with WLCSP and csfBGA packages

15. Between 800 Mbps to 900 Mbps:

a. VIDTH exceeds the MIPI D-PHY Input DC Conditions Table 3-4 and can be calculated with the equation tSU or tH = -0.0005\*VIDTH + 0.3284

b. Example calculations

i. tSU and tHO = 0.28 with VIDTH = 100 mV

ii. tSU and tHO = 0.25 with VIDTH = 170 mV

iii. tSU and tHO = 0.20 with VIDTH = 270 mV



# I<sup>2</sup>C Port Timing Specifications<sup>1, 2</sup>

| Symbol           | Parameter                   | Min. | Max. | Units |
|------------------|-----------------------------|------|------|-------|
| f <sub>MAX</sub> | Maximum SCL clock frequency |      | 400  | kHz   |

1. MachXO3L/LF supports the following modes:

• Standard-mode (Sm), with a bit rate up to 100 kbit/s (user and configuration mode)

• Fast-mode (Fm), with a bit rate up to 400 kbit/s (user and configuration mode)

2. Refer to the  $I^2C$  specification for timing requirements.

# SPI Port Timing Specifications<sup>1</sup>

| Symbol           | Parameter                   | Min. | Max. | Units |
|------------------|-----------------------------|------|------|-------|
| f <sub>MAX</sub> | Maximum SCK clock frequency | —    | 45   | MHz   |

1. Applies to user mode only. For configuration mode timing specifications, refer to sysCONFIG Port Timing Specifications table in this data sheet.

# **Switching Test Conditions**

Figure 3-9 shows the output test load used for AC testing. The specific values for resistance, capacitance, voltage, and other test conditions are shown in Table 3-6.

#### Figure 3-9. Output Test Load, LVTTL and LVCMOS Standards



| Table 3-6. Test Fixture Required Components, | Non-Terminated Interfaces |
|----------------------------------------------|---------------------------|
|----------------------------------------------|---------------------------|

| Test Condition                             | R1  | CL  | Timing Ref.               | VT              |
|--------------------------------------------|-----|-----|---------------------------|-----------------|
|                                            |     | 0pF | LVTTL, LVCMOS 3.3 = 1.5 V | —               |
|                                            | x   |     | LVCMOS 2.5 = $V_{CCIO}/2$ | _               |
| LVTTL and LVCMOS settings (L -> H, H -> L) |     |     | LVCMOS 1.8 = $V_{CCIO}/2$ | _               |
|                                            |     |     | LVCMOS 1.5 = $V_{CCIO}/2$ |                 |
|                                            |     |     | LVCMOS 1.2 = $V_{CCIO}/2$ | _               |
| LVTTL and LVCMOS 3.3 (Z -> H)              |     |     | 1.5                       | V <sub>OL</sub> |
| LVTTL and LVCMOS 3.3 (Z -> L)              |     |     | 1.5                       | V <sub>OH</sub> |
| Other LVCMOS (Z -> H)                      | 188 | 0pF | V <sub>CCIO</sub> /2      | V <sub>OL</sub> |
| Other LVCMOS (Z -> L)                      | 100 | opr | V <sub>CCIO</sub> /2      | V <sub>OH</sub> |
| LVTTL + LVCMOS (H -> Z)                    |     |     | V <sub>OH</sub> - 0.15    | V <sub>OL</sub> |
| LVTTL + LVCMOS (L -> Z)                    | 7   |     | V <sub>OL</sub> - 0.15    | V <sub>OH</sub> |

Note: Output test conditions for all other interfaces are determined by the respective standards.



# MachXO3 Family Data Sheet Pinout Information

February 2017

Advance Data Sheet DS1047

# **Signal Descriptions**

| Signal Name                              | I/O       | Descriptions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| General Purpose                          |           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                          |           | [Edge] indicates the edge of the device on which the pad is located. Valid edge designations are L (Left), B (Bottom), R (Right), T (Top).                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                          |           | [Row/Column Number] indicates the PFU row or the column of the device on which the PIO Group exists. When Edge is T (Top) or (Bottom), only need to specify Row Number. When Edge is L (Left) or R (Right), only need to specify Column Number.                                                                                                                                                                                                                                                                                                                                                                |
|                                          |           | [A/B/C/D] indicates the PIO within the group to which the pad is connected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| P[Edge] [Row/Column<br>Number]_[A/B/C/D] | I/O       | Some of these user-programmable pins are shared with special function pins. When not used as special function pins, these pins can be programmed as I/Os for user logic.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                          |           | During configuration of the user-programmable I/Os, the user has an option to tri-state the I/Os and enable an internal pull-up, pull-down or buskeeper resistor. This option also applies to unused pins (or those not bonded to a package pin). The default during configuration is for user-programmable I/Os to be tri-stated with an internal pull-down resistor enabled. When the device is erased, I/Os will be tri-stated with an internal pull-down resistor enabled. Some pins, such as PROGRAMN and JTAG pins, default to tri-stated I/Os with pull-up resistors enabled when the device is erased. |
| NC                                       | _         | No connect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| GND                                      | _         | GND – Ground. Dedicated pins. It is recommended that all GNDs are tied together.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| VCC                                      | _         | $V_{CC}$ – The power supply pins for core logic. Dedicated pins. It is recommended that all VCCs are tied to the same supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| VCCIOx                                   |           | VCCIO – The power supply pins for I/O Bank x. Dedicated pins. It is recommended that all VCCIOs located in the same bank are tied to the same supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| PLL and Clock Function                   | ons (Us   | ed as user-programmable I/O pins when not used for PLL or clock pins)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| [LOC]_GPLL[T, C]_IN                      | _         | Reference Clock (PLL) input pads: [LOC] indicates location. Valid designations are L (Left PLL) and R (Right PLL). T = true and C = complement.                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| [LOC]_GPLL[T, C]_FB                      | _         | Optional Feedback (PLL) input pads: [LOC] indicates location. Valid designations are L (Left PLL) and R (Right PLL). T = true and C = complement.                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| PCLK [n]_[2:0]                           | _         | Primary Clock pads. One to three clock pads per side.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Test and Programming                     | g (Dual t | function pins used for test access port and during sysCONFIG™)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| TMS                                      | Ι         | Test Mode Select input pin, used to control the 1149.1 state machine.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| ТСК                                      | Ι         | Test Clock input pin, used to clock the 1149.1 state machine.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| TDI                                      | Ι         | Test Data input pin, used to load data into the device using an 1149.1 state machine.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| TDO                                      | 0         | Output pin – Test Data output pin used to shift data out of the device using 1149.1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                          |           | Optionally controls behavior of TDI, TDO, TMS, TCK. If the device is configured to use the JTAG pins (TDI, TDO, TMS, TCK) as general purpose I/O, then:                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| JTAGENB                                  | Ι         | If JTAGENB is low: TDI, TDO, TMS and TCK can function a general purpose I/O.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                          |           | If JTAGENB is high: TDI, TDO, TMS and TCK function as JTAG pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                          |           | For more details, refer to TN1279, MachXO3 Programming and Configuration Usage Guide.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

© 2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



|                                                        | MachXO3L/LF-9400C |          |          |          |
|--------------------------------------------------------|-------------------|----------|----------|----------|
|                                                        | CSFBGA256         | CABGA256 | CABGA400 | CABGA484 |
| General Purpose IO per Bank                            |                   | •        |          | •        |
| Bank 0                                                 | 50                | 50       | 83       | 95       |
| Bank 1                                                 | 52                | 52       | 84       | 96       |
| Bank 2                                                 | 52                | 52       | 84       | 96       |
| Bank 3                                                 | 16                | 16       | 28       | 36       |
| Bank 4                                                 | 16                | 16       | 24       | 24       |
| Bank 5                                                 | 20                | 20       | 32       | 36       |
| Total General Purpose Single Ended IO                  | 206               | 206      | 335      | 383      |
| Differential IO per Bank                               |                   | •        |          | •        |
| Bank 0                                                 | 25                | 25       | 42       | 48       |
| Bank 1                                                 | 26                | 26       | 42       | 48       |
| Bank 2                                                 | 26                | 26       | 42       | 48       |
| Bank 3                                                 | 8                 | 8        | 14       | 18       |
| Bank 4                                                 | 8                 | 8        | 12       | 12       |
| Bank 5                                                 | 10                | 10       | 16       | 18       |
| Total General Purpose Differential IO                  | 103               | 103      | 168      | 192      |
| Dual Function IO                                       | 37                | 37       | 37       | 45       |
| Number 7:1 or 8:1 Gearboxes                            |                   |          |          | •        |
| Number of 7:1 or 8:1 Output Gearbox Available (Bank 0) | 20                | 20       | 22       | 24       |
| Number of 7:1 or 8:1 Input Gearbox Available (Bank 2)  | 20                | 20       | 22       | 24       |
| High-speed Differential Outputs                        |                   |          |          | •        |
| Bank 0                                                 | 20                | 20       | 21       | 24       |
| VCCIO Pins                                             |                   |          |          | •        |
| Bank 0                                                 | 4                 | 4        | 5        | 9        |
| Bank 1                                                 | 3                 | 4        | 5        | 9        |
| Bank 2                                                 | 4                 | 4        | 5        | 9        |
| Bank 3                                                 | 2                 | 1        | 2        | 3        |
| Bank 4                                                 | 2                 | 2        | 2        | 3        |
| Bank 5                                                 | 2                 | 1        | 2        | 3        |
| VCC                                                    | 8                 | 8        | 10       | 12       |
| GND                                                    | 24                | 24       | 33       | 52       |
| NC                                                     | 0                 | 1        | 0        | 0        |
| Reserved for Configuration                             | 1                 | 1        | 1        | 1        |
| Total Count of Bonded Pins                             | 256               | 256      | 400      | 484      |



| Date           | Version | Section                             | Change Summary                                                                                                                                                        |
|----------------|---------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| September 2015 | 1.5     | DC and Switching<br>Characteristics | Updated the MIPI D-PHY Emulation section. Revised Table 3-5, MIPI D-<br>PHY Output DC Conditions.<br>— Revised RL Typ. value.<br>— Revised RH description and values. |
|                |         |                                     | Updated the Maximum sysIO Buffer Performance section. Revised MIPI Max. Speed value.                                                                                  |
|                |         |                                     | Updated the MachXO3L/LF External Switching Characteristics – C/E Devices section. Added footnotes 14 and 15.                                                          |
| August 2015    | 1.4     | Architecture                        | Updated the Device Configuration section. Added JTAGENB to TAP dual purpose pins.                                                                                     |
|                |         | Ordering Information                | Updated the top side markings section to indicate the use of LMXO3LF for the LCMXO3LF device.                                                                         |
| March 2015     | 1.3     | All                                 | General update. Added MachXO3LF devices.                                                                                                                              |
| October 2014   | 1.2     | Introduction                        | Updated Table 1-1, MachXO3L Family Selection Guide. Revised XO3L-<br>2100 and XO3L-4300 IO for 324-ball csfBGA package.                                               |
|                |         | Architecture                        | Updated the Dual Boot section. Corrected information on where the pri-<br>mary bitstream and the golden image must reside.                                            |
|                |         | Pinout Information                  | Updated the Pin Information Summary section.                                                                                                                          |
|                |         |                                     | Changed General Purpose IO Bank 5 values for MachXO3L-2100 and MachXO3L-4300 CSFBGA 324 package.                                                                      |
|                |         |                                     | Changed Number 7:1 or 8:1 Gearboxes for MachXO3L-640 and MachXO3L-1300.                                                                                               |
|                |         |                                     | Removed DQS Groups (Bank 1) section.                                                                                                                                  |
|                |         |                                     | Changed VCCIO Pins Bank 1 values for MachXO3L-1300, MachXO3L-<br>2100, MachXO3L-4300 and MachXO3L-6900 CSFBGA 256 package.                                            |
|                |         |                                     | Changed GND values for MachXO3L-1300, MachXO3L-2100,<br>MachXO3L-4300 and MachXO3L-6900 CSFBGA 256 package.                                                           |
|                |         |                                     | Changed NC values for MachXO3L-2100 and MachXO3L-4300 CSF-<br>BGA 324 package.                                                                                        |
|                |         | DC and Switching<br>Characteristics | Updated the BLVDS section. Changed output impedance nominal values in Table 3-2, BLVDS DC Condition.                                                                  |
|                |         |                                     | Updated the LVPECL section. Changed output impedance nominal value in Table 3-3, LVPECL DC Condition.                                                                 |
|                |         |                                     | Updated the sysCONFIG Port Timing Specifications section. Updated INITN low time values.                                                                              |
| July 2014      | 1.1     | DC and Switching<br>Characteristics | Updated the Static Supply Current – C/E Devices section. Added devices.                                                                                               |
|                |         |                                     | Updated the Programming and Erase Supply Current – C/E Device section. Added devices.                                                                                 |
|                |         |                                     | Updated the sysIO Single-Ended DC Electrical Characteristics section.<br>Revised footnote 4.                                                                          |
|                |         |                                     | Added the NVCM Download Time section.                                                                                                                                 |
|                |         |                                     | Updated the Typical Building Block Function Performance – C/E Devices section. Added information to footnote.                                                         |
|                |         | Pinout Information                  | Updated the Pin Information Summary section.                                                                                                                          |
|                |         | Ordering Information                | Updated the MachXO3L Part Number Description section. Added pack-<br>ages.                                                                                            |
|                |         |                                     | Updated the Ordering Information section. General update.                                                                                                             |





| Date          | Version | Section                             | Change Summary                                                                                                                            |
|---------------|---------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| June 2014     | 1.0     | —                                   | Product name/trademark adjustment.                                                                                                        |
|               |         | Introduction                        | Updated Features section.                                                                                                                 |
|               |         |                                     | Updated Table 1-1, MachXO3L Family Selection Guide. Changed fcCSP packages to csfBGA. Adjusted 121-ball csfBGA arrow.                     |
|               |         |                                     | Introduction section general update.                                                                                                      |
|               |         | Architecture                        | General update.                                                                                                                           |
|               |         | DC and Switching<br>Characteristics | Updated sysIO Recommended Operating Conditions section. Removed V <sub>REF</sub> (V) column. Added standards.                             |
|               |         |                                     | Updated Maximum sysIO Buffer Performance section. Added MIPI I/O standard.                                                                |
|               |         |                                     | Updated MIPI D-PHY Emulation section. Changed Low Speed to Low Power. Updated Table 3-4, MIPI DC Conditions.                              |
|               |         |                                     | Updated Table 3-5, MIPI D-PHY Output DC Conditions.                                                                                       |
|               |         |                                     | Updated Maximum sysIO Buffer Performance section.                                                                                         |
|               |         |                                     | Updated MachXO3L External Switching Characteristics – C/E Device section.                                                                 |
| May 2014      | 00.3    | Introduction                        | Updated Features section.                                                                                                                 |
|               |         |                                     | Updated Table 1-1, MachXO3L Family Selection Guide. Moved 121-ball fcCSP arrow.                                                           |
|               |         |                                     | General update of Introduction section.                                                                                                   |
|               |         | Architecture                        | General update.                                                                                                                           |
|               |         | Pinout Information                  | Updated Pin Information Summary section. Updated or added data on WLCSP49, WLCSP81, CABGA324, and CABGA400 for specific devices.          |
|               |         | Ordering Information                | Updated MachXO3L Part Number Description section. Updated or added data on WLCSP49, WLCSP81, CABGA324, and CABGA400 for specific devices. |
|               |         |                                     | Updated Ultra Low Power Commercial and Industrial Grade Devices,<br>Halogen Free (RoHS) Packaging section. Added part numbers.            |
| February 2014 | 00.2    | DC and Switching<br>Characteristics | Updated MachXO3L External Switching Characteristics – C/E Devices table. Removed LPDDR and DDR2 parameters.                               |
|               | 00.1    |                                     | Initial release.                                                                                                                          |