



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Product Status                 | Active                                                                           |
|--------------------------------|----------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 540                                                                              |
| Number of Logic Elements/Cells | 4320                                                                             |
| Total RAM Bits                 | 94208                                                                            |
| Number of I/O                  | 100                                                                              |
| Number of Gates                | -                                                                                |
| Voltage - Supply               | 1.14V ~ 1.26V                                                                    |
| Mounting Type                  | Surface Mount                                                                    |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                               |
| Package / Case                 | 121-VFBGA, CSPBGA                                                                |
| Supplier Device Package        | 121-CSFBGA (6x6)                                                                 |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo3l-4300e-6mg121i |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong







 MachXO3L/LF-1300, MachXO3L/LF-2100, MachXO3L/LF-6900 and MachXO3L/LF-9400 are similar to MachXO3L/LF-4300. MachXO3L/LF-1300 has a lower LUT count, one PLL, and seven EBR blocks. MachXO3L/LF-2100 has a lower LUT count, one PLL, and eight EBR blocks. MachXO3L/LF-6900 has a higher LUT count, two PLLs, and 26 EBR blocks. MachXO3L/LF-9400 has a higher LUT count, two PLLs, and 48 EBR blocks.

• MachXO3L devices have NVCM, MachXO3LF devices have Flash.

The logic blocks, Programmable Functional Unit (PFU) and sysMEM EBR blocks, are arranged in a two-dimensional grid with rows and columns. Each row has either the logic blocks or the EBR blocks. The PIO cells are located at the periphery of the device, arranged in banks. The PFU contains the building blocks for logic, arithmetic, RAM, ROM, and register functions. The PIOs utilize a flexible I/O buffer referred to as a sysIO buffer that supports operation with a variety of interface standards. The blocks are connected with many vertical and horizontal routing channel resources. The place and route software tool automatically allocates these routing resources.

In the MachXO3L/LF family, the number of sysIO banks varies by device. There are different types of I/O buffers on the different banks. Refer to the details in later sections of this document. The sysMEM EBRs are large, dedicated fast memory blocks. These blocks can be configured as RAM, ROM or FIFO. FIFO support includes dedicated FIFO pointer and flag "hard" control logic to minimize LUT usage.

The MachXO3L/LF registers in PFU and sysI/O can be configured to be SET or RESET. After power up and device is configured, the device enters into user mode with these registers SET/RESET according to the configuration setting, allowing device entering to a known state for predictable system function.

The MachXO3L/LF architecture also provides up to two sysCLOCK Phase Locked Loop (PLL) blocks. These blocks are located at the ends of the on-chip NVCM/Flash block. The PLLs have multiply, divide, and phase shifting capabilities that are used to manage the frequency and phase relationships of the clocks.

MachXO3L/LF devices provide commonly used hardened functions such as SPI controller, I<sup>2</sup>C controller and timer/ counter.

MachXO3LF devices also provide User Flash Memory (UFM). These hardened functions and the UFM interface to the core logic and routing through a WISHBONE interface. The UFM can also be accessed through the SPI, I<sup>2</sup>C and JTAG ports.

Every device in the family has a JTAG port that supports programming and configuration of the device as well as access to the user logic. The MachXO3L/LF devices are available for operation from 3.3 V, 2.5 V and 1.2 V power sup-plies, providing easy integration into the overall system.



## **PFU Blocks**

The core of the MachXO3L/LF device consists of PFU blocks, which can be programmed to perform logic, arithmetic, distributed RAM and distributed ROM functions. Each PFU block consists of four interconnected slices numbered 0 to 3 as shown in Figure 2-3. Each slice contains two LUTs and two registers. There are 53 inputs and 25 outputs associated with each PFU block.

## Figure 2-3. PFU Block Diagram



## Slices

Slices 0-3 contain two LUT4s feeding two registers. Slices 0-2 can be configured as distributed memory. Table 2-1 shows the capability of the slices in PFU blocks along with the operation modes they enable. In addition, each PFU contains logic that allows the LUTs to be combined to perform functions such as LUT5, LUT6, LUT7 and LUT8. The control logic performs set/reset functions (programmable as synchronous/ asynchronous), clock select, chip-select and wider RAM/ROM functions.

#### Table 2-1. Resources and Modes Available per Slice

|         | PFU Block                                       |                         |  |  |  |  |
|---------|-------------------------------------------------|-------------------------|--|--|--|--|
| Slice   | Resources                                       | Modes                   |  |  |  |  |
| Slice 0 | 2 LUT4s and 2 Registers                         | Logic, Ripple, RAM, ROM |  |  |  |  |
| Slice 1 | 2 LUT4s and 2 Registers Logic, Ripple, RAM, ROM |                         |  |  |  |  |
| Slice 2 | 2 LUT4s and 2 Registers                         | Logic, Ripple, RAM, ROM |  |  |  |  |
| Slice 3 | 2 LUT4s and 2 Registers                         | Logic, Ripple, ROM      |  |  |  |  |

Figure 2-4 shows an overview of the internal logic of the slice. The registers in the slice can be configured for positive/negative and edge triggered or level sensitive clocks. All slices have 15 inputs from routing and one from the carry-chain (from the adjacent slice or PFU). There are seven outputs: six for routing and one to carry-chain (to the adjacent PFU). Table 2-2 lists the signals associated with Slices 0-3.



#### Figure 2-6. Secondary High Fanout Nets for MachXO3L/LF Devices



## sysCLOCK Phase Locked Loops (PLLs)

The sysCLOCK PLLs provide the ability to synthesize clock frequencies. All MachXO3L/LF devices have one or more sysCLOCK PLL. CLKI is the reference frequency input to the PLL and its source can come from an external I/O pin or from internal routing. CLKFB is the feedback signal to the PLL which can come from internal routing or an external I/O pin. The feedback divider is used to multiply the reference frequency and thus synthesize a higher frequency clock output.

The MachXO3L/LF sysCLOCK PLLs support high resolution (16-bit) fractional-N synthesis. Fractional-N frequency synthesis allows the user to generate an output clock which is a non-integer multiple of the input frequency. For more information about using the PLL with Fractional-N synthesis, please see TN1282, MachXO3 sysCLOCK PLL Design and Usage Guide.

Each output has its own output divider, thus allowing the PLL to generate different frequencies for each output. The output dividers can have a value from 1 to 128. The output dividers may also be cascaded together to generate low frequency clocks. The CLKOP, CLKOS, CLKOS2, and CLKOS3 outputs can all be used to drive the MachXO3L/LF clock distribution network directly or general purpose routing resources can be used.

The LOCK signal is asserted when the PLL determines it has achieved lock and de-asserted if a loss of lock is detected. A block diagram of the PLL is shown in Figure 2-7.

The setup and hold times of the device can be improved by programming a phase shift into the CLKOS, CLKOS2, and CLKOS3 output clocks which will advance or delay the output clock with reference to the CLKOP output clock.



#### Table 2-4. PLL Signal Descriptions (Continued)

| Port Name     | I/O | Description                                                                                            |  |
|---------------|-----|--------------------------------------------------------------------------------------------------------|--|
| CLKOP         | 0   | Primary PLL output clock (with phase shift adjustment)                                                 |  |
| CLKOS         | 0   | Secondary PLL output clock (with phase shift adjust)                                                   |  |
| CLKOS2        | 0   | Secondary PLL output clock2 (with phase shift adjust)                                                  |  |
| CLKOS3        | 0   | Secondary PLL output clock3 (with phase shift adjust)                                                  |  |
| LOCK          | 0   | PLL LOCK, asynchronous signal. Active high indicates PLL is locked to input and feed-<br>back signals. |  |
| DPHSRC        | 0   | Dynamic Phase source – ports or WISHBONE is active                                                     |  |
| STDBY         | I   | Standby signal to power down the PLL                                                                   |  |
| RST           | I   | PLL reset without resetting the M-divider. Active high reset.                                          |  |
| RESETM        | I   | PLL reset - includes resetting the M-divider. Active high reset.                                       |  |
| RESETC        | I   | Reset for CLKOS2 output divider only. Active high reset.                                               |  |
| RESETD        | I   | Reset for CLKOS3 output divider only. Active high reset.                                               |  |
| ENCLKOP       | I   | Enable PLL output CLKOP                                                                                |  |
| ENCLKOS       | I   | Enable PLL output CLKOS when port is active                                                            |  |
| ENCLKOS2      | I   | Enable PLL output CLKOS2 when port is active                                                           |  |
| ENCLKOS3      | I   | Enable PLL output CLKOS3 when port is active                                                           |  |
| PLLCLK        | I   | PLL data bus clock input signal                                                                        |  |
| PLLRST        | I   | PLL data bus reset. This resets only the data bus not any register values.                             |  |
| PLLSTB        | I   | PLL data bus strobe signal                                                                             |  |
| PLLWE         | I   | PLL data bus write enable signal                                                                       |  |
| PLLADDR [4:0] | I   | PLL data bus address                                                                                   |  |
| PLLDATI [7:0] | ļ   | PLL data bus data input                                                                                |  |
| PLLDATO [7:0] | 0   | PLL data bus data output                                                                               |  |
| PLLACK        | 0   | PLL data bus acknowledge signal                                                                        |  |

## sysMEM Embedded Block RAM Memory

The MachXO3L/LF devices contain sysMEM Embedded Block RAMs (EBRs). The EBR consists of a 9-Kbit RAM, with dedicated input and output registers. This memory can be used for a wide variety of purposes including data buffering, PROM for the soft processor and FIFO.

#### sysMEM Memory Block

The sysMEM block can implement single port, dual port, pseudo dual port, or FIFO memories. Each block can be used in a variety of depths and widths as shown in Table 2-5.



If an EBR is pre-loaded during configuration, the GSR input must be disabled or the release of the GSR during device wake up must occur before the release of the device I/Os becoming active.

These instructions apply to all EBR RAM, ROM and FIFO implementations. For the EBR FIFO mode, the GSR signal is always enabled and the WE and RE signals act like the clock enable signals in Figure 2-10. The reset timing rules apply to the RPReset input versus the RE input and the RST input versus the WE and RE inputs. Both RST and RPReset are always asynchronous EBR inputs. For more details refer to TN1290, Memory Usage Guide for MachXO3 Devices.

Note that there are no reset restrictions if the EBR synchronous reset is used and the EBR GSR input is disabled.

## Programmable I/O Cells (PIC)

The programmable logic associated with an I/O is called a PIO. The individual PIO are connected to their respective sysIO buffers and pads. On the MachXO3L/LF devices, the PIO cells are assembled into groups of four PIO cells called a Programmable I/O Cell or PIC. The PICs are placed on all four sides of the device.

On all the MachXO3L/LF devices, two adjacent PIOs can be combined to provide a complementary output driver pair.

All PIO pairs can implement differential receivers. Half of the PIO pairs on the top edge of these devices can be configured as true LVDS transmit pairs. The PIO pairs on the bottom edge of these devices have on-chip differential termination and also provide PCI support.



## Output Gearbox

Each PIC on the top edge has a built-in 8:1 output gearbox. Each of these output gearboxes may be programmed as a 7:1 serializer or as one ODDRX4 (8:1) gearbox or as two ODDRX2 (4:1) gearboxes. Table 2-10 shows the gearbox signals.

### Table 2-10. Output Gearbox Signal List

| Name                       | I/O Type | Description                     |
|----------------------------|----------|---------------------------------|
| Q                          | Output   | High-speed data output          |
| D[7:0]                     | Input    | Low-speed data from device core |
| Video TX(7:1): D[6:0]      |          |                                 |
| GDDRX4(8:1): D[7:0]        |          |                                 |
| GDDRX2(4:1)(IOL-A): D[3:0] |          |                                 |
| GDDRX2(4:1)(IOL-C): D[7:4] |          |                                 |
| SCLK                       | Input    | Slow-speed system clock         |
| ECLK [1:0]                 | Input    | High-speed edge clock           |
| RST                        | Input    | Reset                           |

The gearboxes have three stage pipeline registers. The first stage registers sample the low-speed input data on the low-speed system clock. The second stage registers transfer data from the low-speed clock registers to the high-speed clock registers. The third stage pipeline registers controlled by high-speed edge clock shift and mux the high-speed data out to the sysIO buffer. Figure 2-14 shows the output gearbox block diagram.



Table 2-11 shows the I/O standards (together with their supply and reference voltages) supported by the MachXO3L/LF devices. For further information on utilizing the sysIO buffer to support a variety of standards please see TN1280, MachXO3 sysIO Usage Guide.

### Table 2-11. Supported Input Standards

| VCCIO (Typ.)               |       |       |       |       |       |
|----------------------------|-------|-------|-------|-------|-------|
| Input Standard             | 3.3 V | 2.5 V | 1.8 V | 1.5 V | 1.2 V |
| Single-Ended Interfaces    |       |       |       |       |       |
| LVTTL                      | Yes   |       |       |       |       |
| LVCMOS33                   | Yes   |       |       |       |       |
| LVCMOS25                   |       | Yes   |       |       |       |
| LVCMOS18                   |       |       | Yes   |       |       |
| LVCMOS15                   |       |       |       | Yes   |       |
| LVCMOS12                   |       |       |       |       | Yes   |
| PCI                        | Yes   |       |       |       |       |
| Differential Interfaces    |       | •     |       |       |       |
| LVDS                       | Yes   | Yes   |       |       |       |
| BLVDS, MLVDS, LVPECL, RSDS | Yes   | Yes   |       |       |       |
| MIPI <sup>1</sup>          | Yes   | Yes   |       |       |       |
| LVTTLD                     | Yes   |       |       |       |       |
| LVCMOS33D                  | Yes   |       |       |       |       |
| LVCMOS25D                  |       | Yes   |       |       |       |
| LVCMOS18D                  |       |       | Yes   |       |       |

1. These interfaces can be emulated with external resistors in all devices.



#### Table 2-12. Supported Output Standards

| Output Standard                 | V <sub>CCIO</sub> (Typ.) |
|---------------------------------|--------------------------|
| Single-Ended Interfaces         |                          |
| LVTTL                           | 3.3                      |
| LVCMOS33                        | 3.3                      |
| LVCMOS25                        | 2.5                      |
| LVCMOS18                        | 1.8                      |
| LVCMOS15                        | 1.5                      |
| LVCMOS12                        | 1.2                      |
| LVCMOS33, Open Drain            | —                        |
| LVCMOS25, Open Drain            | —                        |
| LVCMOS18, Open Drain            | —                        |
| LVCMOS15, Open Drain            | —                        |
| LVCMOS12, Open Drain            | —                        |
| PCI33                           | 3.3                      |
| Differential Interfaces         |                          |
| LVDS <sup>1</sup>               | 2.5, 3.3                 |
| BLVDS, MLVDS, RSDS <sup>1</sup> | 2.5                      |
| LVPECL <sup>1</sup>             | 3.3                      |
| MIPI <sup>1</sup>               | 2.5                      |
| LVTTLD                          | 3.3                      |
| LVCMOS33D                       | 3.3                      |
| LVCMOS25D                       | 2.5                      |
| LVCMOS18D                       | 1.8                      |

1. These interfaces can be emulated with external resistors in all devices.

## sysIO Buffer Banks

The numbers of banks vary between the devices of this family. MachXO3L/LF-1300 in the 256 Ball packages and the MachXO3L/LF-2100 and higher density devices have six I/O banks (one bank on the top, right and bottom side and three banks on the left side). The MachXO3L/LF-1300 and lower density devices have four banks (one bank per side). Figures 2-15 and 2-16 show the sysIO banks and their associated supplies for all devices.



# Figure 2-15. MachXO3L/LF-1300 in 256 Ball Packages, MachXO3L/LF-2100, MachXO3L/LF-4300, MachXO3L/LF-6900 and MachXO3L/LF-9400 Banks



Figure 2-16. MachXO3L/LF-640 and MachXO3L/LF-1300 Banks





## Hot Socketing

The MachXO3L/LF devices have been carefully designed to ensure predictable behavior during power-up and power-down. Leakage into I/O pins is controlled to within specified limits. This allows for easy integration with the rest of the system. These capabilities make the MachXO3L/LF ideal for many multiple power supply and hot-swap applications.

## **On-chip Oscillator**

Every MachXO3L/LF device has an internal CMOS oscillator. The oscillator output can be routed as a clock to the clock tree or as a reference clock to the sysCLOCK PLL using general routing resources. The oscillator frequency can be divided by internal logic. There is a dedicated programming bit and a user input to enable/disable the oscillator. The oscillator frequency ranges from 2.08 MHz to 133 MHz. The software default value of the Master Clock (MCLK) is nominally 2.08 MHz. When a different MCLK is selected during the design process, the following sequence takes place:

- 1. Device powers up with a nominal MCLK frequency of 2.08 MHz.
- 2. During configuration, users select a different master clock frequency.
- 3. The MCLK frequency changes to the selected frequency once the clock configuration bits are received.
- 4. If the user does not select a master clock frequency, then the configuration bitstream defaults to the MCLK frequency of 2.08 MHz.

Table 2-13 lists all the available MCLK frequencies.

#### Table 2-13. Available MCLK Frequencies

| MCLK (MHz, Nominal) | MCLK (MHz, Nominal) | MCLK (MHz, Nominal) |
|---------------------|---------------------|---------------------|
| 2.08 (default)      | 9.17                | 33.25               |
| 2.46                | 10.23               | 38                  |
| 3.17                | 13.3                | 44.33               |
| 4.29                | 14.78               | 53.2                |
| 5.54                | 20.46               | 66.5                |
| 7                   | 26.6                | 88.67               |
| 8.31                | 29.56               | 133                 |



## **Embedded Hardened IP Functions**

All MachXO3L/LF devices provide embedded hardened functions such as SPI, I<sup>2</sup>C and Timer/Counter. MachXO3LF devices also provide User Flash Memory (UFM). These embedded blocks interface through the WISHBONE interface with routing as shown in Figure 2-17.

### Figure 2-17. Embedded Function Block Interface



## Hardened I<sup>2</sup>C IP Core

Every MachXO3L/LF device contains two  $I^2C$  IP cores. These are the primary and secondary  $I^2C$  IP cores. Either of the two cores can be configured either as an  $I^2C$  master or as an  $I^2C$  slave. The only difference between the two IP cores is that the primary core has pre-assigned I/O pins whereas users can assign I/O pins for the secondary core.

When the IP core is configured as a master it will be able to control other devices on the  $I^2C$  bus through the interface. When the core is configured as the slave, the device will be able to provide I/O expansion to an  $I^2C$  Master. The  $I^2C$  cores support the following functionality:

- Master and Slave operation
- 7-bit and 10-bit addressing
- Multi-master arbitration support
- Up to 400 kHz data transfer speed
- General call support
- Interface to custom logic through 8-bit WISHBONE interface



## **DC Electrical Characteristics**

| Parameter                                   | Condition                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Min.                                                    | Тур.                                                    | Max.                                                    | Units                                                   |
|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|
|                                             | Clamp OFF and $V_{CCIO} < V_{IN} < V_{IH}$ (MAX)                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                         | _                                                       | +175                                                    | μA                                                      |
|                                             | Clamp OFF and $V_{IN} = V_{CCIO}$                                                                                                                                                                                                                                                                                                                                                                                                                                     | -10                                                     | _                                                       | 10                                                      | μA                                                      |
| Input or I/O Leakage                        | Clamp OFF and V <sub>CCIO</sub> - 0.97 V < V <sub>IN</sub> <<br>V <sub>CCIO</sub>                                                                                                                                                                                                                                                                                                                                                                                     | -175                                                    |                                                         | —                                                       | μΑ                                                      |
|                                             | Clamp OFF and 0 V < $V_{IN}$ < $V_{CCIO}$ - 0.97 V                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                         | _                                                       | 10                                                      | μA                                                      |
|                                             | Clamp OFF and V <sub>IN</sub> = GND                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                         | _                                                       | 10                                                      | μA                                                      |
|                                             | Clamp ON and 0 V < V <sub>IN</sub> < V <sub>CCIO</sub>                                                                                                                                                                                                                                                                                                                                                                                                                |                                                         | _                                                       | 10                                                      | μA                                                      |
| I/O Active Pull-up Current                  | 0 < V <sub>IN</sub> < 0.7 V <sub>CCIO</sub>                                                                                                                                                                                                                                                                                                                                                                                                                           | -30                                                     |                                                         | -309                                                    | μA                                                      |
| I/O Active Pull-down<br>Current             | V <sub>IL</sub> (MAX) < V <sub>IN</sub> < V <sub>CCIO</sub>                                                                                                                                                                                                                                                                                                                                                                                                           | 30                                                      |                                                         | 305                                                     | μA                                                      |
| Bus Hold Low sustaining<br>current          | $V_{IN} = V_{IL} (MAX)$                                                                                                                                                                                                                                                                                                                                                                                                                                               | 30                                                      |                                                         | —                                                       | μA                                                      |
| Bus Hold High sustaining<br>current         | V <sub>IN</sub> = 0.7V <sub>CCIO</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                | -30                                                     | _                                                       | _                                                       | μΑ                                                      |
| Bus Hold Low Overdrive<br>current           | $0 \le V_{IN} \le V_{CCIO}$                                                                                                                                                                                                                                                                                                                                                                                                                                           | _                                                       | _                                                       | 305                                                     | μΑ                                                      |
| Bus Hold High Overdrive<br>current          | $0 \le V_{IN} \le V_{CCIO}$                                                                                                                                                                                                                                                                                                                                                                                                                                           | _                                                       | _                                                       | -309                                                    | μA                                                      |
| Bus Hold Trip Points                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | V <sub>IL</sub><br>(MAX)                                | _                                                       | V <sub>IH</sub><br>(MIN)                                | V                                                       |
| I/O Capacitance <sup>2</sup>                | $V_{CCIO} = 3.3 V, 2.5 V, 1.8 V, 1.5 V, 1.2 V, V_{CC} = Typ., V_{IO} = 0 to V_{IH} (MAX)$                                                                                                                                                                                                                                                                                                                                                                             | 3                                                       | 5                                                       | 9                                                       | pf                                                      |
| Dedicated Input<br>Capacitance <sup>2</sup> | $V_{CCIO} = 3.3 V, 2.5 V, 1.8 V, 1.5 V, 1.2 V, V_{CC} = Typ., V_{IO} = 0 to V_{IH} (MAX)$                                                                                                                                                                                                                                                                                                                                                                             | 3                                                       | 5.5                                                     | 7                                                       | pf                                                      |
|                                             | V <sub>CCIO</sub> = 3.3 V, Hysteresis = Large                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                         | 450                                                     |                                                         | mV                                                      |
|                                             | V <sub>CCIO</sub> = 2.5 V, Hysteresis = Large                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                         | 250                                                     |                                                         | mV                                                      |
|                                             | V <sub>CCIO</sub> = 1.8 V, Hysteresis = Large                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                         | 125                                                     |                                                         | mV                                                      |
| Hysteresis for Schmitt                      | V <sub>CCIO</sub> = 1.5 V, Hysteresis = Large                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                         | 100                                                     |                                                         | mV                                                      |
| Trigger Inputs⁵                             | V <sub>CCIO</sub> = 3.3 V, Hysteresis = Small                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                         | 250                                                     |                                                         | mV                                                      |
|                                             | V <sub>CCIO</sub> = 2.5 V, Hysteresis = Small                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                         | 150                                                     |                                                         | mV                                                      |
|                                             | V <sub>CCIO</sub> = 1.8 V, Hysteresis = Small                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                         | 60                                                      |                                                         | mV                                                      |
|                                             | V <sub>CCIO</sub> = 1.5 V, Hysteresis = Small                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                         | 40                                                      |                                                         | mV                                                      |
|                                             | Input or I/O Leakage         I/O Active Pull-up Current         I/O Active Pull-down         Current         Bus Hold Low sustaining         current         Bus Hold Low sustaining         current         Bus Hold Low Overdrive         current         Bus Hold Low Overdrive         current         Bus Hold High Overdrive         current         Bus Hold Trip Points         I/O Capacitance <sup>2</sup> Dedicated Input         Capacitance <sup>2</sup> | $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$ | $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$ | $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$ | $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$ |

1. Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output driver tri-stated. It is not measured with the output driver active. Bus maintenance circuits are disabled.

2. T<sub>A</sub> 25 °C, f = 1.0 MHz.

3. Please refer to V<sub>IL</sub> and V<sub>IH</sub> in the sysIO Single-Ended DC Electrical Characteristics table of this document.

 When V<sub>IH</sub> is higher than V<sub>CCIO</sub>, a transient current typically of 30 ns in duration or less with a peak current of 6mA can occur on the high-tolow transition. For true LVDS output pins in MachXO3L/LF devices, V<sub>IH</sub> must be less than or equal to V<sub>CCIO</sub>.

5. With bus keeper circuit turned on. For more details, refer to TN1280, MachXO3 sysIO Usage Guide.



# Static Supply Current – C/E Devices<sup>1, 2, 3, 6</sup>

| Symbol          | Parameter                                       | Device                            | Typ.⁴ | Units |
|-----------------|-------------------------------------------------|-----------------------------------|-------|-------|
| I <sub>CC</sub> | Core Power Supply                               | LCMXO3L/LF-1300C 256 Ball Package | 4.8   | mA    |
|                 |                                                 | LCMXO3L/LF-2100C                  | 4.8   | mA    |
|                 |                                                 | LCMXO3L/LF-2100C 324 Ball Package | 8.45  | mA    |
|                 |                                                 | LCMXO3L/LF-4300C                  | 8.45  | mA    |
|                 |                                                 | LCMXO3L/LF-4300C 400 Ball Package | 12.87 | mA    |
|                 |                                                 | LCMXO3L/LF-6900C7                 | 12.87 | mA    |
|                 |                                                 | LCMXO3L/LF-9400C7                 | 17.86 | mA    |
|                 |                                                 | LCMXO3L/LF-640E                   | 1.00  | mA    |
|                 |                                                 | LCMXO3L/LF-1300E                  | 1.00  | mA    |
|                 |                                                 | LCMXO3L/LF-1300E 256 Ball Package | 1.39  | mA    |
|                 |                                                 | LCMXO3L/LF-2100E                  | 1.39  | mA    |
|                 |                                                 | LCMXO3L/LF-2100E 324 Ball Package | 2.55  | mA    |
|                 |                                                 | LCMXO3L/LF-4300E                  | 2.55  | mA    |
|                 |                                                 | LCMXO3L/LF-6900E                  | 4.06  | mA    |
|                 |                                                 | LCMXO3L/LF-9400E                  | 5.66  | mA    |
| ICCIO           | Bank Power Supply <sup>5</sup><br>VCCIO = 2.5 V | All devices                       | 0     | mA    |

1. For further information on supply current, please refer to TN1289, Power Estimation and Management for MachXO3 Devices.

2. Assumes blank pattern with the following characteristics: all outputs are tri-stated, all inputs are configured as LVCMOS and held at V<sub>CCIO</sub> or GND, on-chip oscillator is off, on-chip PLL is off.

3. Frequency = 0 MHz.

4.  $T_J = 25$  °C, power supplies at nominal voltage.

5. Does not include pull-up/pull-down.

6. To determine the MachXO3L/LF peak start-up current data, use the Power Calculator tool.

7. Determination of safe ambient operating conditions requires use of the Diamond Power Calculator tool.



# sysIO Single-Ended DC Electrical Characteristics<sup>1, 2</sup>

| Input/Output        | V                     | IL                    | V <sub>IH</sub>       |                                                   | V <sub>OL</sub> Max.    | V <sub>OH</sub> Min.    | I <sub>OL</sub> Max.⁴ | l <sub>OH</sub> Max.⁴ |
|---------------------|-----------------------|-----------------------|-----------------------|---------------------------------------------------|-------------------------|-------------------------|-----------------------|-----------------------|
| Standard            | Min. (V) <sup>3</sup> | Max. (V)              | Min. (V)              | Max. (V)                                          | (V)                     | (V)                     | (mA)                  | (mA)                  |
|                     |                       |                       |                       |                                                   | 0.4                     |                         | 4                     | -4                    |
|                     |                       |                       |                       |                                                   |                         | V <sub>CCIO</sub> - 0.4 | 8                     | -8                    |
| LVCMOS 3.3<br>LVTTL | -0.3                  | 0.8                   | 2.0                   | 3.6                                               | 0.4                     | CCIO - 0.4              | 12                    | -12                   |
|                     |                       |                       |                       |                                                   |                         |                         | 16                    | -16                   |
|                     |                       |                       |                       |                                                   | 0.2                     | V <sub>CCIO</sub> - 0.2 | 0.1                   | -0.1                  |
|                     |                       |                       |                       |                                                   |                         |                         | 4                     | -4                    |
|                     |                       |                       |                       |                                                   | 0.4                     | V <sub>CCIO</sub> - 0.4 | 8                     | -8                    |
| LVCMOS 2.5          | -0.3                  | 0.7                   | 1.7                   | 3.6                                               | 0.4                     | VCCIO - 0.4             | 12                    | -12                   |
|                     |                       |                       |                       |                                                   |                         |                         | 16                    | -16                   |
|                     |                       |                       |                       |                                                   | 0.2                     | V <sub>CCIO</sub> - 0.2 | 0.1                   | -0.1                  |
|                     |                       |                       |                       |                                                   |                         |                         | 4                     | -4                    |
| LVCMOS 1.8          | 0.0                   | 0.051/                | 0.651/                | 0.65V <sub>CCIO</sub> 3.6 0.4 V <sub>CCIO</sub> - | V <sub>CCIO</sub> - 0.4 | 8                       | -8                    |                       |
|                     | -0.3                  | 0.35V <sub>CCIO</sub> | 0.65V <sub>CCIO</sub> | 3.0                                               |                         |                         | 12                    | -12                   |
|                     |                       |                       |                       |                                                   | 0.2                     | V <sub>CCIO</sub> - 0.2 | 0.1                   | -0.1                  |
|                     | -0.3                  | 0.35V <sub>CCIO</sub> |                       |                                                   | 0.4                     | V <sub>CCIO</sub> - 0.4 | 4                     | -4                    |
| LVCMOS 1.5          |                       |                       | 0.65V <sub>CCIO</sub> | 3.6                                               | 0.4                     |                         | 8                     | -8                    |
|                     |                       |                       |                       |                                                   | 0.2                     | V <sub>CCIO</sub> - 0.2 | 0.1                   | -0.1                  |
|                     | -0.3                  | 0.35V <sub>CCIO</sub> | 0.65V <sub>CCIO</sub> |                                                   | 0.4                     | V 0.4                   | 4                     | -2                    |
| LVCMOS 1.2          |                       |                       |                       | 3.6                                               | 0.4                     | V <sub>CCIO</sub> - 0.4 | 8                     | -6                    |
|                     |                       |                       |                       |                                                   | 0.2                     | V <sub>CCIO</sub> - 0.2 | 0.1                   | -0.1                  |
| LVCMOS25R33         | -0.3                  | VREF-0.1              | VREF+0.1              | 3.6                                               | NA                      | NA                      | NA                    | NA                    |
| LVCMOS18R33         | -0.3                  | VREF-0.1              | VREF+0.1              | 3.6                                               | NA                      | NA                      | NA                    | NA                    |
| LVCMOS18R25         | -0.3                  | VREF-0.1              | VREF+0.1              | 3.6                                               | NA                      | NA                      | NA                    | NA                    |
| LVCMOS15R33         | -0.3                  | VREF-0.1              | VREF+0.1              | 3.6                                               | NA                      | NA                      | NA                    | NA                    |
| LVCMOS15R25         | -0.3                  | VREF-0.1              | VREF+0.1              | 3.6                                               | NA                      | NA                      | NA                    | NA                    |
| LVCMOS12R33         | -0.3                  | VREF-0.1              | VREF+0.1              | 3.6                                               | 0.40                    | NA Open<br>Drain        | 24, 16, 12,<br>8, 4   | NA Open<br>Drain      |
| LVCMOS12R25         | -0.3                  | VREF-0.1              | VREF+0.1              | 3.6                                               | 0.40                    | NA Open<br>Drain        | 16, 12, 8, 4          | NA Open<br>Drain      |
| LVCMOS10R33         | -0.3                  | VREF-0.1              | VREF+0.1              | 3.6                                               | 0.40                    | NA Open<br>Drain        | 24, 16, 12,<br>8, 4   | NA Open<br>Drain      |
| LVCMOS10R25         | -0.3                  | VREF-0.1              | VREF+0.1              | 3.6                                               | 0.40                    | NA Open<br>Drain        | 16, 12, 8, 4          | NA Open<br>Drain      |

 MachXO3L/LF devices allow LVCMOS inputs to be placed in I/O banks where V<sub>CCIO</sub> is different from what is specified in the applicable JEDEC specification. This is referred to as a ratioed input buffer. In a majority of cases this operation follows or exceeds the applicable JEDEC specification. The cases where MachXO3L/LF devices do not meet the relevant JEDEC specification are documented in the table below.

2. MachXO3L/LF devices allow for LVCMOS referenced I/Os which follow applicable JEDEC specifications. For more details about mixed mode operation please refer to please refer to TN1280, MachXO3 sysIO Usage Guide.

3. The dual function I<sup>2</sup>C pins SCL and SDA are limited to a  $V_{IL}$  min of -0.25 V or to -0.3 V with a duration of <10 ns.

4. For electromigration, the average DC current sourced or sinked by I/O pads between two consecutive VCCIO or GND pad connections, or between the last VCCIO or GND in an I/O bank and the end of an I/O bank, as shown in the Logic Signal Connections table (also shown as I/O grouping) shall not exceed a maximum of n \* 8 mA. "n" is the number of I/O pads between the two consecutive bank VCCIO or GND connections or between the last VCCIO and GND in a bank and the end of a bank. IO Grouping can be found in the Data Sheet Pin Tables, which can also be generated from the Lattice Diamond software.



|           | Description                                                            | Min. | Тур. | Max. | Units |
|-----------|------------------------------------------------------------------------|------|------|------|-------|
| Low Power |                                                                        |      |      |      |       |
| VCCIO     | VCCIO of the Bank with LVCMOS12D 6 mA<br>drive bidirectional IO buffer |      | 1.2  |      | V     |
| VIH       | Logic 1 input voltage                                                  | —    | _    | 0.88 | V     |
| VIL       | Logic 0 input voltage, not in ULP State                                | 0.55 | _    | _    | V     |
| VHYST     | Input hysteresis                                                       | 25   | —    | —    | mV    |

1. Over Recommended Operating Conditions

## Figure 3-5. MIPI D-PHY Output Using External Resistors





# Maximum sysIO Buffer Performance

| I/O Standard | Max. Speed | Units |
|--------------|------------|-------|
| MIPI         | 450        | MHz   |
| LVDS25       | 400        | MHz   |
| LVDS25E      | 150        | MHz   |
| BLVDS25      | 150        | MHz   |
| BLVDS25E     | 150        | MHz   |
| MLVDS25      | 150        | MHz   |
| MLVDS25E     | 150        | MHz   |
| LVPECL33     | 150        | MHz   |
| LVPECL33E    | 150        | MHz   |
| LVTTL33      | 150        | MHz   |
| LVTTL33D     | 150        | MHz   |
| LVCMOS33     | 150        | MHz   |
| LVCMOS33D    | 150        | MHz   |
| LVCMOS25     | 150        | MHz   |
| LVCMOS25D    | 150        | MHz   |
| LVCMOS18     | 150        | MHz   |
| LVCMOS18D    | 150        | MHz   |
| LVCMOS15     | 150        | MHz   |
| LVCMOS15D    | 150        | MHz   |
| LVCMOS12     | 91         | MHz   |
| LVCMOS12D    | 91         | MHz   |



## DC and Switching Characteristics MachXO3 Family Data Sheet

|                      |                                                                   |                  | -     | 6    | _     | 5    |       |
|----------------------|-------------------------------------------------------------------|------------------|-------|------|-------|------|-------|
| Parameter            | Description                                                       | Device           | Min.  | Max. | Min.  | Max. | Units |
| General I/O          | Pin Parameters (Using Edge Clock without                          | t PLL)           |       |      | 1     |      | 1     |
|                      |                                                                   | MachXO3L/LF-1300 | —     | 7.53 | —     | 7.76 | ns    |
|                      |                                                                   | MachXO3L/LF-2100 | —     | 7.53 | —     | 7.76 | ns    |
| t <sub>COE</sub>     | Clock to Output - PIO Output Register                             | MachXO3L/LF-4300 | —     | 7.45 |       | 7.68 | ns    |
|                      |                                                                   | MachXO3L/LF-6900 | —     | 7.53 |       | 7.76 | ns    |
|                      |                                                                   | MachXO3L/LF-9400 | —     | 8.93 | —     | 9.35 | ns    |
|                      |                                                                   | MachXO3L/LF-1300 | -0.19 |      | -0.19 |      | ns    |
|                      |                                                                   | MachXO3L/LF-2100 | -0.19 |      | -0.19 | _    | ns    |
| t <sub>SUE</sub>     | Clock to Data Setup - PIO Input Register                          | MachXO3L/LF-4300 | -0.16 | _    | -0.16 | _    | ns    |
|                      |                                                                   | MachXO3L/LF-6900 | -0.19 |      | -0.19 |      | ns    |
|                      |                                                                   | MachXO3L/LF-9400 | -0.20 | _    | -0.20 | _    | ns    |
|                      |                                                                   | MachXO3L/LF-1300 | 1.97  | _    | 2.24  | _    | ns    |
|                      |                                                                   | MachXO3L/LF-2100 | 1.97  |      | 2.24  |      | ns    |
| t <sub>HE</sub>      | Clock to Data Hold - PIO Input Register                           | MachXO3L/LF-4300 | 1.89  |      | 2.16  |      | ns    |
|                      |                                                                   | MachXO3L/LF-6900 | 1.97  | _    | 2.24  | _    | ns    |
|                      |                                                                   | MachXO3L/LF-9400 | 1.98  |      | 2.25  |      | ns    |
|                      | Clock to Data Setup - PIO Input Register<br>with Data Input Delay | MachXO3L/LF-1300 | 1.56  |      | 1.69  | _    | ns    |
|                      |                                                                   | MachXO3L/LF-2100 | 1.56  |      | 1.69  |      | ns    |
| t <sub>SU_DELE</sub> |                                                                   | MachXO3L/LF-4300 | 1.74  | _    | 1.88  | _    | ns    |
| _                    |                                                                   | MachXO3L/LF-6900 | 1.66  | _    | 1.81  | _    | ns    |
|                      |                                                                   | MachXO3L/LF-9400 | 1.71  |      | 1.85  |      | ns    |
|                      | Clock to Data Hold - PIO Input Register with<br>Input Data Delay  | MachXO3L/LF-1300 | -0.23 | _    | -0.23 | _    | ns    |
|                      |                                                                   | MachXO3L/LF-2100 | -0.23 |      | -0.23 |      | ns    |
| t <sub>H_DELE</sub>  |                                                                   | MachXO3L/LF-4300 | -0.34 |      | -0.34 |      | ns    |
|                      |                                                                   | MachXO3L/LF-6900 | -0.29 |      | -0.29 |      | ns    |
|                      |                                                                   | MachXO3L/LF-9400 | -0.30 |      | -0.30 |      | ns    |
| General I/O          | Pin Parameters (Using Primary Clock with                          | PLL)             |       |      |       |      |       |
|                      |                                                                   | MachXO3L/LF-1300 | —     | 5.98 |       | 6.01 | ns    |
|                      |                                                                   | MachXO3L/LF-2100 | —     | 5.98 | _     | 6.01 | ns    |
| t <sub>COPLL</sub>   | Clock to Output - PIO Output Register                             | MachXO3L/LF-4300 | —     | 5.99 | —     | 6.02 | ns    |
|                      |                                                                   | MachXO3L/LF-6900 | —     | 6.02 | _     | 6.06 | ns    |
|                      |                                                                   | MachXO3L/LF-9400 | —     | 5.55 | _     | 6.13 | ns    |
|                      |                                                                   | MachXO3L/LF-1300 | 0.36  | _    | 0.36  | —    | ns    |
|                      |                                                                   | MachXO3L/LF-2100 | 0.36  |      | 0.36  | _    | ns    |
| t <sub>SUPLL</sub>   | Clock to Data Setup - PIO Input Register                          | MachXO3L/LF-4300 | 0.35  |      | 0.35  |      | ns    |
|                      |                                                                   | MachXO3L/LF-6900 | 0.34  | —    | 0.34  | —    | ns    |
|                      |                                                                   | MachXO3L/LF-9400 | 0.33  |      | 0.33  |      | ns    |
|                      |                                                                   | MachXO3L/LF-1300 | 0.42  |      | 0.49  |      | ns    |
|                      |                                                                   | MachXO3L/LF-2100 | 0.42  | —    | 0.49  | —    | ns    |
| t <sub>HPLL</sub>    | Clock to Data Hold - PIO Input Register                           | MachXO3L/LF-4300 | 0.43  | —    | 0.50  | _    | ns    |
|                      |                                                                   | MachXO3L/LF-6900 | 0.46  |      | 0.54  |      | ns    |
|                      |                                                                   | MachXO3L/LF-9400 | 0.47  | —    | 0.55  | —    | ns    |



|                        |                                                                            |                                          | -         | -6      | _        | -5     |                     |
|------------------------|----------------------------------------------------------------------------|------------------------------------------|-----------|---------|----------|--------|---------------------|
| Parameter              | Description                                                                | Device                                   | Min.      | Max.    | Min.     | Max.   | Units               |
| Generic DDF            | RX1 Inputs with Clock and Data Aligned at                                  | Pin Using PCLK Pin for Cl                | ock Inpu  | it —    |          |        |                     |
| GDDRX1_RX              | K.SCLK.Aligned <sup>8, 9</sup>                                             | -                                        | -         |         |          |        |                     |
| t <sub>DVA</sub>       | Input Data Valid After CLK                                                 |                                          |           | 0.317   | —        | 0.344  | UI                  |
| t <sub>DVE</sub>       | Input Data Hold After CLK                                                  | All MachXO3L/LF<br>devices,              | 0.742     | —       | 0.702    |        | UI                  |
| f <sub>DATA</sub>      | DDRX1 Input Data Speed                                                     | all sides                                | —         | 300     | —        | 250    | Mbps                |
| f <sub>DDRX1</sub>     | DDRX1 SCLK Frequency                                                       |                                          | —         | 150     | —        | 125    | MHz                 |
| Generic DD<br>GDDRX1_R | RX1 Inputs with Clock and Data Centered<br>X.SCLK.Centered <sup>8, 9</sup> | d at Pin Using PCLK Pin fo               | or Clock  | Input – |          |        |                     |
| t <sub>SU</sub>        | Input Data Setup Before CLK                                                |                                          | 0.566     | —       | 0.560    |        | ns                  |
| t <sub>HO</sub>        | Input Data Hold After CLK                                                  | All MachXO3L/LF                          | 0.778     | —       | 0.879    | —      | ns                  |
| f <sub>DATA</sub>      | DDRX1 Input Data Speed                                                     | devices,<br>all sides                    |           | 300     | —        |        | Mbps                |
| f <sub>DDRX1</sub>     | DDRX1 SCLK Frequency                                                       |                                          |           | 150     | —        | 125    | MHz                 |
|                        | RX2 Inputs with Clock and Data Aligned a K.ECLK.Aligned <sup>8,9</sup>     | t Pin Using PCLK Pin for 0               | Clock Inp | out –   | 1        | ı      |                     |
| t <sub>DVA</sub>       | Input Data Valid After CLK                                                 | _                                        | —         | 0.316   | —        | 0.342  | UI                  |
| t <sub>DVE</sub>       | Input Data Hold After CLK                                                  |                                          | 0.710     |         | 0.675    |        | UI                  |
| f <sub>DATA</sub>      | DDRX2 Serial Input Data Speed                                              | MachXO3L/LF devices,                     |           | 664     |          | 554    | Mbps                |
| f <sub>DDRX2</sub>     | DDRX2 ECLK Frequency                                                       | _bottom side only                        |           | 332     | _        | 277    | MHz                 |
| f <sub>SCLK</sub>      | SCLK Frequency                                                             | _                                        |           | 166     |          | 139    | MHz                 |
|                        | RX2 Inputs with Clock and Data Centered                                    | at Pin Using PCLK Pin for                | Clock II  | nput –  |          |        | l                   |
|                        | K.ECLK.Centered <sup>8,9</sup>                                             | Ū                                        |           | •       |          |        |                     |
| t <sub>SU</sub>        | Input Data Setup Before CLK                                                |                                          | 0.233     | —       | 0.219    |        | ns                  |
| t <sub>HO</sub>        | Input Data Hold After CLK                                                  |                                          | 0.287     | —       | 0.287    |        | ns                  |
| f <sub>DATA</sub>      | DDRX2 Serial Input Data Speed                                              | MachXO3L/LF devices,                     |           | 664     | —        | 554    | Mbps                |
| f <sub>DDRX2</sub>     | DDRX2 ECLK Frequency                                                       | ,                                        |           | 332     | —        | 277    | MHz                 |
| f <sub>SCLK</sub>      | SCLK Frequency                                                             |                                          |           | 166     | —        | 139    | MHz                 |
| Generic DDF            | R4 Inputs with Clock and Data Aligned at F                                 | in Using PCLK Pin for Cloo               | k Input   | – GDDR  | X4_RX.   | ECLK.A | ligned <sup>8</sup> |
| t <sub>DVA</sub>       | Input Data Valid After ECLK                                                |                                          |           | 0.307   | —        | 0.320  | UI                  |
| t <sub>DVE</sub>       | Input Data Hold After ECLK                                                 |                                          | 0.782     |         | 0.699    |        | UI                  |
| f <sub>DATA</sub>      | DDRX4 Serial Input Data Speed                                              | MachXO3L/LF devices,<br>bottom side only | —         | 800     | —        | 630    | Mbps                |
| f <sub>DDRX4</sub>     | DDRX4 ECLK Frequency                                                       |                                          |           | 400     | —        | 315    | MHz                 |
| f <sub>SCLK</sub>      | SCLK Frequency                                                             |                                          |           | 100     | —        | 79     | MHz                 |
| Generic DDF            | 4 Inputs with Clock and Data Centered at I                                 | Pin Using PCLK Pin for Cloo              | k Input   | - GDDR  | X4_RX.E  | CLK.Ce | ntered <sup>8</sup> |
| t <sub>SU</sub>        | Input Data Setup Before ECLK                                               |                                          | 0.233     |         | 0.219    |        | ns                  |
| t <sub>HO</sub>        | Input Data Hold After ECLK                                                 |                                          | 0.287     |         | 0.287    |        | ns                  |
| f <sub>DATA</sub>      | DDRX4 Serial Input Data Speed                                              | MachXO3L/LF devices,<br>bottom side only |           | 800     | —        | 630    | Mbps                |
| f <sub>DDRX4</sub>     | DDRX4 ECLK Frequency                                                       |                                          |           | 400     | —        | 315    | MHz                 |
| f <sub>SCLK</sub>      | SCLK Frequency                                                             |                                          | _         | 100     | —        | 79     | MHz                 |
| 7:1 LVDS Inp           | outs (GDDR71_RX.ECLK.7:1) <sup>9</sup>                                     |                                          | 1         | 1       | 1        | 1      | L                   |
| t <sub>DVA</sub>       | Input Data Valid After ECLK                                                |                                          | _         | 0.290   |          | 0.320  | UI                  |
| t <sub>DVE</sub>       | Input Data Hold After ECLK                                                 |                                          | 0.739     |         | 0.699    |        | UI                  |
| f <sub>DATA</sub>      | DDR71 Serial Input Data Speed                                              | MachXO3L/LF devices,                     | —         | 756     | —        | 630    | Mbps                |
| f <sub>DDR71</sub>     | DDR71 ECLK Frequency                                                       | bottom side only                         | <u> </u>  | 378     | <b> </b> | 315    | MHz                 |
| f <sub>CLKIN</sub>     | 7:1 Input Clock Frequency (SCLK) (mini-<br>mum limited by PLL)             |                                          | _         | 108     | _        | 90     | MHz                 |



## sysCLOCK PLL Timing

| Parameter                         | Descriptions                                   | Conditions                              | Min.   | Max.  | Units      |
|-----------------------------------|------------------------------------------------|-----------------------------------------|--------|-------|------------|
| :<br>IN                           | Input Clock Frequency (CLKI, CLKFB)            |                                         | 7      | 400   | MHz        |
| OUT                               | Output Clock Frequency (CLKOP, CLKOS, CLKOS2)  |                                         | 1.5625 | 400   | MHz        |
| OUT2                              | Output Frequency (CLKOS3 cascaded from CLKOS2) |                                         | 0.0122 | 400   | MHz        |
| fvco                              | PLL VCO Frequency                              |                                         | 200    | 800   | MHz        |
| PFD                               | Phase Detector Input Frequency                 |                                         | 7      | 400   | MHz        |
| AC Characteri                     | istics                                         | •                                       |        |       |            |
| <sup>t</sup> dt                   | Output Clock Duty Cycle                        | Without duty trim selected <sup>3</sup> | 45     | 55    | %          |
| DT_TRIM <sup>7</sup>              | Edge Duty Trim Accuracy                        |                                         | -75    | 75    | %          |
| t <sub>PH</sub> <sup>4</sup>      | Output Phase Accuracy                          |                                         | -6     | 6     | %          |
|                                   | Outrout Clask Daviad Littar                    | f <sub>OUT</sub> > 100 MHz              | —      | 150   | ps p-p     |
|                                   | Output Clock Period Jitter                     | f <sub>OUT</sub> < 100 MHz              | —      | 0.007 | UIPP       |
|                                   | Output Cleak Cycle to avala littar             | f <sub>OUT</sub> > 100 MHz              | —      | 180   | ps p-p     |
|                                   | Output Clock Cycle-to-cycle Jitter             | f <sub>OUT</sub> < 100 MHz              | —      | 0.009 | UIPP       |
| 1.8                               | Output Clock Phase Jitter                      | f <sub>PFD</sub> > 100 MHz              | —      | 160   | ps p-p     |
| t <sub>OPJIT</sub> <sup>1,8</sup> |                                                | f <sub>PFD</sub> < 100 MHz              | —      | 0.011 | UIPP       |
|                                   | Output Clock Period Jitter (Fractional-N)      | f <sub>OUT</sub> > 100 MHz              | —      | 230   | ps p-p     |
|                                   |                                                | f <sub>OUT</sub> < 100 MHz              | _      | 0.12  | UIPP       |
|                                   | Output Clock Cycle-to-cycle Jitter             | f <sub>OUT</sub> > 100 MHz              | —      | 230   | ps p-p     |
|                                   | (Fractional-N)                                 | f <sub>OUT</sub> < 100 MHz              |        | 0.12  | UIPP       |
| t <sub>SPO</sub>                  | Static Phase Offset                            | Divider ratio = integer                 | -120   | 120   | ps         |
| tw                                | Output Clock Pulse Width                       | At 90% or 10% <sup>3</sup>              | 0.9    | _     | ns         |
| LOCK <sup>2, 5</sup>              | PLL Lock-in Time                               |                                         |        | 15    | ms         |
| UNLOCK                            | PLL Unlock Time                                |                                         |        | 50    | ns         |
|                                   | Innut Clask Davied Litter                      | f <sub>PFD</sub> ≥ 20 MHz               | —      | 1,000 | ps p-p     |
| <sup>t</sup> IPJIT <sup>6</sup>   | Input Clock Period Jitter                      | f <sub>PFD</sub> < 20 MHz               | —      | 0.02  | UIPP       |
| thi                               | Input Clock High Time                          | 90% to 90%                              | 0.5    | —     | ns         |
| t <sub>LO</sub>                   | Input Clock Low Time                           | 10% to 10%                              | 0.5    | —     | ns         |
| STABLE <sup>5</sup>               | STANDBY High to PLL Stable                     |                                         | —      | 15    | ms         |
| RST                               | RST/RESETM Pulse Width                         |                                         | 1      | —     | ns         |
| RSTREC                            | RST Recovery Time                              |                                         | 1      | —     | ns         |
| RST_DIV                           | RESETC/D Pulse Width                           |                                         | 10     | —     | ns         |
| t <sub>RSTREC_DIV</sub>           | RESETC/D Recovery Time                         |                                         | 1      | _     | ns         |
| ROTATE-SETUP                      | PHASESTEP Setup Time                           |                                         | 10     |       | ns         |
| t <sub>ROTATE_WD</sub>            | PHASESTEP Pulse Width                          |                                         | 4      |       | VCO Cycles |

#### **Over Recommended Operating Conditions**

1. Period jitter sample is taken over 10,000 samples of the primary PLL output with a clean reference clock. Cycle-to-cycle jitter is taken over 1000 cycles. Phase jitter is taken over 2000 cycles. All values per JESD65B.

2. Output clock is valid after t<sub>LOCK</sub> for PLL reset and dynamic delay adjustment.

3. Using LVDS output buffers.

4. CLKOS as compared to CLKOP output for one phase step at the maximum VCO frequency. See TN1282, MachXO3 sysCLOCK PLL Design and Usage Guide for more details.

5. At minimum  $\rm f_{PFD}$  As the  $\rm f_{PFD}$  increases the time will decrease to approximately 60% the value listed.

6. Maximum allowed jitter on an input clock. PLL unlock may occur if the input jitter exceeds this specification. Jitter on the input clock may be transferred to the output clocks, resulting in jitter measurements outside the output specifications listed in this table.

7. Edge Duty Trim Accuracy is a percentage of the setting value. Settings available are 70 ps, 140 ps, and 280 ps in addition to the default value of none.

8. Jitter values measured with the internal oscillator operating. The jitter values will increase with loading of the PLD fabric and in the presence of SSO noise.



# I<sup>2</sup>C Port Timing Specifications<sup>1, 2</sup>

| Symbol           | Parameter                   | Min. | Max. | Units |
|------------------|-----------------------------|------|------|-------|
| f <sub>MAX</sub> | Maximum SCL clock frequency |      | 400  | kHz   |

1. MachXO3L/LF supports the following modes:

• Standard-mode (Sm), with a bit rate up to 100 kbit/s (user and configuration mode)

• Fast-mode (Fm), with a bit rate up to 400 kbit/s (user and configuration mode)

2. Refer to the  $I^2C$  specification for timing requirements.

# SPI Port Timing Specifications<sup>1</sup>

| Symbol                                       | Parameter | Min. | Max. | Units |
|----------------------------------------------|-----------|------|------|-------|
| f <sub>MAX</sub> Maximum SCK clock frequency |           | —    | 45   | MHz   |

1. Applies to user mode only. For configuration mode timing specifications, refer to sysCONFIG Port Timing Specifications table in this data sheet.

## **Switching Test Conditions**

Figure 3-9 shows the output test load used for AC testing. The specific values for resistance, capacitance, voltage, and other test conditions are shown in Table 3-6.

### Figure 3-9. Output Test Load, LVTTL and LVCMOS Standards



| Table 3-6. Test Fixture Required Components, | Non-Terminated Interfaces |
|----------------------------------------------|---------------------------|
|----------------------------------------------|---------------------------|

| Test Condition                             | R1       | CL      | Timing Ref.               | VT              |
|--------------------------------------------|----------|---------|---------------------------|-----------------|
|                                            |          | 0pF     | LVTTL, LVCMOS 3.3 = 1.5 V | —               |
|                                            |          |         | LVCMOS 2.5 = $V_{CCIO}/2$ | _               |
| LVTTL and LVCMOS settings (L -> H, H -> L) | $\infty$ |         | LVCMOS 1.8 = $V_{CCIO}/2$ | _               |
|                                            |          |         | LVCMOS 1.5 = $V_{CCIO}/2$ |                 |
|                                            |          |         | LVCMOS 1.2 = $V_{CCIO}/2$ | _               |
| LVTTL and LVCMOS 3.3 (Z -> H)              |          |         | 1.5                       | V <sub>OL</sub> |
| LVTTL and LVCMOS 3.3 (Z -> L)              | 1        | 188 0pF | 1.5                       | V <sub>OH</sub> |
| Other LVCMOS (Z -> H)                      | 100      |         | V <sub>CCIO</sub> /2      | V <sub>OL</sub> |
| Other LVCMOS (Z -> L)                      | - 100    |         | V <sub>CCIO</sub> /2      | V <sub>OH</sub> |
| LVTTL + LVCMOS (H -> Z)                    |          |         | V <sub>OH</sub> - 0.15    | V <sub>OL</sub> |
| LVTTL + LVCMOS (L -> Z)                    | 7        |         | V <sub>OL</sub> - 0.15    | V <sub>OH</sub> |

Note: Output test conditions for all other interfaces are determined by the respective standards.