# Evit Eatlice Semiconductor Corporation - <u>LCMXO3L-6900C-6BG400C Datasheet</u>



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                           |
|--------------------------------|----------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 858                                                                              |
| Number of Logic Elements/Cells | 6864                                                                             |
| Total RAM Bits                 | 245760                                                                           |
| Number of I/O                  | 335                                                                              |
| Number of Gates                | -                                                                                |
| Voltage - Supply               | 2.375V ~ 3.465V                                                                  |
| Mounting Type                  | Surface Mount                                                                    |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                                  |
| Package / Case                 | 400-LFBGA                                                                        |
| Supplier Device Package        | 400-CABGA (17x17)                                                                |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo3I-6900c-6bg400c |
|                                |                                                                                  |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## **PFU Blocks**

The core of the MachXO3L/LF device consists of PFU blocks, which can be programmed to perform logic, arithmetic, distributed RAM and distributed ROM functions. Each PFU block consists of four interconnected slices numbered 0 to 3 as shown in Figure 2-3. Each slice contains two LUTs and two registers. There are 53 inputs and 25 outputs associated with each PFU block.

#### Figure 2-3. PFU Block Diagram



#### Slices

Slices 0-3 contain two LUT4s feeding two registers. Slices 0-2 can be configured as distributed memory. Table 2-1 shows the capability of the slices in PFU blocks along with the operation modes they enable. In addition, each PFU contains logic that allows the LUTs to be combined to perform functions such as LUT5, LUT6, LUT7 and LUT8. The control logic performs set/reset functions (programmable as synchronous/ asynchronous), clock select, chip-select and wider RAM/ROM functions.

#### Table 2-1. Resources and Modes Available per Slice

|         | PFU Block               |                         |  |  |  |
|---------|-------------------------|-------------------------|--|--|--|
| Slice   | Resources               | Modes                   |  |  |  |
| Slice 0 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM |  |  |  |
| Slice 1 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM |  |  |  |
| Slice 2 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM |  |  |  |
| Slice 3 | 2 LUT4s and 2 Registers | Logic, Ripple, ROM      |  |  |  |

Figure 2-4 shows an overview of the internal logic of the slice. The registers in the slice can be configured for positive/negative and edge triggered or level sensitive clocks. All slices have 15 inputs from routing and one from the carry-chain (from the adjacent slice or PFU). There are seven outputs: six for routing and one to carry-chain (to the adjacent PFU). Table 2-2 lists the signals associated with Slices 0-3.



#### Figure 2-4. Slice Diagram



For Slices 0 and 1, memory control signals are generated from Slice 2 as follows:

- WCK is CLK
   WRE is from LSR
- DI[3:2] for Slice 1 and DI[1:0] for Slice 0 data from Slice 2
- WAD [A:D] is a 4-bit address from slice 2 LUT input

 Table 2-2. Slice Signal Descriptions

| Function | Туре             | Signal Names   | Description                                                          |
|----------|------------------|----------------|----------------------------------------------------------------------|
| Input    | Data signal      | A0, B0, C0, D0 | Inputs to LUT4                                                       |
| Input    | Data signal      | A1, B1, C1, D1 | Inputs to LUT4                                                       |
| Input    | Multi-purpose    | M0/M1          | Multi-purpose input                                                  |
| Input    | Control signal   | CE             | Clock enable                                                         |
| Input    | Control signal   | LSR            | Local set/reset                                                      |
| Input    | Control signal   | CLK            | System clock                                                         |
| Input    | Inter-PFU signal | FCIN           | Fast carry in <sup>1</sup>                                           |
| Output   | Data signals     | F0, F1         | LUT4 output register bypass signals                                  |
| Output   | Data signals     | Q0, Q1         | Register outputs                                                     |
| Output   | Data signals     | OFX0           | Output of a LUT5 MUX                                                 |
| Output   | Data signals     | OFX1           | Output of a LUT6, LUT7, LUT8 <sup>2</sup> MUX depending on the slice |
| Output   | Inter-PFU signal | FCO            | Fast carry out <sup>1</sup>                                          |

1. See Figure 2-3 for connection details.

2. Requires two PFUs.



Figure 2-11. Group of Four Programmable I/O Cells





### PIO

The PIO contains three blocks: an input register block, output register block and tri-state register block. These blocks contain registers for operating in a variety of modes along with the necessary clock and selection logic.

| Pin Name | I/О Туре | Description                                         |
|----------|----------|-----------------------------------------------------|
| CE       | Input    | Clock Enable                                        |
| D        | Input    | Pin input from sysIO buffer.                        |
| INDD     | Output   | Register bypassed input.                            |
| INCK     | Output   | Clock input                                         |
| Q0       | Output   | DDR positive edge input                             |
| Q1       | Output   | Registered input/DDR negative edge input            |
| D0       | Input    | Output signal from the core (SDR and DDR)           |
| D1       | Input    | Output signal from the core (DDR)                   |
| TD       | Input    | Tri-state signal from the core                      |
| Q        | Output   | Data output signals to sysIO Buffer                 |
| TQ       | Output   | Tri-state output signals to sysIO Buffer            |
| SCLK     | Input    | System clock for input and output/tri-state blocks. |
| RST      | Input    | Local set reset signal                              |

#### Input Register Block

The input register blocks for the PIOs on all edges contain delay elements and registers that can be used to condition high-speed interface signals before they are passed to the device core.

#### Left, Top, Bottom Edges

Input signals are fed from the sysIO buffer to the input register block (as signal D). If desired, the input signal can bypass the register and delay elements and be used directly as a combinatorial signal (INDD), and a clock (INCK). If an input delay is desired, users can select a fixed delay. I/Os on the bottom edge also have a dynamic delay, DEL[4:0]. The delay, if selected, reduces input register hold time requirements when using a global clock. The input block allows two modes of operation. In single data rate (SDR) the data is registered with the system clock (SCLK) by one of the registers in the single data rate sync register block. In Generic DDR mode, two registers are used to sample the data on the positive and negative edges of the system clock (SCLK) signal, creating two data streams.



#### **Output Register Block**

The output register block registers signals from the core of the device before they are passed to the sysIO buffers.

#### Left, Top, Bottom Edges

In SDR mode, D0 feeds one of the flip-flops that then feeds the output. The flip-flop can be configured as a D-type register or latch.

In DDR generic mode, D0 and D1 inputs are fed into registers on the positive edge of the clock. At the next falling edge the registered D1 input is registered into the register Q1. A multiplexer running off the same clock is used to switch the mux between the outputs of registers Q0 and Q1 that will then feed the output.

Figure 2-12 shows the output register block on the left, top and bottom edges.

Figure 2-12. MachXO3L/LF Output Register Block Diagram (PIO on the Left, Top and Bottom Edges)



#### Tri-state Register Block

The tri-state register block registers tri-state control signals from the core of the device before they are passed to the sysIO buffers. The block contains a register for SDR operation. In SDR, TD input feeds one of the flip-flops that then feeds the output.



#### Figure 2-13. Input Gearbox



More information on the input gearbox is available in TN1281, Implementing High-Speed Interfaces with MachXO3 Devices.



Table 2-11 shows the I/O standards (together with their supply and reference voltages) supported by the MachXO3L/LF devices. For further information on utilizing the sysIO buffer to support a variety of standards please see TN1280, MachXO3 sysIO Usage Guide.

#### Table 2-11. Supported Input Standards

|                            | VCCIO (Typ.) |       |       |       |       |
|----------------------------|--------------|-------|-------|-------|-------|
| Input Standard             | 3.3 V        | 2.5 V | 1.8 V | 1.5 V | 1.2 V |
| Single-Ended Interfaces    |              |       |       |       |       |
| LVTTL                      | Yes          |       |       |       |       |
| LVCMOS33                   | Yes          |       |       |       |       |
| LVCMOS25                   |              | Yes   |       |       |       |
| LVCMOS18                   |              |       | Yes   |       |       |
| LVCMOS15                   |              |       |       | Yes   |       |
| LVCMOS12                   |              |       |       |       | Yes   |
| PCI                        | Yes          |       |       |       |       |
| Differential Interfaces    |              |       |       |       |       |
| LVDS                       | Yes          | Yes   |       |       |       |
| BLVDS, MLVDS, LVPECL, RSDS | Yes          | Yes   |       |       |       |
| MIPI <sup>1</sup>          | Yes          | Yes   |       |       |       |
| LVTTLD                     | Yes          |       |       |       |       |
| LVCMOS33D                  | Yes          |       |       |       |       |
| LVCMOS25D                  |              | Yes   |       |       |       |
| LVCMOS18D                  |              |       | Yes   |       |       |

1. These interfaces can be emulated with external resistors in all devices.



# Figure 2-15. MachXO3L/LF-1300 in 256 Ball Packages, MachXO3L/LF-2100, MachXO3L/LF-4300, MachXO3L/LF-6900 and MachXO3L/LF-9400 Banks



Figure 2-16. MachXO3L/LF-640 and MachXO3L/LF-1300 Banks





# **Configuration and Testing**

This section describes the configuration and testing features of the MachXO3L/LF family.

#### IEEE 1149.1-Compliant Boundary Scan Testability

All MachXO3L/LF devices have boundary scan cells that are accessed through an IEEE 1149.1 compliant test access port (TAP). This allows functional testing of the circuit board, on which the device is mounted, through a serial scan path that can access all critical logic nodes. Internal registers are linked internally, allowing test data to be shifted in and loaded directly onto test nodes, or test data to be captured and shifted out for verification. The test access port consists of dedicated I/Os: TDI, TDO, TCK and TMS. The test access port shares its power supply with  $V_{CCIO}$  Bank 0 and can operate with LVCMOS3.3, 2.5, 1.8, 1.5, and 1.2 standards.

For more details on boundary scan test, see AN8066, Boundary Scan Testability with Lattice sysIO Capability and TN1087, Minimizing System Interruption During Configuration Using TransFR Technology.

#### **Device Configuration**

All MachXO3L/LF devices contain two ports that can be used for device configuration. The Test Access Port (TAP), which supports bit-wide configuration and the sysCONFIG port which supports serial configuration through I<sup>2</sup>C or SPI. The TAP supports both the IEEE Standard 1149.1 Boundary Scan specification and the IEEE Standard 1532 In-System Configuration specification. There are various ways to configure a MachXO3L/LF device:

- 1. Internal NVCM/Flash Download
- 2. JTAG
- 3. Standard Serial Peripheral Interface (Master SPI mode) interface to boot PROM memory
- 4. System microprocessor to drive a serial slave SPI port (SSPI mode)
- 5. Standard I<sup>2</sup>C Interface to system microprocessor

Upon power-up, the configuration SRAM is ready to be configured using the selected sysCONFIG port. Once a configuration port is selected, it will remain active throughout that configuration cycle. The IEEE 1149.1 port can be activated any time after power-up by sending the appropriate command through the TAP port. Optionally the device can run a CRC check upon entering the user mode. This will ensure that the device was configured correctly.

The sysCONFIG port has 10 dual-function pins which can be used as general purpose I/Os if they are not required for configuration. See TN1279, MachXO3 Programming and Configuration Usage Guide for more information about using the dual-use pins as general purpose I/Os.

Lattice design software uses proprietary compression technology to compress bit-streams for use in MachXO3L/ LF devices. Use of this technology allows Lattice to provide a lower cost solution. In the unlikely event that this technology is unable to compress bitstreams to fit into the amount of on-chip NVCM/Flash, there are a variety of techniques that can be utilized to allow the bitstream to fit in the on-chip NVCM/Flash. For more details, refer to TN1279, MachXO3 Programming and Configuration Usage Guide.

The Test Access Port (TAP) has five dual purpose pins (TDI, TDO, TMS, TCK and JTAGENB). These pins are dual function pins - TDI, TDO, TMS and TCK can be used as general purpose I/O if desired. For more details, refer to TN1279, MachXO3 Programming and Configuration Usage Guide.

#### TransFR (Transparent Field Reconfiguration)

TransFR is a unique Lattice technology that allows users to update their logic in the field without interrupting system operation using a simple push-button solution. For more details refer to TN1087, Minimizing System Interruption During Configuration Using TransFR Technology for details.



# Static Supply Current – C/E Devices<sup>1, 2, 3, 6</sup>

| Symbol            | Parameter                                       | Device                            | Typ.⁴ | Units |
|-------------------|-------------------------------------------------|-----------------------------------|-------|-------|
| I <sub>CC</sub>   | Core Power Supply                               | LCMXO3L/LF-1300C 256 Ball Package | 4.8   | mA    |
|                   |                                                 | LCMXO3L/LF-2100C                  | 4.8   | mA    |
|                   |                                                 | LCMXO3L/LF-2100C 324 Ball Package | 8.45  | mA    |
|                   |                                                 | LCMXO3L/LF-4300C                  | 8.45  | mA    |
|                   |                                                 | LCMXO3L/LF-4300C 400 Ball Package | 12.87 | mA    |
|                   |                                                 | LCMXO3L/LF-6900C7                 | 12.87 | mA    |
|                   |                                                 | LCMXO3L/LF-9400C <sup>7</sup>     | 17.86 | mA    |
|                   |                                                 | LCMXO3L/LF-640E                   | 1.00  | mA    |
|                   |                                                 | LCMXO3L/LF-1300E                  | 1.00  | mA    |
|                   |                                                 | LCMXO3L/LF-1300E 256 Ball Package | 1.39  | mA    |
|                   |                                                 | LCMXO3L/LF-2100E                  | 1.39  | mA    |
|                   |                                                 | LCMXO3L/LF-2100E 324 Ball Package | 2.55  | mA    |
|                   |                                                 | LCMXO3L/LF-4300E                  | 2.55  | mA    |
|                   |                                                 | LCMXO3L/LF-6900E                  | 4.06  | mA    |
|                   |                                                 | LCMXO3L/LF-9400E                  | 5.66  | mA    |
| I <sub>CCIO</sub> | Bank Power Supply <sup>5</sup><br>VCCIO = 2.5 V | All devices                       | 0     | mA    |

1. For further information on supply current, please refer to TN1289, Power Estimation and Management for MachXO3 Devices.

2. Assumes blank pattern with the following characteristics: all outputs are tri-stated, all inputs are configured as LVCMOS and held at V<sub>CCIO</sub> or GND, on-chip oscillator is off, on-chip PLL is off.

3. Frequency = 0 MHz.

4.  $T_J = 25$  °C, power supplies at nominal voltage.

5. Does not include pull-up/pull-down.

6. To determine the MachXO3L/LF peak start-up current data, use the Power Calculator tool.

7. Determination of safe ambient operating conditions requires use of the Diamond Power Calculator tool.



# sysIO Recommended Operating Conditions

|                          |       | V <sub>CCIO</sub> (V) |       | V <sub>REF</sub> (V) |      |      |
|--------------------------|-------|-----------------------|-------|----------------------|------|------|
| Standard                 | Min.  | Тур.                  | Max.  | Min.                 | Тур. | Max. |
| LVCMOS 3.3               | 3.135 | 3.3                   | 3.465 | —                    | —    | —    |
| LVCMOS 2.5               | 2.375 | 2.5                   | 2.625 | —                    | —    | —    |
| LVCMOS 1.8               | 1.71  | 1.8                   | 1.89  | —                    | —    | —    |
| LVCMOS 1.5               | 1.425 | 1.5                   | 1.575 | —                    | —    | —    |
| LVCMOS 1.2               | 1.14  | 1.2                   | 1.26  | —                    | —    | —    |
| LVTTL                    | 3.135 | 3.3                   | 3.465 | —                    | —    | —    |
| LVDS25 <sup>1, 2</sup>   | 2.375 | 2.5                   | 2.625 | —                    | —    | —    |
| LVDS33 <sup>1, 2</sup>   | 3.135 | 3.3                   | 3.465 | —                    | —    | —    |
| LVPECL <sup>1</sup>      | 3.135 | 3.3                   | 3.465 | —                    | —    | —    |
| BLVDS <sup>1</sup>       | 2.375 | 2.5                   | 2.625 | —                    | —    | —    |
| MIPI <sup>3</sup>        | 2.375 | 2.5                   | 2.625 | —                    | —    | —    |
| MIPI_LP <sup>3</sup>     | 1.14  | 1.2                   | 1.26  | —                    | —    | —    |
| LVCMOS25R33              | 3.135 | 3.3                   | 3.6   | 1.1                  | 1.25 | 1.4  |
| LVCMOS18R33              | 3.135 | 3.3                   | 3.6   | 0.75                 | 0.9  | 1.05 |
| LVCMOS18R25              | 2.375 | 2.5                   | 2.625 | 0.75                 | 0.9  | 1.05 |
| LVCMOS15R33              | 3.135 | 3.3                   | 3.6   | 0.6                  | 0.75 | 0.9  |
| LVCMOS15R25              | 2.375 | 2.5                   | 2.625 | 0.6                  | 0.75 | 0.9  |
| LVCMOS12R334             | 3.135 | 3.3                   | 3.6   | 0.45                 | 0.6  | 0.75 |
| LVCMOS12R254             | 2.375 | 2.5                   | 2.625 | 0.45                 | 0.6  | 0.75 |
| LVCMOS10R33 <sup>4</sup> | 3.135 | 3.3                   | 3.6   | 0.35                 | 0.5  | 0.65 |
| LVCMOS10R25 <sup>₄</sup> | 2.375 | 2.5                   | 2.625 | 0.35                 | 0.5  | 0.65 |

1. Inputs on-chip. Outputs are implemented with the addition of external resistors.

2. For the dedicated LVDS buffers.

3. Requires the addition of external resistors.

4. Supported only for inputs and BIDIs for -6 speed grade devices.



#### BLVDS

The MachXO3L/LF family supports the BLVDS standard through emulation. The output is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs. The input standard is supported by the LVDS differential input buffer. BLVDS is intended for use when multi-drop and bi-directional multi-point differential signaling is required. The scheme shown in Figure 3-2 is one possible solution for bi-directional multi-point differential signals.

#### Figure 3-2. BLVDS Multi-point Output Example



#### Table 3-2. BLVDS DC Conditions<sup>1</sup>

| Over Recommended | Operating | Conditions |
|------------------|-----------|------------|
|                  | operating | oonantions |

|                     |                             | Noi     | ninal   |       |  |
|---------------------|-----------------------------|---------|---------|-------|--|
| Symbol              | Description                 | Zo = 45 | Zo = 90 | Units |  |
| Z <sub>OUT</sub>    | Output impedance            | 20      | 20      | Ohms  |  |
| R <sub>S</sub>      | Driver series resistance    | 80      | 80      | Ohms  |  |
| R <sub>TLEFT</sub>  | Left end termination        | 45      | 90      | Ohms  |  |
| R <sub>TRIGHT</sub> | Right end termination       | 45      | 90      | Ohms  |  |
| V <sub>OH</sub>     | Output high voltage         | 1.376   | 1.480   | V     |  |
| V <sub>OL</sub>     | Output low voltage          | 1.124   | 1.020   | V     |  |
| V <sub>OD</sub>     | Output differential voltage | 0.253   | 0.459   | V     |  |
| V <sub>CM</sub>     | Output common mode voltage  | 1.250   | 1.250   | V     |  |
| I <sub>DC</sub>     | DC output current           | 11.236  | 10.204  | mA    |  |

1. For input buffer, see LVDS table.



#### MIPI D-PHY Emulation

MachXO3L/LF devices can support MIPI D-PHY unidirectional HS (High Speed) and bidirectional LP (Low Power) inputs and outputs via emulation. In conjunction with external resistors High Speed IOs use the LVDS25E buffer and Low Power IOs use the LVCMOS buffers. The scheme shown in Figure 3-4 is one possible solution for MIPI D-PHY Receiver implementation. The scheme shown in Figure 3-5 is one possible solution for MIPI D-PHY Transmitter implementation.

#### Figure 3-4. MIPI D-PHY Input Using External Resistors



Table 3-4. MIPI DC Conditions<sup>1</sup>

|                     | Description                                          | Min. | Тур. | Max. | Units |
|---------------------|------------------------------------------------------|------|------|------|-------|
| Receiver            | ·                                                    |      |      |      |       |
| External Terminatio | n                                                    |      |      |      |       |
| RT                  | 1% external resistor with VCCIO=2.5 V                |      | 50   | —    | Ohms  |
|                     | 1% external resistor with VCCIO=3.3 V                | —    | 50   | —    | Ohms  |
| High Speed          |                                                      |      |      |      |       |
| VCCIO               | VCCIO of the Bank with LVDS Emulated input<br>buffer | —    | 2.5  | —    | V     |
|                     | VCCIO of the Bank with LVDS Emulated input<br>buffer | —    | 3.3  | —    | V     |
| VCMRX               | Common-mode voltage HS receive mode                  | 150  | 200  | 250  | mV    |
| VIDTH               | Differential input high threshold                    | —    | —    | 100  | mV    |
| VIDTL               | Differential input low threshold                     | -100 | —    | —    | mV    |
| VIHHS               | Single-ended input high voltage                      |      | _    | 300  | mV    |
| VILHS               | Single-ended input low voltage                       | 100  | —    | —    | mV    |
| ZID                 | Differential input impedance                         | 80   | 100  | 120  | Ohms  |



# Typical Building Block Function Performance – C/E Devices<sup>1</sup>

#### Pin-to-Pin Performance (LVCMOS25 12 mA Drive)

| Function        | –6 Timing | Units |
|-----------------|-----------|-------|
| Basic Functions |           |       |
| 16-bit decoder  | 8.9       | ns    |
| 4:1 MUX         | 7.5       | ns    |
| 16:1 MUX        | 8.3       | ns    |

#### **Register-to-Register Performance**

| Function                                                                     | –6 Timing | Units |
|------------------------------------------------------------------------------|-----------|-------|
| Basic Functions                                                              | •         |       |
| 16:1 MUX                                                                     | 412       | MHz   |
| 16-bit adder                                                                 | 297       | MHz   |
| 16-bit counter                                                               | 324       | MHz   |
| 64-bit counter                                                               | 161       | MHz   |
| Embedded Memory Functions                                                    |           |       |
| 1024x9 True-Dual Port RAM<br>(Write Through or Normal, EBR output registers) | 183       | MHz   |
| Distributed Memory Functions                                                 |           |       |
| 16x4 Pseudo-Dual Port RAM (one PFU)                                          | 500       | MHz   |

 The above timing numbers are generated using the Diamond design tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the Diamond software.

## **Derating Logic Timing**

Logic timing provided in the following sections of the data sheet and the Lattice design tools are worst case numbers in the operating range. Actual delays may be much faster. Lattice design tools can provide logic timing numbers at a particular temperature and voltage.



### DC and Switching Characteristics MachXO3 Family Data Sheet

|                                                                                          |                                              | -6               |       | -5   |       |      |       |
|------------------------------------------------------------------------------------------|----------------------------------------------|------------------|-------|------|-------|------|-------|
| Parameter                                                                                | Description                                  | Device           | Min.  | Max. | Min.  | Max. | Units |
| t <sub>SU_DELPLL</sub> Clock to Data Setup - PIO Input Register<br>with Data Input Delay |                                              | MachXO3L/LF-1300 | 2.87  |      | 3.18  |      | ns    |
|                                                                                          |                                              | MachXO3L/LF-2100 | 2.87  |      | 3.18  | —    | ns    |
|                                                                                          | MachXO3L/LF-4300                             | 2.96             |       | 3.28 |       | ns   |       |
|                                                                                          | min Data input Dolay                         | MachXO3L/LF-6900 | 3.05  |      | 3.35  |      | ns    |
|                                                                                          |                                              | MachXO3L/LF-9400 | 3.06  |      | 3.37  |      | ns    |
| t <sub>H_DELPLL</sub> Clock to Data Hold - PIO Input Re<br>Input Data Delay              |                                              | MachXO3L/LF-1300 | -0.83 |      | -0.83 |      | ns    |
|                                                                                          |                                              | MachXO3L/LF-2100 | -0.83 |      | -0.83 |      | ns    |
|                                                                                          | Clock to Data Hold - PIO Input Register with | MachXO3L/LF-4300 | -0.87 |      | -0.87 |      | ns    |
|                                                                                          |                                              | MachXO3L/LF-6900 | -0.91 |      | -0.91 | —    | ns    |
|                                                                                          |                                              | MachXO3L/LF-9400 | -0.93 | —    | -0.93 |      | ns    |



#### Figure 3-6. Receiver GDDR71\_RX. Waveforms



Figure 3-7. Transmitter GDDR71\_TX. Waveforms





# sysCONFIG Port Timing Specifications

| Symbol               | Parameter             |                                                         | Min. | Max. | Units |
|----------------------|-----------------------|---------------------------------------------------------|------|------|-------|
| All Configuration Mo | odes                  |                                                         |      |      |       |
| t <sub>PRGM</sub>    | PROGRAMN low p        | PROGRAMN low pulse accept                               |      |      | ns    |
| t <sub>PRGMJ</sub>   | PROGRAMN low p        | PROGRAMN low pulse rejection                            |      |      | ns    |
| t <sub>INITL</sub>   | INITN low time        | LCMXO3L/LF-640/<br>LCMXO3L/LF-1300                      |      | 55   | us    |
|                      |                       | LCMXO3L/LF-1300<br>256-Ball Package/<br>LCMXO3L/LF-2100 | _    | 70   | us    |
|                      |                       | LCMXO3L/LF-2100<br>324-Ball Package/<br>LCMXO3-4300     | _    | 105  | us    |
|                      |                       | LCMXO3L/LF-4300<br>400-Ball Package/<br>LCMXO3-6900     | _    | 130  | us    |
|                      |                       | LCMXO3L/LF-9400C                                        | _    | 175  | us    |
| t <sub>DPPINIT</sub> | PROGRAMN low to       | NITN low                                                | _    | 150  | ns    |
| t <sub>DPPDONE</sub> | PROGRAMN low to       | PROGRAMN low to DONE low                                |      |      | ns    |
| t <sub>IODISS</sub>  | PROGRAMN low to       | PROGRAMN low to I/O disable                             |      |      | ns    |
| Slave SPI            |                       |                                                         |      |      |       |
| f <sub>MAX</sub>     | CCLK clock frequer    | псу                                                     |      | 66   | MHz   |
| t <sub>CCLKH</sub>   | CCLK clock pulse v    | CCLK clock pulse width high                             |      |      | ns    |
| t <sub>CCLKL</sub>   | CCLK clock pulse v    | CCLK clock pulse width low                              |      | —    | ns    |
| t <sub>STSU</sub>    | CCLK setup time       | CCLK setup time                                         |      | _    | ns    |
| t <sub>STH</sub>     | CCLK hold time        | CCLK hold time                                          |      | _    | ns    |
| t <sub>STCO</sub>    | CCLK falling edge t   | CCLK falling edge to valid output                       |      | 10   | ns    |
| t <sub>STOZ</sub>    | CCLK falling edge t   | CCLK falling edge to valid disable                      |      | 10   | ns    |
| t <sub>STOV</sub>    | CCLK falling edge t   | CCLK falling edge to valid enable                       |      | 10   | ns    |
| t <sub>SCS</sub>     | Chip select high tim  | Chip select high time                                   |      | —    | ns    |
| t <sub>SCSS</sub>    | Chip select setup ti  | me                                                      | 3    | —    | ns    |
| t <sub>SCSH</sub>    | Chip select hold tim  | ne                                                      | 3    | —    | ns    |
| Master SPI           |                       |                                                         |      |      |       |
| f <sub>MAX</sub>     | MCLK clock freque     | ncy                                                     | _    | 133  | MHz   |
| t <sub>MCLKH</sub>   | MCLK clock pulse v    | vidth high                                              | 3.75 | _    | ns    |
| t <sub>MCLKL</sub>   | MCLK clock pulse v    | MCLK clock pulse width low                              |      | —    | ns    |
| t <sub>STSU</sub>    | MCLK setup time       |                                                         | 5    | —    | ns    |
| t <sub>STH</sub>     | MCLK hold time        |                                                         | 1    | —    | ns    |
| t <sub>CSSPI</sub>   | INITN high to chip s  | select low                                              | 100  | 200  | ns    |
| t <sub>MCLK</sub>    | INITN high to first M | INITN high to first MCLK edge                           |      |      | US    |



# **Pin Information Summary**

|                                                        | MachXO3L/LF<br>-640 | MachXO3L/LF-1300 |           |           |          |
|--------------------------------------------------------|---------------------|------------------|-----------|-----------|----------|
|                                                        | CSFBGA121           | WLCSP36          | CSFBGA121 | CSFBGA256 | CABGA256 |
| General Purpose IO per Bank                            |                     |                  |           |           |          |
| Bank 0                                                 | 24                  | 15               | 24        | 50        | 50       |
| Bank 1                                                 | 26                  | 0                | 26        | 52        | 52       |
| Bank 2                                                 | 26                  | 9                | 26        | 52        | 52       |
| Bank 3                                                 | 24                  | 4                | 24        | 16        | 16       |
| Bank 4                                                 | 0                   | 0                | 0         | 16        | 16       |
| Bank 5                                                 | 0                   | 0                | 0         | 20        | 20       |
| Total General Purpose Single Ended IO                  | 100                 | 28               | 100       | 206       | 206      |
| Differential IO per Bank                               | ·                   | •                |           |           | •        |
| Bank 0                                                 | 12                  | 8                | 12        | 25        | 25       |
| Bank 1                                                 | 13                  | 0                | 13        | 26        | 26       |
| Bank 2                                                 | 13                  | 4                | 13        | 26        | 26       |
| Bank 3                                                 | 11                  | 2                | 11        | 8         | 8        |
| Bank 4                                                 | 0                   | 0                | 0         | 8         | 8        |
| Bank 5                                                 | 0                   | 0                | 0         | 10        | 10       |
| Total General Purpose Differential IO                  | 49                  | 14               | 49        | 103       | 103      |
| Dual Function IO                                       | 33                  | 25               | 33        | 33        | 33       |
| Number 7:1 or 8:1 Gearboxes                            | ·                   | •                |           |           | •        |
| Number of 7:1 or 8:1 Output Gearbox Available (Bank 0) | 7                   | 3                | 7         | 14        | 14       |
| Number of 7:1 or 8:1 Input Gearbox Available (Bank 2)  | 7                   | 2                | 7         | 14        | 14       |
| High-speed Differential Outputs                        | -                   |                  |           |           |          |
| Bank 0                                                 | 7                   | 3                | 7         | 14        | 14       |
| VCCIO Pins                                             |                     |                  |           |           |          |
| Bank 0                                                 | 1                   | 1                | 1         | 4         | 4        |
| Bank 1                                                 | 1                   | 0                | 1         | 3         | 4        |
| Bank 2                                                 | 1                   | 1                | 1         | 4         | 4        |
| Bank 3                                                 | 3                   | 1                | 3         | 2         | 1        |
| Bank 4                                                 | 0                   | 0                | 0         | 2         | 2        |
| Bank 5                                                 | 0                   | 0                | 0         | 2         | 1        |
| vcc                                                    | 4                   | 2                | 4         | 8         | 8        |
| GND                                                    | 10                  | 2                | 10        | 24        | 24       |
| NC                                                     | 0                   | 0                | 0         | 0         | 1        |
| Reserved for Configuration                             | 1                   | 1                | 1         | 1         | 1        |
| Total Count of Bonded Pins                             | 121                 | 36               | 121       | 256       | 256      |



|                                                        | MachXO3L/LF-9400C |          |          |          |  |  |
|--------------------------------------------------------|-------------------|----------|----------|----------|--|--|
|                                                        | CSFBGA256         | CABGA256 | CABGA400 | CABGA484 |  |  |
| General Purpose IO per Bank                            | •                 |          |          |          |  |  |
| Bank 0                                                 | 50                | 50       | 83       | 95       |  |  |
| Bank 1                                                 | 52                | 52       | 84       | 96       |  |  |
| Bank 2                                                 | 52                | 52       | 84       | 96       |  |  |
| Bank 3                                                 | 16                | 16       | 28       | 36       |  |  |
| Bank 4                                                 | 16                | 16       | 24       | 24       |  |  |
| Bank 5                                                 | 20                | 20       | 32       | 36       |  |  |
| Total General Purpose Single Ended IO                  | 206               | 206      | 335      | 383      |  |  |
| Differential IO per Bank                               | ·                 |          | •        |          |  |  |
| Bank 0                                                 | 25                | 25       | 42       | 48       |  |  |
| Bank 1                                                 | 26                | 26       | 42       | 48       |  |  |
| Bank 2                                                 | 26                | 26       | 42       | 48       |  |  |
| Bank 3                                                 | 8                 | 8        | 14       | 18       |  |  |
| Bank 4                                                 | 8                 | 8        | 12       | 12       |  |  |
| Bank 5                                                 | 10                | 10       | 16       | 18       |  |  |
| Total General Purpose Differential IO                  | 103               | 103      | 168      | 192      |  |  |
| Dual Function IO                                       | 37                | 37       | 37       | 45       |  |  |
| Number 7:1 or 8:1 Gearboxes                            | •                 |          |          |          |  |  |
| Number of 7:1 or 8:1 Output Gearbox Available (Bank 0) | 20                | 20       | 22       | 24       |  |  |
| Number of 7:1 or 8:1 Input Gearbox Available (Bank 2)  | 20                | 20       | 22       | 24       |  |  |
| High-speed Differential Outputs                        | •                 |          |          |          |  |  |
| Bank 0                                                 | 20                | 20       | 21       | 24       |  |  |
| VCCIO Pins                                             | ·                 |          | •        |          |  |  |
| Bank 0                                                 | 4                 | 4        | 5        | 9        |  |  |
| Bank 1                                                 | 3                 | 4        | 5        | 9        |  |  |
| Bank 2                                                 | 4                 | 4        | 5        | 9        |  |  |
| Bank 3                                                 | 2                 | 1        | 2        | 3        |  |  |
| Bank 4                                                 | 2                 | 2        | 2        | 3        |  |  |
| Bank 5                                                 | 2                 | 1        | 2        | 3        |  |  |
| VCC                                                    | 8                 | 8        | 10       | 12       |  |  |
| GND                                                    | 24                | 24       | 33       | 52       |  |  |
| NC                                                     | 0                 | 1        | 0        | 0        |  |  |
| Reserved for Configuration                             | 1                 | 1        | 1        | 1        |  |  |
| Total Count of Bonded Pins                             | 256               | 256      | 400      | 484      |  |  |



LCMXO3L-9400C-6BG484I

| Part Number           | LUTs | Supply Voltage | Speed | Package             | Leads | Temp. |
|-----------------------|------|----------------|-------|---------------------|-------|-------|
| LCMXO3L-6900E-5MG256C | 6900 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3L-6900E-6MG256C | 6900 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3L-6900E-5MG256I | 6900 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3L-6900E-6MG256I | 6900 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3L-6900E-5MG324C | 6900 | 1.2 V          | 5     | Halogen-Free csfBGA | 324   | COM   |
| LCMXO3L-6900E-6MG324C | 6900 | 1.2 V          | 6     | Halogen-Free csfBGA | 324   | COM   |
| LCMXO3L-6900E-5MG324I | 6900 | 1.2 V          | 5     | Halogen-Free csfBGA | 324   | IND   |
| LCMXO3L-6900E-6MG324I | 6900 | 1.2 V          | 6     | Halogen-Free csfBGA | 324   | IND   |
| LCMXO3L-6900C-5BG256C | 6900 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3L-6900C-6BG256C | 6900 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3L-6900C-5BG256I | 6900 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3L-6900C-6BG256I | 6900 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3L-6900C-5BG324C | 6900 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 324   | COM   |
| LCMXO3L-6900C-6BG324C | 6900 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 324   | COM   |
| LCMXO3L-6900C-5BG324I | 6900 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 324   | IND   |
| LCMXO3L-6900C-6BG324I | 6900 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 324   | IND   |
| LCMXO3L-6900C-5BG400C | 6900 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 400   | COM   |
| LCMXO3L-6900C-6BG400C | 6900 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 400   | COM   |
| LCMXO3L-6900C-5BG400I | 6900 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 400   | IND   |
| LCMXO3L-6900C-6BG400I | 6900 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 400   | IND   |
|                       | Γ    |                |       | Γ                   | I     | I     |
| Part Number           | LUTs | Supply Voltage | Speed | Package             | Leads | Temp. |
| LCMXO3L-9400E-5MG256C | 9400 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3L-9400E-6MG256C | 9400 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3L-9400E-5MG256I | 9400 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3L-9400E-6MG256I | 9400 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3L-9400C-5BG256C | 9400 | 2.5 V/3.3 V    | 5     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3L-9400C-6BG256C | 9400 | 2.5 V/3.3 V    | 6     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3L-9400C-5BG256I | 9400 | 2.5 V/3.3 V    | 5     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3L-9400C-6BG256I | 9400 | 2.5 V/3.3 V    | 6     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3L-9400C-5BG400C | 9400 | 2.5 V/3.3 V    | 5     | Halogen-Free caBGA  | 400   | COM   |
| LCMXO3L-9400C-6BG400C | 9400 | 2.5 V/3.3 V    | 6     | Halogen-Free caBGA  | 400   | COM   |
| LCMXO3L-9400C-5BG4001 | 9400 | 2.5 V/3.3 V    | 5     | Halogen-Free caBGA  | 400   | IND   |
| LCMXO3L-9400C-6BG400I | 9400 | 2.5 V/3.3 V    | 6     | Halogen-Free caBGA  | 400   | IND   |
| LCMXO3L-9400C-5BG484C | 9400 | 2.5 V/3.3 V    | 5     | Halogen-Free caBGA  | 484   | COM   |
| LCMXO3L-9400C-6BG484C | 9400 | 2.5 V/3.3 V    | 6     | Halogen-Free caBGA  | 484   | COM   |
| LCMXO3L-9400C-5BG484I | 9400 | 2.5 V/3.3 V    | 5     | Halogen-Free caBGA  | 484   | IND   |

2.5 V/3.3 V

6

Halogen-Free caBGA

484

IND

9400