# Evy Eatlice Semiconductor Corporation - <u>LCMXO3L-9400C-6BG256C Datasheet</u>



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                           |
|--------------------------------|----------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 1175                                                                             |
| Number of Logic Elements/Cells | 9400                                                                             |
| Total RAM Bits                 | 442368                                                                           |
| Number of I/O                  | 206                                                                              |
| Number of Gates                | -                                                                                |
| Voltage - Supply               | 2.375V ~ 3.465V                                                                  |
| Mounting Type                  | Surface Mount                                                                    |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                                  |
| Package / Case                 | 256-LFBGA                                                                        |
| Supplier Device Package        | 256-CABGA (14x14)                                                                |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo3l-9400c-6bg256c |
|                                |                                                                                  |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## MachXO3 Family Data Sheet Architecture

#### February 2017

Advance Data Sheet DS1047

### **Architecture Overview**

The MachXO3L/LF family architecture contains an array of logic blocks surrounded by Programmable I/O (PIO). All logic density devices in this family have sysCLOCK<sup>™</sup> PLLs and blocks of sysMEM Embedded Block RAM (EBRs). Figure 2-1 and Figure 2-2 show the block diagrams of the various family members.





Notes:

MachXO3L/LF-640 is similar to MachXO3L/LF-1300. MachXO3L/LF-640 has a lower LUT count.

MachXO3L devices have NVCM, MachXO3LF devices have Flash.

© 2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.







 MachXO3L/LF-1300, MachXO3L/LF-2100, MachXO3L/LF-6900 and MachXO3L/LF-9400 are similar to MachXO3L/LF-4300. MachXO3L/LF-1300 has a lower LUT count, one PLL, and seven EBR blocks. MachXO3L/LF-2100 has a lower LUT count, one PLL, and eight EBR blocks. MachXO3L/LF-6900 has a higher LUT count, two PLLs, and 26 EBR blocks. MachXO3L/LF-9400 has a higher LUT count, two PLLs, and 48 EBR blocks.

• MachXO3L devices have NVCM, MachXO3LF devices have Flash.

The logic blocks, Programmable Functional Unit (PFU) and sysMEM EBR blocks, are arranged in a two-dimensional grid with rows and columns. Each row has either the logic blocks or the EBR blocks. The PIO cells are located at the periphery of the device, arranged in banks. The PFU contains the building blocks for logic, arithmetic, RAM, ROM, and register functions. The PIOs utilize a flexible I/O buffer referred to as a sysIO buffer that supports operation with a variety of interface standards. The blocks are connected with many vertical and horizontal routing channel resources. The place and route software tool automatically allocates these routing resources.

In the MachXO3L/LF family, the number of sysIO banks varies by device. There are different types of I/O buffers on the different banks. Refer to the details in later sections of this document. The sysMEM EBRs are large, dedicated fast memory blocks. These blocks can be configured as RAM, ROM or FIFO. FIFO support includes dedicated FIFO pointer and flag "hard" control logic to minimize LUT usage.

The MachXO3L/LF registers in PFU and sysI/O can be configured to be SET or RESET. After power up and device is configured, the device enters into user mode with these registers SET/RESET according to the configuration setting, allowing device entering to a known state for predictable system function.

The MachXO3L/LF architecture also provides up to two sysCLOCK Phase Locked Loop (PLL) blocks. These blocks are located at the ends of the on-chip NVCM/Flash block. The PLLs have multiply, divide, and phase shifting capabilities that are used to manage the frequency and phase relationships of the clocks.

MachXO3L/LF devices provide commonly used hardened functions such as SPI controller, I<sup>2</sup>C controller and timer/ counter.

MachXO3LF devices also provide User Flash Memory (UFM). These hardened functions and the UFM interface to the core logic and routing through a WISHBONE interface. The UFM can also be accessed through the SPI, I<sup>2</sup>C and JTAG ports.

Every device in the family has a JTAG port that supports programming and configuration of the device as well as access to the user logic. The MachXO3L/LF devices are available for operation from 3.3 V, 2.5 V and 1.2 V power sup-plies, providing easy integration into the overall system.



#### Figure 2-5. Primary Clocks for MachXO3L/LF Devices



Eight secondary high fanout nets are generated from eight 8:1 muxes as shown in Figure 2-6. One of the eight inputs to the secondary high fanout net input mux comes from dual function clock pins and the remaining seven come from internal routing. The maximum frequency for the secondary clock network is shown in MachXO3L/LF External Switching Characteristics table.



#### Table 2-4. PLL Signal Descriptions (Continued)

| Port Name     | I/O | Description                                                                                            |
|---------------|-----|--------------------------------------------------------------------------------------------------------|
| CLKOP         | 0   | Primary PLL output clock (with phase shift adjustment)                                                 |
| CLKOS         | 0   | Secondary PLL output clock (with phase shift adjust)                                                   |
| CLKOS2        | 0   | Secondary PLL output clock2 (with phase shift adjust)                                                  |
| CLKOS3        | 0   | Secondary PLL output clock3 (with phase shift adjust)                                                  |
| LOCK          | 0   | PLL LOCK, asynchronous signal. Active high indicates PLL is locked to input and feed-<br>back signals. |
| DPHSRC        | 0   | Dynamic Phase source – ports or WISHBONE is active                                                     |
| STDBY         | I   | Standby signal to power down the PLL                                                                   |
| RST           | I   | PLL reset without resetting the M-divider. Active high reset.                                          |
| RESETM        | I   | PLL reset - includes resetting the M-divider. Active high reset.                                       |
| RESETC        | I   | Reset for CLKOS2 output divider only. Active high reset.                                               |
| RESETD        | I   | Reset for CLKOS3 output divider only. Active high reset.                                               |
| ENCLKOP       | I   | Enable PLL output CLKOP                                                                                |
| ENCLKOS       | I   | Enable PLL output CLKOS when port is active                                                            |
| ENCLKOS2      | I   | Enable PLL output CLKOS2 when port is active                                                           |
| ENCLKOS3      | I   | Enable PLL output CLKOS3 when port is active                                                           |
| PLLCLK        | I   | PLL data bus clock input signal                                                                        |
| PLLRST        | I   | PLL data bus reset. This resets only the data bus not any register values.                             |
| PLLSTB        | I   | PLL data bus strobe signal                                                                             |
| PLLWE         | I   | PLL data bus write enable signal                                                                       |
| PLLADDR [4:0] | I   | PLL data bus address                                                                                   |
| PLLDATI [7:0] | ļ   | PLL data bus data input                                                                                |
| PLLDATO [7:0] | 0   | PLL data bus data output                                                                               |
| PLLACK        | 0   | PLL data bus acknowledge signal                                                                        |

### sysMEM Embedded Block RAM Memory

The MachXO3L/LF devices contain sysMEM Embedded Block RAMs (EBRs). The EBR consists of a 9-Kbit RAM, with dedicated input and output registers. This memory can be used for a wide variety of purposes including data buffering, PROM for the soft processor and FIFO.

#### sysMEM Memory Block

The sysMEM block can implement single port, dual port, pseudo dual port, or FIFO memories. Each block can be used in a variety of depths and widths as shown in Table 2-5.



#### Figure 2-8. sysMEM Memory Primitives





| Port Name        | Description                 | Active State      |
|------------------|-----------------------------|-------------------|
| CLK              | Clock                       | Rising Clock Edge |
| CE               | Clock Enable                | Active High       |
| OCE <sup>1</sup> | Output Clock Enable         | Active High       |
| RST              | Reset                       | Active High       |
| BE <sup>1</sup>  | Byte Enable                 | Active High       |
| WE               | Write Enable                | Active High       |
| AD               | Address Bus                 | —                 |
| DI               | Data In                     | _                 |
| DO               | Data Out                    | _                 |
| CS               | Chip Select                 | Active High       |
| AFF              | FIFO RAM Almost Full Flag   | _                 |
| FF               | FIFO RAM Full Flag          | _                 |
| AEF              | FIFO RAM Almost Empty Flag  | _                 |
| EF               | FIFO RAM Empty Flag         | _                 |
| RPRST            | FIFO RAM Read Pointer Reset | _                 |

#### Table 2-6. EBR Signal Descriptions

1. Optional signals.

2. For dual port EBR primitives a trailing 'A' or 'B' in the signal name specifies the EBR port A or port B respectively.

3. For FIFO RAM mode primitive, a trailing 'R' or 'W' in the signal name specifies the FIFO read port or write port respectively.

4. For FIFO RAM mode primitive FULLI has the same function as CSW(2) and EMPTYI has the same function as CSR(2).

In FIFO mode, CLKW is the write port clock, CSW is the write port chip select, CLKR is the read port clock, CSR is the read port clock, CSR is the read port clock.

The EBR memory supports three forms of write behavior for single or dual port operation:

- 1. **Normal** Data on the output appears only during the read cycle. During a write cycle, the data (at the current address) does not appear on the output. This mode is supported for all data widths.
- 2. Write Through A copy of the input data appears at the output of the same port. This mode is supported for all data widths.
- 3. Read-Before-Write When new data is being written, the old contents of the address appears at the output.

#### **FIFO Configuration**

The FIFO has a write port with data-in, CEW, WE and CLKW signals. There is a separate read port with data-out, RCE, RE and CLKR signals. The FIFO internally generates Almost Full, Full, Almost Empty and Empty Flags. The Full and Almost Full flags are registered with CLKW. The Empty and Almost Empty flags are registered with CLKR. Table 2-7 shows the range of programming values for these flags.

#### Table 2-7. Programmable FIFO Flag Ranges

| Flag Name         | Programming Range                  |
|-------------------|------------------------------------|
| Full (FF)         | 1 to max (up to 2 <sup>N</sup> -1) |
| Almost Full (AF)  | 1 to Full-1                        |
| Almost Empty (AE) | 1 to Full-1                        |
| Empty (EF)        | 0                                  |

N = Address bit width.

The FIFO state machine supports two types of reset signals: RST and RPRST. The RST signal is a global reset that clears the contents of the FIFO by resetting the read/write pointer and puts the FIFO flags in their initial reset



state. The RPRST signal is used to reset the read pointer. The purpose of this reset is to retransmit the data that is in the FIFO. In these applications it is important to keep careful track of when a packet is written into or read from the FIFO.

#### Memory Core Reset

The memory core contains data output latches for ports A and B. These are simple latches that can be reset synchronously or asynchronously. RSTA and RSTB are local signals, which reset the output latches associated with port A and port B respectively. The Global Reset (GSRN) signal resets both ports. The output data latches and associated resets for both ports are as shown in Figure 2-9.

#### Figure 2-9. Memory Core Reset



For further information on the sysMEM EBR block, please refer to TN1290, Memory Usage Guide for MachXO3 Devices.

#### EBR Asynchronous Reset

EBR asynchronous reset or GSR (if used) can only be applied if all clock enables are low for a clock cycle before the reset is applied and released a clock cycle after the reset is released, as shown in Figure 2-10. The GSR input to the EBR is always asynchronous.

#### Figure 2-10. EBR Asynchronous Reset (Including GSR) Timing Diagram

| Reset |  |
|-------|--|
| Clock |  |
| Clock |  |

If all clock enables remain enabled, the EBR asynchronous reset or GSR may only be applied and released after the EBR read and write clock inputs are in a steady state condition for a minimum of 1/f<sub>MAX</sub> (EBR clock). The reset release must adhere to the EBR synchronous reset setup time before the next active read or write clock edge.



If an EBR is pre-loaded during configuration, the GSR input must be disabled or the release of the GSR during device wake up must occur before the release of the device I/Os becoming active.

These instructions apply to all EBR RAM, ROM and FIFO implementations. For the EBR FIFO mode, the GSR signal is always enabled and the WE and RE signals act like the clock enable signals in Figure 2-10. The reset timing rules apply to the RPReset input versus the RE input and the RST input versus the WE and RE inputs. Both RST and RPReset are always asynchronous EBR inputs. For more details refer to TN1290, Memory Usage Guide for MachXO3 Devices.

Note that there are no reset restrictions if the EBR synchronous reset is used and the EBR GSR input is disabled.

### Programmable I/O Cells (PIC)

The programmable logic associated with an I/O is called a PIO. The individual PIO are connected to their respective sysIO buffers and pads. On the MachXO3L/LF devices, the PIO cells are assembled into groups of four PIO cells called a Programmable I/O Cell or PIC. The PICs are placed on all four sides of the device.

On all the MachXO3L/LF devices, two adjacent PIOs can be combined to provide a complementary output driver pair.

All PIO pairs can implement differential receivers. Half of the PIO pairs on the top edge of these devices can be configured as true LVDS transmit pairs. The PIO pairs on the bottom edge of these devices have on-chip differential termination and also provide PCI support.



Figure 2-11. Group of Four Programmable I/O Cells





Table 2-11 shows the I/O standards (together with their supply and reference voltages) supported by the MachXO3L/LF devices. For further information on utilizing the sysIO buffer to support a variety of standards please see TN1280, MachXO3 sysIO Usage Guide.

#### Table 2-11. Supported Input Standards

|                            |       | VCCIO (Typ.) |       |       |       |  |  |
|----------------------------|-------|--------------|-------|-------|-------|--|--|
| Input Standard             | 3.3 V | 2.5 V        | 1.8 V | 1.5 V | 1.2 V |  |  |
| Single-Ended Interfaces    |       |              |       |       |       |  |  |
| LVTTL                      | Yes   |              |       |       |       |  |  |
| LVCMOS33                   | Yes   |              |       |       |       |  |  |
| LVCMOS25                   |       | Yes          |       |       |       |  |  |
| LVCMOS18                   |       |              | Yes   |       |       |  |  |
| LVCMOS15                   |       |              |       | Yes   |       |  |  |
| LVCMOS12                   |       |              |       |       | Yes   |  |  |
| PCI                        | Yes   |              |       |       |       |  |  |
| Differential Interfaces    |       | •            |       |       |       |  |  |
| LVDS                       | Yes   | Yes          |       |       |       |  |  |
| BLVDS, MLVDS, LVPECL, RSDS | Yes   | Yes          |       |       |       |  |  |
| MIPI <sup>1</sup>          | Yes   | Yes          |       |       |       |  |  |
| LVTTLD                     | Yes   |              |       |       |       |  |  |
| LVCMOS33D                  | Yes   |              |       |       |       |  |  |
| LVCMOS25D                  |       | Yes          |       |       |       |  |  |
| LVCMOS18D                  |       |              | Yes   |       |       |  |  |

1. These interfaces can be emulated with external resistors in all devices.



#### Table 2-17. MachXO3L/LF Power Saving Features Description

| Device Subsystem                               | Feature Description                                                                                                                                                                                                                                                                                                                          |
|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bandgap                                        | The bandgap can be turned off in standby mode. When the Bandgap is turned off, ana-<br>log circuitry such as the POR, PLLs, on-chip oscillator, and differential I/O buffers are<br>also turned off. Bandgap can only be turned off for 1.2 V devices.                                                                                       |
| Power-On-Reset (POR)                           | The POR can be turned off in standby mode. This monitors VCC levels. In the event of unsafe $V_{CC}$ drops, this circuit reconfigures the device. When the POR circuitry is turned off, limited power detector circuitry is still active. This option is only recommended for applications in which the power supply rails are reliable.     |
| On-Chip Oscillator                             | The on-chip oscillator has two power saving features. It may be switched off if it is not needed in your design. It can also be turned off in Standby mode.                                                                                                                                                                                  |
| PLL                                            | Similar to the on-chip oscillator, the PLL also has two power saving features. It can be statically switched off if it is not needed in a design. It can also be turned off in Standby mode. The PLL will wait until all output clocks from the PLL are driven low before powering off.                                                      |
| I/O Bank Controller                            | Differential I/O buffers (used to implement standards such as LVDS) consume more than ratioed single-ended I/Os such as LVCMOS and LVTTL. The I/O bank controller allows the user to turn these I/Os off dynamically on a per bank selection.                                                                                                |
| Dynamic Clock Enable for Primary<br>Clock Nets | Each primary clock net can be dynamically disabled to save power.                                                                                                                                                                                                                                                                            |
| Power Guard                                    | Power Guard is a feature implemented in input buffers. This feature allows users to switch off the input buffer when it is not needed. This feature can be used in both clock and data paths. Its biggest impact is that in the standby mode it can be used to switch off clock inputs that are distributed using general routing resources. |

For more details on the standby mode refer to TN1289, Power Estimation and Management for MachXO3 Devices.

### Power On Reset

MachXO3L/LF devices have power-on reset circuitry to monitor  $V_{CCINT}$  and  $V_{CCIO}$  voltage levels during power-up and operation. At power-up, the POR circuitry monitors  $V_{CCINT}$  and  $V_{CCIO}$  (controls configuration) voltage levels. It then triggers download from the on-chip configuration NVCM/Flash memory after reaching the  $V_{PORUP}$  level specified in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. For "E" devices without voltage regulators,  $V_{CCINT}$  is the same as the  $V_{CC}$  supply voltage. For "C" devices with voltage regulators,  $V_{CCINT}$  is regulated from the  $V_{CC}$  supply voltage. From this voltage reference, the time taken for configuration and entry into user mode is specified as NVCM/Flash Download Time ( $t_{REFRESH}$ ) in the DC and Switching Characteristics section of this data sheet. Before and during configuration. Note that for "C" devices, a separate POR circuit monitors external  $V_{CC}$  voltage in addition to the POR circuit that monitors the internal post-regulated power supply voltage level.

Once the device enters into user mode, the POR circuitry can optionally continue to monitor  $V_{CCINT}$  levels. If  $V_{CCINT}$  drops below  $V_{PORDNBG}$  level (with the bandgap circuitry switched on) or below  $V_{PORDNSRAM}$  level (with the bandgap circuitry switched off to conserve power) device functionality cannot be guaranteed. In such a situation the POR issues a reset and begins monitoring the  $V_{CCINT}$  and  $V_{CCIO}$  voltage levels.  $V_{PORDNBG}$  and  $V_{PORDNSRAM}$  are both specified in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet.

Note that once an "E" device enters user mode, users can switch off the bandgap to conserve power. When the bandgap circuitry is switched off, the POR circuitry also shuts down. The device is designed such that a mini-mal, low power POR circuit is still operational (this corresponds to the  $V_{PORDNSRAM}$  reset point described in the paragraph above). However this circuit is not as accurate as the one that operates when the bandgap is switched on. The low power POR circuit emulates an SRAM cell and is biased to trip before the vast majority of SRAM cells flip. If users are concerned about the  $V_{CC}$  supply dropping below  $V_{CC}$  (min) they should not shut down the bandgap or POR circuit.



### sysIO Differential Electrical Characteristics

The LVDS differential output buffers are available on the top side of the MachXO3L/LF PLD family.

### LVDS

| Parameter<br>Symbol               | Parameter Description                                      | Test Conditions                                                | Min.  | Тур.  | Max.  | Units |
|-----------------------------------|------------------------------------------------------------|----------------------------------------------------------------|-------|-------|-------|-------|
| V V                               | Input Voltage                                              | V <sub>CCIO</sub> = 3.3 V                                      | 0     | _     | 2.605 | V     |
| V <sub>INP</sub> V <sub>INM</sub> |                                                            | $V_{CCIO} = 2.5 V$                                             | 0     |       | 2.05  | V     |
| V <sub>THD</sub>                  | Differential Input Threshold                               |                                                                | ±100  |       |       | mV    |
| M                                 | Innut Common Made Voltage                                  | $V_{CCIO} = 3.3 V$                                             | 0.05  | _     | 2.6   | V     |
| V <sub>CM</sub>                   | Input Common Mode Voltage                                  | $V_{CCIO} = 2.5 V$                                             | 0.05  |       | 2.0   | V     |
| I <sub>IN</sub>                   | Input current                                              | Power on                                                       | _     | _     | ±10   | μA    |
| V <sub>OH</sub>                   | Output high voltage for V <sub>OP</sub> or V <sub>OM</sub> | R <sub>T</sub> = 100 Ohm                                       | _     | 1.375 | —     | V     |
| V <sub>OL</sub>                   | Output low voltage for $V_{OP}$ or $V_{OM}$                | R <sub>T</sub> = 100 Ohm                                       | 0.90  | 1.025 | —     | V     |
| V <sub>OD</sub>                   | Output voltage differential                                | (V <sub>OP</sub> - V <sub>OM</sub> ), R <sub>T</sub> = 100 Ohm | 250   | 350   | 450   | mV    |
| ΔV <sub>OD</sub>                  | Change in V <sub>OD</sub> between high and low             |                                                                | _     | _     | 50    | mV    |
| V <sub>OS</sub>                   | Output voltage offset                                      | $(V_{OP} - V_{OM})/2, R_{T} = 100 \text{ Ohm}$                 | 1.125 | 1.20  | 1.395 | V     |
| ΔV <sub>OS</sub>                  | Change in V <sub>OS</sub> between H and L                  |                                                                | _     | _     | 50    | mV    |
| IOSD                              | Output short circuit current                               | V <sub>OD</sub> = 0 V driver outputs shorted                   | _     | _     | 24    | mA    |

#### **Over Recommended Operating Conditions**



### MIPI D-PHY Emulation

MachXO3L/LF devices can support MIPI D-PHY unidirectional HS (High Speed) and bidirectional LP (Low Power) inputs and outputs via emulation. In conjunction with external resistors High Speed IOs use the LVDS25E buffer and Low Power IOs use the LVCMOS buffers. The scheme shown in Figure 3-4 is one possible solution for MIPI D-PHY Receiver implementation. The scheme shown in Figure 3-5 is one possible solution for MIPI D-PHY Transmitter implementation.

#### Figure 3-4. MIPI D-PHY Input Using External Resistors



Table 3-4. MIPI DC Conditions<sup>1</sup>

|                | Description                                          | Min. | Тур. | Max. | Units |
|----------------|------------------------------------------------------|------|------|------|-------|
| Receiver       |                                                      | 1    | 1    | 1    |       |
| External Termi | nation                                               |      |      |      |       |
| RT             | 1% external resistor with VCCIO=2.5 V                |      | 50   |      | Ohms  |
|                | 1% external resistor with VCCIO=3.3 V                |      | 50   | _    | Ohms  |
| High Speed     |                                                      |      |      |      |       |
| VCCIO          | VCCIO of the Bank with LVDS Emulated input<br>buffer | _    | 2.5  | _    | V     |
|                | VCCIO of the Bank with LVDS Emulated input<br>buffer | —    | 3.3  | —    | V     |
| VCMRX          | Common-mode voltage HS receive mode                  | 150  | 200  | 250  | mV    |
| VIDTH          | Differential input high threshold                    |      |      | 100  | mV    |
| VIDTL          | Differential input low threshold                     | -100 |      | —    | mV    |
| VIHHS          | Single-ended input high voltage                      | _    |      | 300  | mV    |
| VILHS          | Single-ended input low voltage                       | 100  |      | —    | mV    |
| ZID            | Differential input impedance                         | 80   | 100  | 120  | Ohms  |



### Maximum sysIO Buffer Performance

| I/O Standard | Max. Speed | Units |
|--------------|------------|-------|
| MIPI         | 450        | MHz   |
| LVDS25       | 400        | MHz   |
| LVDS25E      | 150        | MHz   |
| BLVDS25      | 150        | MHz   |
| BLVDS25E     | 150        | MHz   |
| MLVDS25      | 150        | MHz   |
| MLVDS25E     | 150        | MHz   |
| LVPECL33     | 150        | MHz   |
| LVPECL33E    | 150        | MHz   |
| LVTTL33      | 150        | MHz   |
| LVTTL33D     | 150        | MHz   |
| LVCMOS33     | 150        | MHz   |
| LVCMOS33D    | 150        | MHz   |
| LVCMOS25     | 150        | MHz   |
| LVCMOS25D    | 150        | MHz   |
| LVCMOS18     | 150        | MHz   |
| LVCMOS18D    | 150        | MHz   |
| LVCMOS15     | 150        | MHz   |
| LVCMOS15D    | 150        | MHz   |
| LVCMOS12     | 91         | MHz   |
| LVCMOS12D    | 91         | MHz   |



### DC and Switching Characteristics MachXO3 Family Data Sheet

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                |                  | -6    |      | -5    |      |       |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|------------------|-------|------|-------|------|-------|--|
| Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Description                                                    | Device           | Min.  | Max. | Min.  | Max. | Units |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                | MachXO3L/LF-1300 | 2.87  | _    | 3.18  | —    | ns    |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                | MachXO3L/LF-2100 | 2.87  |      | 3.18  | —    | ns    |  |
| t <sub>SU_DELPLL</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Clock to Data Setup - PIO Input Register with Data Input Delay | MachXO3L/LF-4300 | 2.96  |      | 3.28  | —    | ns    |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | with Data input Delay                                          | MachXO3L/LF-6900 | 3.05  | _    | 3.35  | —    | ns    |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                | MachXO3L/LF-9400 | 3.06  |      | 3.37  | —    | ns    |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Clock to Data Hold - PIO Input Register with                   | MachXO3L/LF-1300 | -0.83 |      | -0.83 | —    | ns    |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                | MachXO3L/LF-2100 | -0.83 |      | -0.83 | —    | ns    |  |
| Terrine and the second se |                                                                | MachXO3L/LF-4300 | -0.87 |      | -0.87 | —    | ns    |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | input Data Dotay                                               | MachXO3L/LF-6900 | -0.91 | —    | -0.91 | —    | ns    |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                | MachXO3L/LF-9400 | -0.93 | —    | -0.93 | —    | ns    |  |



|                                                        | MachXO3L/LF-2100 |           |           |           |          |          |  |
|--------------------------------------------------------|------------------|-----------|-----------|-----------|----------|----------|--|
|                                                        | WLCSP49          | CSFBGA121 | CSFBGA256 | CSFBGA324 | CABGA256 | CABGA324 |  |
| General Purpose IO per Bank                            | 1                |           |           |           |          |          |  |
| Bank 0                                                 | 19               | 24        | 50        | 71        | 50       | 71       |  |
| Bank 1                                                 | 0                | 26        | 52        | 62        | 52       | 68       |  |
| Bank 2                                                 | 13               | 26        | 52        | 72        | 52       | 72       |  |
| Bank 3                                                 | 0                | 7         | 16        | 22        | 16       | 24       |  |
| Bank 4                                                 | 0                | 7         | 16        | 14        | 16       | 16       |  |
| Bank 5                                                 | 6                | 10        | 20        | 27        | 20       | 28       |  |
| Total General Purpose Single Ended IO                  | 38               | 100       | 206       | 268       | 206      | 279      |  |
| Differential IO per Bank                               | 1                |           |           |           |          |          |  |
| Bank 0                                                 | 10               | 12        | 25        | 36        | 25       | 36       |  |
| Bank 1                                                 | 0                | 13        | 26        | 30        | 26       | 34       |  |
| Bank 2                                                 | 6                | 13        | 26        | 36        | 26       | 36       |  |
| Bank 3                                                 | 0                | 3         | 8         | 10        | 8        | 12       |  |
| Bank 4                                                 | 0                | 3         | 8         | 6         | 8        | 8        |  |
| Bank 5                                                 | 3                | 5         | 10        | 13        | 10       | 14       |  |
| Total General Purpose Differential IO                  | 19               | 49        | 103       | 131       | 103      | 140      |  |
| Dual Function IO                                       | 25               | 33        | 33        | 37        | 33       | 37       |  |
| Number 7:1 or 8:1 Gearboxes                            | •                |           |           | •         | •        | •        |  |
| Number of 7:1 or 8:1 Output Gearbox Available (Bank 0) | 5                | 7         | 14        | 18        | 14       | 18       |  |
| Number of 7:1 or 8:1 Input Gearbox Available (Bank 2)  | 6                | 13        | 14        | 18        | 14       | 18       |  |
| High-speed Differential Outputs                        | •                |           |           | •         | •        | •        |  |
| Bank 0                                                 | 5                | 7         | 14        | 18        | 14       | 18       |  |
| VCCIO Pins                                             | 1                |           |           |           |          |          |  |
| Bank 0                                                 | 2                | 1         | 4         | 4         | 4        | 4        |  |
| Bank 1                                                 | 0                | 1         | 3         | 4         | 4        | 4        |  |
| Bank 2                                                 | 1                | 1         | 4         | 4         | 4        | 4        |  |
| Bank 3                                                 | 0                | 1         | 2         | 2         | 1        | 2        |  |
| Bank 4                                                 | 0                | 1         | 2         | 2         | 2        | 2        |  |
| Bank 5                                                 | 1                | 1         | 2         | 2         | 1        | 2        |  |
| VCC                                                    | 2                | 4         | 8         | 8         | 8        | 10       |  |
| GND                                                    | 4                | 10        | 24        | 16        | 24       | 16       |  |
| NC                                                     | 0                | 0         | 0         | 13        | 1        | 0        |  |
| Reserved for Configuration                             | 1                | 1         | 1         | 1         | 1        | 1        |  |
| Total Count of Bonded Pins                             | 49               | 121       | 256       | 324       | 256      | 324      |  |



|                                                        | MachXO3L/LF-4300 |           |           |           |          |          |          |
|--------------------------------------------------------|------------------|-----------|-----------|-----------|----------|----------|----------|
|                                                        | WLCSP81          | CSFBGA121 | CSFBGA256 | CSFBGA324 | CABGA256 | CABGA324 | CABGA400 |
| General Purpose IO per Bank                            |                  |           |           |           |          |          |          |
| Bank 0                                                 | 29               | 24        | 50        | 71        | 50       | 71       | 83       |
| Bank 1                                                 | 0                | 26        | 52        | 62        | 52       | 68       | 84       |
| Bank 2                                                 | 20               | 26        | 52        | 72        | 52       | 72       | 84       |
| Bank 3                                                 | 7                | 7         | 16        | 22        | 16       | 24       | 28       |
| Bank 4                                                 | 0                | 7         | 16        | 14        | 16       | 16       | 24       |
| Bank 5                                                 | 7                | 10        | 20        | 27        | 20       | 28       | 32       |
| Total General Purpose<br>Single Ended IO               | 63               | 100       | 206       | 268       | 206      | 279      | 335      |
| Differential IO per Bank                               | •                | •         |           |           |          | •        |          |
| Bank 0                                                 | 15               | 12        | 25        | 36        | 25       | 36       | 42       |
| Bank 1                                                 | 0                | 13        | 26        | 30        | 26       | 34       | 42       |
| Bank 2                                                 | 10               | 13        | 26        | 36        | 26       | 36       | 42       |
| Bank 3                                                 | 3                | 3         | 8         | 10        | 8        | 12       | 14       |
| Bank 4                                                 | 0                | 3         | 8         | 6         | 8        | 8        | 12       |
| Bank 5                                                 | 3                | 5         | 10        | 13        | 10       | 14       | 16       |
| Total General Purpose<br>Differential IO               | 31               | 49        | 103       | 131       | 103      | 140      | 168      |
| Dual Function IO                                       | 25               | 37        | 37        | 37        | 37       | 37       | 37       |
| Number 7:1 or 8:1 Gearboxes                            | •                | •         |           |           |          | •        |          |
| Number of 7:1 or 8:1 Output Gearbox Available (Bank 0) | 10               | 7         | 18        | 18        | 18       | 18       | 21       |
| Number of 7:1 or 8:1 Input Gearbox Available (Bank 2)  | 10               | 13        | 18        | 18        | 18       | 18       | 21       |
| High-speed Differential Outputs                        |                  |           |           |           |          |          |          |
| Bank 0                                                 | 10               | 7         | 18        | 18        | 18       | 18       | 21       |
| VCCIO Pins                                             |                  |           |           |           |          |          |          |
| Bank 0                                                 | 3                | 1         | 4         | 4         | 4        | 4        | 5        |
| Bank 1                                                 | 0                | 1         | 3         | 4         | 4        | 4        | 5        |
| Bank 2                                                 | 2                | 1         | 4         | 4         | 4        | 4        | 5        |
| Bank 3                                                 | 1                | 1         | 2         | 2         | 1        | 2        | 2        |
| Bank 4                                                 | 0                | 1         | 2         | 2         | 2        | 2        | 2        |
| Bank 5                                                 | 1                | 1         | 2         | 2         | 1        | 2        | 2        |
| VCC                                                    | 4                | 4         | 8         | 8         | 8        | 10       | 10       |
| GND                                                    | 6                | 10        | 24        | 16        | 24       | 16       | 33       |
| NC                                                     | 0                | 0         | 0         | 13        | 1        | 0        | 0        |
| Reserved for Configuration                             | 1                | 1         | 1         | 1         | 1        | 1        | 1        |
| Total Count of Bonded Pins                             | 81               | 121       | 256       | 324       | 256      | 324      | 400      |



|                                                        | MachXO3L/LF-9400C |          |          |          |  |  |
|--------------------------------------------------------|-------------------|----------|----------|----------|--|--|
|                                                        | CSFBGA256         | CABGA256 | CABGA400 | CABGA484 |  |  |
| General Purpose IO per Bank                            |                   | •        |          | •        |  |  |
| Bank 0                                                 | 50                | 50       | 83       | 95       |  |  |
| Bank 1                                                 | 52                | 52       | 84       | 96       |  |  |
| Bank 2                                                 | 52                | 52       | 84       | 96       |  |  |
| Bank 3                                                 | 16                | 16       | 28       | 36       |  |  |
| Bank 4                                                 | 16                | 16       | 24       | 24       |  |  |
| Bank 5                                                 | 20                | 20       | 32       | 2 36     |  |  |
| Total General Purpose Single Ended IO                  | 206               | 206      | 335      | 383      |  |  |
| Differential IO per Bank                               |                   | •        |          | •        |  |  |
| Bank 0                                                 | 25                | 25       | 42       | 48       |  |  |
| Bank 1                                                 | 26                | 26       | 42       | 48       |  |  |
| Bank 2                                                 | 26                | 26       | 42       | 48       |  |  |
| Bank 3                                                 | 8                 | 8        | 14       | 18       |  |  |
| Bank 4                                                 | 8                 | 8        | 12       | 12       |  |  |
| Bank 5                                                 | 10                | 10       | 16       | 18       |  |  |
| Total General Purpose Differential IO                  | 103               | 103      | 168      | 192      |  |  |
| Dual Function IO                                       | 37                | 37       | 37       | 45       |  |  |
| Number 7:1 or 8:1 Gearboxes                            | •                 |          |          | •        |  |  |
| Number of 7:1 or 8:1 Output Gearbox Available (Bank 0) | 20                | 20       | 22       | 24       |  |  |
| Number of 7:1 or 8:1 Input Gearbox Available (Bank 2)  | 20                | 20       | 22       | 24       |  |  |
| High-speed Differential Outputs                        | •                 |          |          | •        |  |  |
| Bank 0                                                 | 20                | 20       | 21       | 24       |  |  |
| VCCIO Pins                                             | •                 |          |          | •        |  |  |
| Bank 0                                                 | 4                 | 4        | 5        | 9        |  |  |
| Bank 1                                                 | 3                 | 4        | 5        | 9        |  |  |
| Bank 2                                                 | 4                 | 4        | 5        | 9        |  |  |
| Bank 3                                                 | 2                 | 1        | 2        | 3        |  |  |
| Bank 4                                                 | 2                 | 2        | 2        | 3        |  |  |
| Bank 5                                                 | 2                 | 1        | 2        | 3        |  |  |
| VCC                                                    | 8                 | 8        | 10       | 12       |  |  |
| GND                                                    | 24                | 24       | 33       | 52       |  |  |
| NC                                                     | 0                 | 1        | 0        | 0        |  |  |
| Reserved for Configuration                             | 1                 | 1        | 1        | 1        |  |  |
| Total Count of Bonded Pins                             | 256               | 256      | 400      | 484      |  |  |



LCMXO3L-9400C-6BG4841

484

IND

| Part Number                                    | LUTs         | Supply Voltage             | Speed  | Package                                    | Leads | Temp.      |
|------------------------------------------------|--------------|----------------------------|--------|--------------------------------------------|-------|------------|
| LCMXO3L-6900E-5MG256C                          | 6900         | 1.2 V                      | 5      | Halogen-Free csfBGA                        | 256   | COM        |
| LCMXO3L-6900E-6MG256C                          | 6900         | 1.2 V                      | 6      | Halogen-Free csfBGA                        | 256   | COM        |
| LCMXO3L-6900E-5MG256I                          | 6900         | 1.2 V                      | 5      | Halogen-Free csfBGA                        | 256   | IND        |
| LCMXO3L-6900E-6MG256I                          | 6900         | 1.2 V                      | 6      | Halogen-Free csfBGA                        | 256   | IND        |
| LCMXO3L-6900E-5MG324C                          | 6900         | 1.2 V                      | 5      | Halogen-Free csfBGA                        | 324   | COM        |
| LCMXO3L-6900E-6MG324C                          | 6900         | 1.2 V                      | 6      | Halogen-Free csfBGA                        | 324   | COM        |
| LCMXO3L-6900E-5MG324I                          | 6900         | 1.2 V                      | 5      | Halogen-Free csfBGA                        | 324   | IND        |
| LCMXO3L-6900E-6MG324I                          | 6900         | 1.2 V                      | 6      | Halogen-Free csfBGA                        | 324   | IND        |
| LCMXO3L-6900C-5BG256C                          | 6900         | 2.5 V / 3.3 V              | 5      | Halogen-Free caBGA                         | 256   | COM        |
| LCMXO3L-6900C-6BG256C                          | 6900         | 2.5 V / 3.3 V              | 6      | Halogen-Free caBGA                         | 256   | COM        |
| LCMXO3L-6900C-5BG256I                          | 6900         | 2.5 V / 3.3 V              | 5      | Halogen-Free caBGA                         | 256   | IND        |
| LCMXO3L-6900C-6BG256I                          | 6900         | 2.5 V / 3.3 V              | 6      | Halogen-Free caBGA                         | 256   | IND        |
| LCMXO3L-6900C-5BG324C                          | 6900         | 2.5 V / 3.3 V              | 5      | Halogen-Free caBGA                         | 324   | COM        |
| LCMXO3L-6900C-6BG324C                          | 6900         | 2.5 V / 3.3 V              | 6      | Halogen-Free caBGA                         | 324   | COM        |
| LCMXO3L-6900C-5BG324I                          | 6900         | 2.5 V / 3.3 V              | 5      | Halogen-Free caBGA                         | 324   | IND        |
| LCMXO3L-6900C-6BG324I                          | 6900         | 2.5 V / 3.3 V              | 6      | Halogen-Free caBGA                         | 324   | IND        |
| LCMXO3L-6900C-5BG400C                          | 6900         | 2.5 V / 3.3 V              | 5      | Halogen-Free caBGA                         | 400   | COM        |
| LCMXO3L-6900C-6BG400C                          | 6900         | 2.5 V / 3.3 V              | 6      | Halogen-Free caBGA                         | 400   | COM        |
| LCMXO3L-6900C-5BG400I                          | 6900         | 2.5 V / 3.3 V              | 5      | Halogen-Free caBGA                         | 400   | IND        |
| LCMXO3L-6900C-6BG400I                          | 6900         | 2.5 V / 3.3 V              | 6      | Halogen-Free caBGA                         | 400   | IND        |
| Devt Newshare                                  |              | O                          | 0      | Destant                                    | Landa | <b>.</b>   |
| Part Number                                    | LUTs         | Supply Voltage             | Speed  | Package                                    | Leads | Temp.      |
| LCMXO3L-9400E-5MG256C<br>LCMXO3L-9400E-6MG256C | 9400<br>9400 | 1.2 V<br>1.2 V             | 5      | Halogen-Free csfBGA                        | 256   | COM<br>COM |
| LCMX03L-9400E-5MG256I                          |              | 1.2 V<br>1.2 V             | 6<br>5 | Halogen-Free csfBGA<br>Halogen-Free csfBGA | 256   | IND        |
|                                                | 9400         |                            |        |                                            | 256   |            |
| LCMXO3L-9400E-6MG256I                          | 9400         | 1.2 V                      | 6      | Halogen-Free csfBGA                        | 256   |            |
| LCMXO3L-9400C-5BG256C<br>LCMXO3L-9400C-6BG256C | 9400         | 2.5 V/3.3 V                | 5      | Halogen-Free caBGA                         | 256   | COM<br>COM |
|                                                | 9400         | 2.5 V/3.3 V<br>2.5 V/3.3 V | 6      | Halogen-Free caBGA                         | 256   |            |
| LCMXO3L-9400C-5BG256I                          | 9400         |                            | 5      | Halogen-Free caBGA                         | 256   | IND        |
| LCMXO3L-9400C-6BG256I                          | 9400         | 2.5 V/3.3 V                | 6      | Halogen-Free caBGA                         | 256   | IND        |
| LCMXO3L-9400C-5BG400C                          | 9400         | 2.5 V/3.3 V                | 5      | Halogen-Free caBGA                         | 400   | COM        |
| LCMXO3L-9400C-6BG400C                          | 9400         | 2.5 V/3.3 V                | 6      | Halogen-Free caBGA                         | 400   | COM        |
| LCMXO3L-9400C-5BG400I                          | 9400         | 2.5 V/3.3 V<br>2.5 V/3.3 V | 5      | Halogen-Free caBGA<br>Halogen-Free caBGA   | 400   |            |
| LCMXO3L-9400C-6BG400I                          | 9400         |                            | 6      |                                            | 400   |            |
| LCMXO3L-9400C-5BG484C                          | 9400         | 2.5 V/3.3 V                | 5      | Halogen-Free caBGA                         | 484   | COM        |
| LCMXO3L-9400C-6BG484C                          | 9400         | 2.5 V/3.3 V                | 6      | Halogen-Free caBGA                         | 484   | COM        |
| LCMXO3L-9400C-5BG484I                          | 9400         | 2.5 V/3.3 V                | 5      | Halogen-Free caBGA                         | 484   | IND        |

2.5 V/3.3 V

6

Halogen-Free caBGA

9400



| Date           | Version                                           | Section                             | Change Summary                                                                                                                                                        |  |  |  |  |
|----------------|---------------------------------------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| September 2015 | 1.5                                               | DC and Switching<br>Characteristics | Updated the MIPI D-PHY Emulation section. Revised Table 3-5, MIPI D-<br>PHY Output DC Conditions.<br>— Revised RL Typ. value.<br>— Revised RH description and values. |  |  |  |  |
|                |                                                   |                                     | Updated the Maximum sysIO Buffer Performance section. Revised MIPI Max. Speed value.                                                                                  |  |  |  |  |
|                |                                                   |                                     | Updated the MachXO3L/LF External Switching Characteristics – C/E Devices section. Added footnotes 14 and 15.                                                          |  |  |  |  |
| August 2015    | 1.4                                               | Architecture                        | Updated the Device Configuration section. Added JTAGENB to TAP dual purpose pins.                                                                                     |  |  |  |  |
|                |                                                   | Ordering Information                | Updated the top side markings section to indicate the use of LMXO3LF for the LCMXO3LF device.                                                                         |  |  |  |  |
| March 2015     | 1.3                                               | All                                 | General update. Added MachXO3LF devices.                                                                                                                              |  |  |  |  |
| October 2014   | 1.2                                               | Introduction                        | Updated Table 1-1, MachXO3L Family Selection Guide. Revised XO3L-<br>2100 and XO3L-4300 IO for 324-ball csfBGA package.                                               |  |  |  |  |
|                |                                                   | Architecture                        | Updated the Dual Boot section. Corrected information on where the pri-<br>mary bitstream and the golden image must reside.                                            |  |  |  |  |
|                |                                                   | Pinout Information                  | Updated the Pin Information Summary section.                                                                                                                          |  |  |  |  |
|                |                                                   |                                     | Changed General Purpose IO Bank 5 values for MachXO3L-2100 and MachXO3L-4300 CSFBGA 324 package.                                                                      |  |  |  |  |
|                |                                                   |                                     | Changed Number 7:1 or 8:1 Gearboxes for MachXO3L-640 and MachXO3L-1300.                                                                                               |  |  |  |  |
|                |                                                   |                                     | Removed DQS Groups (Bank 1) section.                                                                                                                                  |  |  |  |  |
|                |                                                   |                                     | Changed VCCIO Pins Bank 1 values for MachXO3L-1300, MachXO3L-<br>2100, MachXO3L-4300 and MachXO3L-6900 CSFBGA 256 package.                                            |  |  |  |  |
|                |                                                   |                                     | Changed GND values for MachXO3L-1300, MachXO3L-2100,<br>MachXO3L-4300 and MachXO3L-6900 CSFBGA 256 package.                                                           |  |  |  |  |
|                |                                                   |                                     | Changed NC values for MachXO3L-2100 and MachXO3L-4300 CSF-<br>BGA 324 package.                                                                                        |  |  |  |  |
|                |                                                   | DC and Switching<br>Characteristics | Updated the BLVDS section. Changed output impedance nominal values in Table 3-2, BLVDS DC Condition.                                                                  |  |  |  |  |
|                |                                                   |                                     | Updated the LVPECL section. Changed output impedance nominal value in Table 3-3, LVPECL DC Condition.                                                                 |  |  |  |  |
|                |                                                   |                                     | Updated the sysCONFIG Port Timing Specifications section. Updated INITN low time values.                                                                              |  |  |  |  |
| July 2014      | July 2014 1.1 DC and Switching<br>Characteristics | DC and Switching<br>Characteristics | Updated the Static Supply Current – C/E Devices section. Added devices.                                                                                               |  |  |  |  |
|                |                                                   |                                     | Updated the Programming and Erase Supply Current – C/E Device section. Added devices.                                                                                 |  |  |  |  |
|                |                                                   |                                     | Updated the sysIO Single-Ended DC Electrical Characteristics section.<br>Revised footnote 4.                                                                          |  |  |  |  |
|                |                                                   |                                     | Added the NVCM Download Time section.                                                                                                                                 |  |  |  |  |
|                |                                                   |                                     | Updated the Typical Building Block Function Performance – C/E Devices section. Added information to footnote.                                                         |  |  |  |  |
|                |                                                   | Pinout Information                  | Updated the Pin Information Summary section.                                                                                                                          |  |  |  |  |
|                |                                                   | Ordering Information                | Updated the MachXO3L Part Number Description section. Added pack-<br>ages.                                                                                            |  |  |  |  |
|                |                                                   |                                     | Updated the Ordering Information section. General update.                                                                                                             |  |  |  |  |