# Evit ce Semiconductor Corporation - <u>LCMXO3L-9400C-6BG400C Datasheet</u>



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                           |
|--------------------------------|----------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 1175                                                                             |
| Number of Logic Elements/Cells | 9400                                                                             |
| Total RAM Bits                 | 442368                                                                           |
| Number of I/O                  | 335                                                                              |
| Number of Gates                | -                                                                                |
| Voltage - Supply               | 2.375V ~ 3.465V                                                                  |
| Mounting Type                  | Surface Mount                                                                    |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                                  |
| Package / Case                 | 400-LFBGA                                                                        |
| Supplier Device Package        | 400-CABGA (17x17)                                                                |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo3l-9400c-6bg400c |
|                                |                                                                                  |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



and oscillators dynamically. These features help manage static and dynamic power consumption resulting in low static power for all members of the family.

The MachXO3L/LF devices are available in two versions C and E with two speed grades: -5 and -6, with -6 being the fastest. C devices have an internal linear voltage regulator which supports external VCC supply voltages of 3.3 V or 2.5 V. E devices only accept 1.2 V as the external VCC supply voltage. With the exception of power supply voltage both C and E are functionally compatible with each other.

The MachXO3L/LF PLDs are available in a broad range of advanced halogen-free packages ranging from the space saving 2.5 x 2.5 mm WLCSP to the 19 x 19 mm caBGA. MachXO3L/LF devices support density migration within the same package. Table 1-1 shows the LUT densities, package and I/O options, along with other key parameters.

The MachXO3L/LF devices offer enhanced I/O features such as drive strength control, slew rate control, PCI compatibility, bus-keeper latches, pull-up resistors, pull-down resistors, open drain outputs and hot socketing. Pull-up, pull-down and bus-keeper features are controllable on a "per-pin" basis.

A user-programmable internal oscillator is included in MachXO3L/LF devices. The clock output from this oscillator may be divided by the timer/counter for use as clock input in functions such as LED control, key-board scanner and similar state machines.

The MachXO3L/LF devices also provide flexible, reliable and secure configuration from on-chip NVCM/Flash. These devices can also configure themselves from external SPI Flash or be configured by an external master through the JTAG test access port or through the I<sup>2</sup>C port. Additionally, MachXO3L/LF devices support dual-boot capability (using external Flash memory) and remote field upgrade (TransFR) capability.

Lattice provides a variety of design tools that allow complex designs to be efficiently implemented using the MachXO3L/LF family of devices. Popular logic synthesis tools provide synthesis library support for MachXO3L/LF. Lattice design tools use the synthesis tool output along with the user-specified preferences and constraints to place and route the design in the MachXO3L/LF device. These tools extract the timing from the routing and back-annotate it into the design for timing verification.

Lattice provides many pre-engineered IP (Intellectual Property) LatticeCORE<sup>™</sup> modules, including a number of reference designs licensed free of charge, optimized for the MachXO3L/LF PLD family. By using these configurable soft core IP cores as standardized blocks, users are free to concentrate on the unique aspects of their design, increasing their productivity.



### Modes of Operation

Each slice has up to four potential modes of operation: Logic, Ripple, RAM and ROM.

### Logic Mode

In this mode, the LUTs in each slice are configured as 4-input combinatorial lookup tables. A LUT4 can have 16 possible input combinations. Any four input logic functions can be generated by programming this lookup table. Since there are two LUT4s per slice, a LUT5 can be constructed within one slice. Larger look-up tables such as LUT6, LUT7 and LUT8 can be constructed by concatenating other slices. Note LUT8 requires more than four slices.

### **Ripple Mode**

Ripple mode supports the efficient implementation of small arithmetic functions. In Ripple mode, the following functions can be implemented by each slice:

- Addition 2-bit
- Subtraction 2-bit
- Add/subtract 2-bit using dynamic control
- Up counter 2-bit
- Down counter 2-bit
- Up/down counter with asynchronous clear
- Up/down counter with preload (sync)
- Ripple mode multiplier building block
- Multiplier support
- Comparator functions of A and B inputs
  - A greater-than-or-equal-to B
  - A not-equal-to B
  - A less-than-or-equal-to B

Ripple mode includes an optional configuration that performs arithmetic using fast carry chain methods. In this configuration (also referred to as CCU2 mode) two additional signals, Carry Generate and Carry Propagate, are generated on a per-slice basis to allow fast arithmetic functions to be constructed by concatenating slices.

### **RAM Mode**

In this mode, a 16x4-bit distributed single port RAM (SPR) can be constructed by using each LUT block in Slice 0 and Slice 1 as a 16x1-bit memory. Slice 2 is used to provide memory address and control signals.

MachXO3L/LF devices support distributed memory initialization.

The Lattice design tools support the creation of a variety of different size memories. Where appropriate, the software will construct these using distributed memory primitives that represent the capabilities of the PFU. Table 2-3 shows the number of slices required to implement different distributed RAM primitives. For more information about using RAM in MachXO3L/LF devices, please see TN1290, Memory Usage Guide for MachXO3 Devices.

### Table 2-3. Number of Slices Required For Implementing Distributed RAM

|                            | SPR 16x4         | PDPR 16x4     |
|----------------------------|------------------|---------------|
| Number of slices           | 3                | 3             |
| Note: SPB = Single Port BA | M. PDPR = Pseudo | Dual Port RAM |

ote: SPR = Single Port RAM, PDPR = Pseudo Dual



### Figure 2-5. Primary Clocks for MachXO3L/LF Devices



Eight secondary high fanout nets are generated from eight 8:1 muxes as shown in Figure 2-6. One of the eight inputs to the secondary high fanout net input mux comes from dual function clock pins and the remaining seven come from internal routing. The maximum frequency for the secondary clock network is shown in MachXO3L/LF External Switching Characteristics table.



#### Figure 2-6. Secondary High Fanout Nets for MachXO3L/LF Devices



### sysCLOCK Phase Locked Loops (PLLs)

The sysCLOCK PLLs provide the ability to synthesize clock frequencies. All MachXO3L/LF devices have one or more sysCLOCK PLL. CLKI is the reference frequency input to the PLL and its source can come from an external I/O pin or from internal routing. CLKFB is the feedback signal to the PLL which can come from internal routing or an external I/O pin. The feedback divider is used to multiply the reference frequency and thus synthesize a higher frequency clock output.

The MachXO3L/LF sysCLOCK PLLs support high resolution (16-bit) fractional-N synthesis. Fractional-N frequency synthesis allows the user to generate an output clock which is a non-integer multiple of the input frequency. For more information about using the PLL with Fractional-N synthesis, please see TN1282, MachXO3 sysCLOCK PLL Design and Usage Guide.

Each output has its own output divider, thus allowing the PLL to generate different frequencies for each output. The output dividers can have a value from 1 to 128. The output dividers may also be cascaded together to generate low frequency clocks. The CLKOP, CLKOS, CLKOS2, and CLKOS3 outputs can all be used to drive the MachXO3L/LF clock distribution network directly or general purpose routing resources can be used.

The LOCK signal is asserted when the PLL determines it has achieved lock and de-asserted if a loss of lock is detected. A block diagram of the PLL is shown in Figure 2-7.

The setup and hold times of the device can be improved by programming a phase shift into the CLKOS, CLKOS2, and CLKOS3 output clocks which will advance or delay the output clock with reference to the CLKOP output clock.



### Input Gearbox

Each PIC on the bottom edge has a built-in 1:8 input gearbox. Each of these input gearboxes may be programmed as a 1:7 de-serializer or as one IDDRX4 (1:8) gearbox or as two IDDRX2 (1:4) gearboxes. Table 2-9 shows the gearbox signals.

### Table 2-9. Input Gearbox Signal List

| Name      | I/O Type | Description                                                                                                                                                |
|-----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D         | Input    | High-speed data input after programmable delay in PIO A input register block                                                                               |
| ALIGNWD   | Input    | Data alignment signal from device core                                                                                                                     |
| SCLK      | Input    | Slow-speed system clock                                                                                                                                    |
| ECLK[1:0] | Input    | High-speed edge clock                                                                                                                                      |
| RST       | Input    | Reset                                                                                                                                                      |
| Q[7:0]    | Output   | Low-speed data to device core:<br>Video RX(1:7): Q[6:0]<br>GDDRX4(1:8): Q[7:0]<br>GDDRX2(1:4)(IOL-A): Q4, Q5, Q6, Q7<br>GDDRX2(1:4)(IOL-C): Q0, Q1, Q2, Q3 |

These gearboxes have three stage pipeline registers. The first stage registers sample the high-speed input data by the high-speed edge clock on its rising and falling edges. The second stage registers perform data alignment based on the control signals UPDATE and SEL0 from the control block. The third stage pipeline registers pass the data to the device core synchronized to the low-speed system clock. Figure 2-13 shows a block diagram of the input gearbox.



#### Table 2-12. Supported Output Standards

| Output Standard                 | V <sub>CCIO</sub> (Typ.) |
|---------------------------------|--------------------------|
| Single-Ended Interfaces         |                          |
| LVTTL                           | 3.3                      |
| LVCMOS33                        | 3.3                      |
| LVCMOS25                        | 2.5                      |
| LVCMOS18                        | 1.8                      |
| LVCMOS15                        | 1.5                      |
| LVCMOS12                        | 1.2                      |
| LVCMOS33, Open Drain            | —                        |
| LVCMOS25, Open Drain            | —                        |
| LVCMOS18, Open Drain            | —                        |
| LVCMOS15, Open Drain            | —                        |
| LVCMOS12, Open Drain            | —                        |
| PCI33                           | 3.3                      |
| Differential Interfaces         |                          |
| LVDS <sup>1</sup>               | 2.5, 3.3                 |
| BLVDS, MLVDS, RSDS <sup>1</sup> | 2.5                      |
| LVPECL <sup>1</sup>             | 3.3                      |
| MIPI <sup>1</sup>               | 2.5                      |
| LVTTLD                          | 3.3                      |
| LVCMOS33D                       | 3.3                      |
| LVCMOS25D                       | 2.5                      |
| LVCMOS18D                       | 1.8                      |

1. These interfaces can be emulated with external resistors in all devices.

### sysIO Buffer Banks

The numbers of banks vary between the devices of this family. MachXO3L/LF-1300 in the 256 Ball packages and the MachXO3L/LF-2100 and higher density devices have six I/O banks (one bank on the top, right and bottom side and three banks on the left side). The MachXO3L/LF-1300 and lower density devices have four banks (one bank per side). Figures 2-15 and 2-16 show the sysIO banks and their associated supplies for all devices.



### Figure 2-18. PC Core Block Diagram



Table 2-14 describes the signals interfacing with the I<sup>2</sup>C cores.

 Table 2-14. PC Core Signal Description

| Signal Name | I/O            | Description                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| i2c_scl     | Bi-directional | Bi-directional clock line of the I <sup>2</sup> C core. The signal is an output if the I <sup>2</sup> C core is in master mode. The signal is an input if the I <sup>2</sup> C core is in slave mode. MUST be routed directly to the pre-assigned I/O of the chip. Refer to the Pinout Information section of this document for detailed pad and pin locations of I <sup>2</sup> C ports in each MachXO3L/LF device.                |
| i2c_sda     | Bi-directional | Bi-directional data line of the I <sup>2</sup> C core. The signal is an output when data is transmitted from the I <sup>2</sup> C core. The signal is an input when data is received into the I <sup>2</sup> C core. MUST be routed directly to the pre-assigned I/O of the chip. Refer to the Pinout Information section of this document for detailed pad and pin locations of I <sup>2</sup> C ports in each MachXO3L/LF device. |
| i2c_irqo    | Output         | Interrupt request output signal of the I <sup>2</sup> C core. The intended usage of this signal is for it to be connected to the WISHBONE master controller (i.e. a microcontroller or state machine) and request an interrupt when a specific condition is met. These conditions are described with the I <sup>2</sup> C register definitions.                                                                                     |
| cfg_wake    | Output         | Wake-up signal – To be connected only to the power module of the MachXO3L/LF device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, $I^2C$ Tab.                                                                                                                                                                                                                                         |
| cfg_stdby   | Output         | Stand-by signal – To be connected only to the power module of the MachXO3L/LF device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, $I^2C$ Tab.                                                                                                                                                                                                                                        |

### Hardened SPI IP Core

Every MachXO3L/LF device has a hard SPI IP core that can be configured as a SPI master or slave. When the IP core is configured as a master it will be able to control other SPI enabled chips connected to the SPI bus. When the core is configured as the slave, the device will be able to interface to an external SPI master. The SPI IP core on MachXO3L/LF devices supports the following functions:

- Configurable Master and Slave modes
- Full-Duplex data transfer
- Mode fault error flag with CPU interrupt capability
- Double-buffered data register
- Serial clock with programmable polarity and phase
- LSB First or MSB First Data Transfer
- Interface to custom logic through 8-bit WISHBONE interface



### Table 2-17. MachXO3L/LF Power Saving Features Description

| Device Subsystem                               | Feature Description                                                                                                                                                                                                                                                                                                                          |
|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bandgap                                        | The bandgap can be turned off in standby mode. When the Bandgap is turned off, ana-<br>log circuitry such as the POR, PLLs, on-chip oscillator, and differential I/O buffers are<br>also turned off. Bandgap can only be turned off for 1.2 V devices.                                                                                       |
| Power-On-Reset (POR)                           | The POR can be turned off in standby mode. This monitors VCC levels. In the event of unsafe $V_{CC}$ drops, this circuit reconfigures the device. When the POR circuitry is turned off, limited power detector circuitry is still active. This option is only recommended for applications in which the power supply rails are reliable.     |
| On-Chip Oscillator                             | The on-chip oscillator has two power saving features. It may be switched off if it is not needed in your design. It can also be turned off in Standby mode.                                                                                                                                                                                  |
| PLL                                            | Similar to the on-chip oscillator, the PLL also has two power saving features. It can be statically switched off if it is not needed in a design. It can also be turned off in Standby mode. The PLL will wait until all output clocks from the PLL are driven low before powering off.                                                      |
| I/O Bank Controller                            | Differential I/O buffers (used to implement standards such as LVDS) consume more than ratioed single-ended I/Os such as LVCMOS and LVTTL. The I/O bank controller allows the user to turn these I/Os off dynamically on a per bank selection.                                                                                                |
| Dynamic Clock Enable for Primary<br>Clock Nets | Each primary clock net can be dynamically disabled to save power.                                                                                                                                                                                                                                                                            |
| Power Guard                                    | Power Guard is a feature implemented in input buffers. This feature allows users to switch off the input buffer when it is not needed. This feature can be used in both clock and data paths. Its biggest impact is that in the standby mode it can be used to switch off clock inputs that are distributed using general routing resources. |

For more details on the standby mode refer to TN1289, Power Estimation and Management for MachXO3 Devices.

### Power On Reset

MachXO3L/LF devices have power-on reset circuitry to monitor  $V_{CCINT}$  and  $V_{CCIO}$  voltage levels during power-up and operation. At power-up, the POR circuitry monitors  $V_{CCINT}$  and  $V_{CCIO}$  (controls configuration) voltage levels. It then triggers download from the on-chip configuration NVCM/Flash memory after reaching the  $V_{PORUP}$  level specified in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. For "E" devices without voltage regulators,  $V_{CCINT}$  is the same as the  $V_{CC}$  supply voltage. For "C" devices with voltage regulators,  $V_{CCINT}$  is regulated from the  $V_{CC}$  supply voltage. From this voltage reference, the time taken for configuration and entry into user mode is specified as NVCM/Flash Download Time ( $t_{REFRESH}$ ) in the DC and Switching Characteristics section of this data sheet. Before and during configuration. Note that for "C" devices, a separate POR circuit monitors external  $V_{CC}$  voltage in addition to the POR circuit that monitors the internal post-regulated power supply voltage level.

Once the device enters into user mode, the POR circuitry can optionally continue to monitor  $V_{CCINT}$  levels. If  $V_{CCINT}$  drops below  $V_{PORDNBG}$  level (with the bandgap circuitry switched on) or below  $V_{PORDNSRAM}$  level (with the bandgap circuitry switched off to conserve power) device functionality cannot be guaranteed. In such a situation the POR issues a reset and begins monitoring the  $V_{CCINT}$  and  $V_{CCIO}$  voltage levels.  $V_{PORDNBG}$  and  $V_{PORDNSRAM}$  are both specified in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet.

Note that once an "E" device enters user mode, users can switch off the bandgap to conserve power. When the bandgap circuitry is switched off, the POR circuitry also shuts down. The device is designed such that a mini-mal, low power POR circuit is still operational (this corresponds to the  $V_{PORDNSRAM}$  reset point described in the paragraph above). However this circuit is not as accurate as the one that operates when the bandgap is switched on. The low power POR circuit emulates an SRAM cell and is biased to trip before the vast majority of SRAM cells flip. If users are concerned about the  $V_{CC}$  supply dropping below  $V_{CC}$  (min) they should not shut down the bandgap or POR circuit.



### Security and One-Time Programmable Mode (OTP)

For applications where security is important, the lack of an external bitstream provides a solution that is inherently more secure than SRAM-based FPGAs. This is further enhanced by device locking. MachXO3L/LF devices contain security bits that, when set, prevent the readback of the SRAM configuration and NVCM/Flash spaces. The device can be in one of two modes:

- 1. Unlocked Readback of the SRAM configuration and NVCM/Flash spaces is allowed.
- 2. Permanently Locked The device is permanently locked.

Once set, the only way to clear the security bits is to erase the device. To further complement the security of the device, a One Time Programmable (OTP) mode is available. Once the device is set in this mode it is not possible to erase or re-program the NVCM/Flash and SRAM OTP portions of the device. For more details, refer to TN1279, MachXO3 Programming and Configuration Usage Guide.

#### Password

The MachXO3LF supports a password-based security access feature also known as Flash Protect Key. Optionally, the MachXO3L device can be ordered with a custom specification (c-spec) to support this feature. The Flash Protect Key feature provides a method of controlling access to the Configuration and Programming modes of the device. When enabled, the Configuration and Programming edit mode operations (including Write, Verify and Erase operations) are allowed only when coupled with a Flash Protect Key which matches that expected by the device. Without a valid Flash Protect Key, the user can perform only rudimentary non-configuration operations such as Read Device ID. For more details, refer to TN1313, Using Password Security with MachXO3 Devices.

#### **Dual Boot**

MachXO3L/LF devices can optionally boot from two patterns, a primary bitstream and a golden bitstream. If the primary bitstream is found to be corrupt while being downloaded into the SRAM, the device shall then automatically re-boot from the golden bitstream. Note that the primary bitstream must reside in the external SPI Flash. The golden image MUST reside in an on-chip NVCM/Flash. For more details, refer to TN1279, MachXO3 Programming and Configuration Usage Guide.

#### Soft Error Detection

The SED feature is a CRC check of the SRAM cells after the device is configured. This check ensures that the SRAM cells were configured successfully. This feature is enabled by a configuration bit option. The Soft Error Detection can also be initiated in user mode via an input to the fabric. The clock for the Soft Error Detection circuit is generated using a dedicated divider. The undivided clock from the on-chip oscillator is the input to this divider. For low power applications users can switch off the Soft Error Detection circuit. For more details, refer to TN1292, MachXO3 Soft Error Detection Usage Guide.

#### Soft Error Correction

The MachXO3LF device supports Soft Error Correction (SEC). Optionally, the MachXO3L device can be ordered with a custom specification (c-spec) to support this feature. When BACKGROUND\_RECONFIG is enabled using the Lattice Diamond Software in a design, asserting the PROGRAMN pin or issuing the REFRESH sysConfig command refreshes the SRAM array from configuration memory. Only the detected error bit is corrected. No other SRAM cells are changed, allowing the user design to function uninterrupted.

During the project design phase, if the overall system cannot guarantee containment of the error or its subsequent effects on downstream data or control paths, Lattice recommends using SED only. The MachXO3 can be then be soft-reset by asserting PROGRAMN or issuing the Refresh command over a sysConfig port in response to SED. Soft-reset additionally erases the SRAM array prior to the SRAM refresh, and asserts internal Reset circuitry to guarantee a known state. For more details, refer to TN1292, MachXO3 Soft Error Detection (SED)/Correction (SEC) Usage Guide.



### TraceID

Each MachXO3L/LF device contains a unique (per device), TraceID that can be used for tracking purposes or for IP security applications. The TraceID is 64 bits long. Eight out of 64 bits are user-programmable, the remaining 56 bits are factory-programmed. The TraceID is accessible through the EFB WISHBONE interface and can also be accessed through the SPI, I<sup>2</sup>C, or JTAG interfaces.

### **Density Shifting**

The MachXO3L/LF family has been designed to enable density migration within the same package. Furthermore, the architecture ensures a high success rate when performing design migration from lower density devices to higher density devices. In many cases, it is also possible to shift a lower utilization design targeted for a high-density device to a lower density device. However, the exact details of the final resource utilization will impact the likely success in each case. When migrating from lower to higher density or higher to lower density, ensure to review all the power supplies and NC pins of the chosen devices. For more details refer to the MachXO3 migration files.



# Static Supply Current – C/E Devices<sup>1, 2, 3, 6</sup>

| Symbol          | Parameter                                       | Device                            | Typ.⁴ | Units |
|-----------------|-------------------------------------------------|-----------------------------------|-------|-------|
| I <sub>CC</sub> | Core Power Supply                               | LCMXO3L/LF-1300C 256 Ball Package | 4.8   | mA    |
|                 |                                                 | LCMXO3L/LF-2100C                  | 4.8   | mA    |
|                 |                                                 | LCMXO3L/LF-2100C 324 Ball Package | 8.45  | mA    |
|                 |                                                 | LCMXO3L/LF-4300C                  | 8.45  | mA    |
|                 |                                                 | LCMXO3L/LF-4300C 400 Ball Package | 12.87 | mA    |
|                 |                                                 | LCMXO3L/LF-6900C7                 | 12.87 | mA    |
|                 |                                                 | LCMXO3L/LF-9400C7                 | 17.86 | mA    |
|                 |                                                 | LCMXO3L/LF-640E                   | 1.00  | mA    |
|                 |                                                 | LCMXO3L/LF-1300E                  | 1.00  | mA    |
|                 |                                                 | LCMXO3L/LF-1300E 256 Ball Package | 1.39  | mA    |
|                 |                                                 | LCMXO3L/LF-2100E                  | 1.39  | mA    |
|                 |                                                 | LCMXO3L/LF-2100E 324 Ball Package | 2.55  | mA    |
|                 |                                                 | LCMXO3L/LF-4300E                  | 2.55  | mA    |
|                 |                                                 | LCMXO3L/LF-6900E                  | 4.06  | mA    |
|                 |                                                 | LCMXO3L/LF-9400E                  | 5.66  | mA    |
| ICCIO           | Bank Power Supply <sup>5</sup><br>VCCIO = 2.5 V | All devices                       | 0     | mA    |

1. For further information on supply current, please refer to TN1289, Power Estimation and Management for MachXO3 Devices.

2. Assumes blank pattern with the following characteristics: all outputs are tri-stated, all inputs are configured as LVCMOS and held at V<sub>CCIO</sub> or GND, on-chip oscillator is off, on-chip PLL is off.

3. Frequency = 0 MHz.

4.  $T_J = 25$  °C, power supplies at nominal voltage.

5. Does not include pull-up/pull-down.

6. To determine the MachXO3L/LF peak start-up current data, use the Power Calculator tool.

7. Determination of safe ambient operating conditions requires use of the Diamond Power Calculator tool.



## sysIO Single-Ended DC Electrical Characteristics<sup>1, 2</sup>

| Input/Output        | V <sub>IL</sub>       |                       | V                     | IH       | V <sub>OL</sub> Max. | V <sub>OH</sub> Min.    | I <sub>OL</sub> Max.⁴ | l <sub>OH</sub> Max.⁴ |
|---------------------|-----------------------|-----------------------|-----------------------|----------|----------------------|-------------------------|-----------------------|-----------------------|
| Standard            | Min. (V) <sup>3</sup> | Max. (V)              | Min. (V)              | Max. (V) | (V)                  | (V)                     | (mA)                  | (mA)                  |
|                     |                       |                       |                       |          |                      |                         | 4                     | -4                    |
|                     |                       |                       |                       |          | 0.4                  | V <sub>CCIO</sub> - 0.4 | 8                     | -8                    |
| LVCMOS 3.3<br>LVTTL | -0.3                  | 0.8                   | 2.0                   | 3.6      | 0.4                  | CCIO - 0.4              | 12                    | -12                   |
|                     |                       |                       |                       |          |                      |                         | 16                    | -16                   |
|                     |                       |                       |                       |          | 0.2                  | V <sub>CCIO</sub> - 0.2 | 0.1                   | -0.1                  |
|                     |                       |                       |                       |          |                      |                         | 4                     | -4                    |
|                     |                       |                       |                       |          | 0.4                  | V <sub>CCIO</sub> - 0.4 | 8                     | -8                    |
| LVCMOS 2.5          | -0.3                  | 0.7                   | 1.7                   | 3.6      | 0.4                  | VCCIO - 0.4             | 12                    | -12                   |
|                     |                       |                       |                       |          |                      |                         | 16                    | -16                   |
|                     |                       |                       |                       |          | 0.2                  | V <sub>CCIO</sub> - 0.2 | 0.1                   | -0.1                  |
|                     |                       |                       |                       |          |                      |                         | 4                     | -4                    |
| LVCMOS 1.8          | -0.3                  | 0.251/                | 0.651/                | 3.6      | 0.4                  | V <sub>CCIO</sub> - 0.4 | 8                     | -8                    |
|                     |                       | 0.35V <sub>CCIO</sub> | 0.65V <sub>CCIO</sub> | 3.0      |                      |                         | 12                    | -12                   |
|                     |                       |                       |                       |          | 0.2                  | V <sub>CCIO</sub> - 0.2 | 0.1                   | -0.1                  |
|                     |                       |                       | 0.65V <sub>CCIO</sub> |          | 0.4                  | V 04                    | 4                     | -4                    |
| LVCMOS 1.5          | -0.3                  | 0.35V <sub>CCIO</sub> |                       | 3.6      | 0.4                  | V <sub>CCIO</sub> - 0.4 | 8                     | -8                    |
|                     |                       |                       |                       |          | 0.2                  | V <sub>CCIO</sub> - 0.2 | 0.1                   | -0.1                  |
|                     | -0.3                  |                       |                       |          | 0.4                  | V 0.4                   | 4                     | -2                    |
| LVCMOS 1.2          |                       | 0.35V <sub>CCIO</sub> | 0.65V <sub>CCIO</sub> | 3.6      | 0.4                  | V <sub>CCIO</sub> - 0.4 | 8                     | -6                    |
|                     |                       |                       |                       |          | 0.2                  | V <sub>CCIO</sub> - 0.2 | 0.1                   | -0.1                  |
| LVCMOS25R33         | -0.3                  | VREF-0.1              | VREF+0.1              | 3.6      | NA                   | NA                      | NA                    | NA                    |
| LVCMOS18R33         | -0.3                  | VREF-0.1              | VREF+0.1              | 3.6      | NA                   | NA                      | NA                    | NA                    |
| LVCMOS18R25         | -0.3                  | VREF-0.1              | VREF+0.1              | 3.6      | NA                   | NA                      | NA                    | NA                    |
| LVCMOS15R33         | -0.3                  | VREF-0.1              | VREF+0.1              | 3.6      | NA                   | NA                      | NA                    | NA                    |
| LVCMOS15R25         | -0.3                  | VREF-0.1              | VREF+0.1              | 3.6      | NA                   | NA                      | NA                    | NA                    |
| LVCMOS12R33         | -0.3                  | VREF-0.1              | VREF+0.1              | 3.6      | 0.40                 | NA Open<br>Drain        | 24, 16, 12,<br>8, 4   | NA Open<br>Drain      |
| LVCMOS12R25         | -0.3                  | VREF-0.1              | VREF+0.1              | 3.6      | 0.40                 | NA Open<br>Drain        | 16, 12, 8, 4          | NA Open<br>Drain      |
| LVCMOS10R33         | -0.3                  | VREF-0.1              | VREF+0.1              | 3.6      | 0.40                 | NA Open<br>Drain        | 24, 16, 12,<br>8, 4   | NA Open<br>Drain      |
| LVCMOS10R25         | -0.3                  | VREF-0.1              | VREF+0.1              | 3.6      | 0.40                 | NA Open<br>Drain        | 16, 12, 8, 4          | NA Open<br>Drain      |

 MachXO3L/LF devices allow LVCMOS inputs to be placed in I/O banks where V<sub>CCIO</sub> is different from what is specified in the applicable JEDEC specification. This is referred to as a ratioed input buffer. In a majority of cases this operation follows or exceeds the applicable JEDEC specification. The cases where MachXO3L/LF devices do not meet the relevant JEDEC specification are documented in the table below.

2. MachXO3L/LF devices allow for LVCMOS referenced I/Os which follow applicable JEDEC specifications. For more details about mixed mode operation please refer to please refer to TN1280, MachXO3 sysIO Usage Guide.

3. The dual function I<sup>2</sup>C pins SCL and SDA are limited to a  $V_{IL}$  min of -0.25 V or to -0.3 V with a duration of <10 ns.

4. For electromigration, the average DC current sourced or sinked by I/O pads between two consecutive VCCIO or GND pad connections, or between the last VCCIO or GND in an I/O bank and the end of an I/O bank, as shown in the Logic Signal Connections table (also shown as I/O grouping) shall not exceed a maximum of n \* 8 mA. "n" is the number of I/O pads between the two consecutive bank VCCIO or GND connections or between the last VCCIO and GND in a bank and the end of a bank. IO Grouping can be found in the Data Sheet Pin Tables, which can also be generated from the Lattice Diamond software.



# MachXO3L/LF External Switching Characteristics – C/E Devices<sup>1, 2, 3, 4, 5, 6, 10</sup>

|                                    |                                                  |                         | _     | 6                                                                                                                                                                                                                                                                                                                                                         | -     | 5        |       |
|------------------------------------|--------------------------------------------------|-------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------|-------|
| Parameter                          | Description                                      | Device                  | Min.  | Max.                                                                                                                                                                                                                                                                                                                                                      | Min.  | Max.     | Units |
| Clocks                             |                                                  | I                       |       |                                                                                                                                                                                                                                                                                                                                                           |       |          |       |
| Primary Clo                        | ocks                                             |                         |       |                                                                                                                                                                                                                                                                                                                                                           |       |          |       |
| f <sub>MAX_PRI</sub> <sup>7</sup>  | Frequency for Primary Clock Tree                 | All MachXO3L/LF devices |       | 388                                                                                                                                                                                                                                                                                                                                                       | —     | 323      | MHz   |
| t <sub>W_PRI</sub>                 | Clock Pulse Width for Primary Clock              | All MachXO3L/LF devices | 0.5   | _                                                                                                                                                                                                                                                                                                                                                         | 0.6   |          | ns    |
|                                    |                                                  | MachXO3L/LF-1300        | _     | 867                                                                                                                                                                                                                                                                                                                                                       | —     | 897      | ps    |
|                                    |                                                  | MachXO3L/LF-2100        |       | 867                                                                                                                                                                                                                                                                                                                                                       | _     | 897      | ps    |
| t <sub>SKEW_PRI</sub>              | Primary Clock Skew Within a Device               | MachXO3L/LF-4300        |       | 865                                                                                                                                                                                                                                                                                                                                                       | _     | 892      | ps    |
| 0.12.1                             |                                                  | MachXO3L/LF-6900        |       | 902                                                                                                                                                                                                                                                                                                                                                       | _     | 942      | ps    |
|                                    |                                                  | MachXO3L/LF-9400        | _     | 908                                                                                                                                                                                                                                                                                                                                                       | _     | 950      | ps    |
| Edge Clock                         |                                                  |                         |       |                                                                                                                                                                                                                                                                                                                                                           |       |          |       |
| f <sub>MAX_EDGE</sub> <sup>7</sup> | Frequency for Edge Clock                         | MachXO3L/LF             |       | 400                                                                                                                                                                                                                                                                                                                                                       | _     | 333      | MHz   |
| _                                  | n Propagation Delay                              |                         |       |                                                                                                                                                                                                                                                                                                                                                           |       |          |       |
| t <sub>PD</sub>                    | Best case propagation delay through one<br>LUT-4 | All MachXO3L/LF devices | _     | 6.72                                                                                                                                                                                                                                                                                                                                                      | _     | 6.96     | ns    |
| General I/O                        | Pin Parameters (Using Primary Clock with         | out PLL)                |       | I                                                                                                                                                                                                                                                                                                                                                         |       |          | 1     |
|                                    |                                                  | MachXO3L/LF-1300        | —     | 7.46                                                                                                                                                                                                                                                                                                                                                      | _     | 7.66     | ns    |
|                                    |                                                  | MachXO3L/LF-2100        | _     | 7.46                                                                                                                                                                                                                                                                                                                                                      | —     | 7.66     | ns    |
| t <sub>CO</sub>                    | Clock to Output - PIO Output Register            | MachXO3L/LF-4300        | _     | 7.51                                                                                                                                                                                                                                                                                                                                                      | _     | 7.71     | ns    |
|                                    |                                                  | MachXO3L/LF-6900        | _     | 7.54                                                                                                                                                                                                                                                                                                                                                      | _     | 7.75     | ns    |
|                                    |                                                  | MachXO3L/LF-9400        | _     | 7.53                                                                                                                                                                                                                                                                                                                                                      | _     | 7.83     | ns    |
|                                    |                                                  | MachXO3L/LF-1300        | -0.20 | —                                                                                                                                                                                                                                                                                                                                                         | -0.20 | —        | ns    |
|                                    |                                                  | MachXO3L/LF-2100        | -0.20 |                                                                                                                                                                                                                                                                                                                                                           | -0.20 |          | ns    |
| t <sub>SU</sub>                    | Clock to Data Setup - PIO Input Register         | MachXO3L/LF-4300        | -0.23 |                                                                                                                                                                                                                                                                                                                                                           | -0.23 |          | ns    |
|                                    |                                                  | MachXO3L/LF-6900        | -0.23 | _                                                                                                                                                                                                                                                                                                                                                         | -0.23 |          | ns    |
|                                    |                                                  | MachXO3L/LF-9400        | -0.24 |                                                                                                                                                                                                                                                                                                                                                           | -0.24 | —        | ns    |
|                                    |                                                  | MachXO3L/LF-1300        | 1.89  |                                                                                                                                                                                                                                                                                                                                                           | 2.13  |          | ns    |
|                                    |                                                  | MachXO3L/LF-2100        | 1.89  |                                                                                                                                                                                                                                                                                                                                                           | 2.13  |          | ns    |
| t <sub>H</sub>                     | Clock to Data Hold - PIO Input Register          | MachXO3L/LF-4300        | 1.94  | _                                                                                                                                                                                                                                                                                                                                                         | 2.18  | _        | ns    |
|                                    |                                                  | MachXO3L/LF-6900        | 1.98  |                                                                                                                                                                                                                                                                                                                                                           | 2.23  |          | ns    |
|                                    |                                                  | MachXO3L/LF-9400        | 1.99  | 0.5       — $0.6$ — $ 867$ — $897$ $ 867$ — $897$ $ 865$ — $892$ $ 902$ $ 942$ $ 902$ $ 942$ $ 902$ $ 942$ $ 908$ $ 950$ $ 908$ $ 950$ $ 908$ $ 950$ $ 908$ $ 950$ $ 908$ $ 950$ $ 908$ $ 950$ $ 908$ $ 950$ $ 7.51$ $ 7.66$ $ 7.51$ $ 7.71$ $ 7.53$ $ 7.83$ $-0.20$ $ -0.20$ $ -0.23$ $ -0.23$ $ -0.23$ $ -0.23$ - $1.89$ $-$ </td <td></td> <td>ns</td> |       | ns       |       |
|                                    |                                                  | MachXO3L/LF-1300        |       |                                                                                                                                                                                                                                                                                                                                                           |       |          | ns    |
|                                    |                                                  | MachXO3L/LF-2100        |       |                                                                                                                                                                                                                                                                                                                                                           | 1.76  |          | ns    |
| t <sub>SU_DEL</sub>                | Clock to Data Setup - PIO Input Register         | MachXO3L/LF-4300        |       |                                                                                                                                                                                                                                                                                                                                                           |       | <u> </u> | ns    |
| 00_DEE                             | with Data Input Delay                            | MachXO3L/LF-6900        | 1.53  |                                                                                                                                                                                                                                                                                                                                                           |       | <u> </u> | ns    |
|                                    |                                                  | MachXO3L/LF-9400        |       |                                                                                                                                                                                                                                                                                                                                                           |       | <u> </u> | ns    |
|                                    |                                                  | MachXO3L/LF-1300        | -0.23 |                                                                                                                                                                                                                                                                                                                                                           |       |          | ns    |
|                                    |                                                  | MachXO3L/LF-2100        | -0.23 |                                                                                                                                                                                                                                                                                                                                                           |       |          | ns    |
| t <sub>H_DEL</sub>                 | Clock to Data Hold - PIO Input Register with     | MachXO3L/LF-4300        | -0.25 |                                                                                                                                                                                                                                                                                                                                                           |       |          | ns    |
|                                    | Input Data Delay                                 | MachXO3L/LF-6900        |       |                                                                                                                                                                                                                                                                                                                                                           |       |          | ns    |
|                                    |                                                  | MachXO3L/LF-9400        | -0.24 |                                                                                                                                                                                                                                                                                                                                                           |       |          | ns    |
| f <sub>MAX_IO</sub>                | Clock Frequency of I/O and PFU Register          | All MachXO3L/LF devices |       |                                                                                                                                                                                                                                                                                                                                                           |       | 323      | MHz   |

### Over Recommended Operating Conditions



### DC and Switching Characteristics MachXO3 Family Data Sheet

|                        |                                                                  |                  | -     | 6    | -     | ·5   |       |
|------------------------|------------------------------------------------------------------|------------------|-------|------|-------|------|-------|
| Parameter              | Description                                                      | Device           | Min.  | Max. | Min.  | Max. | Units |
|                        |                                                                  | MachXO3L/LF-1300 | 2.87  | _    | 3.18  | —    | ns    |
|                        |                                                                  | MachXO3L/LF-2100 | 2.87  |      | 3.18  | —    | ns    |
| t <sub>SU_DELPLL</sub> | Clock to Data Setup - PIO Input Register with Data Input Delay   | MachXO3L/LF-4300 | 2.96  |      | 3.28  | —    | ns    |
|                        | with Data input Delay                                            | MachXO3L/LF-6900 | 3.05  | _    | 3.35  | —    | ns    |
|                        |                                                                  | MachXO3L/LF-9400 | 3.06  |      | 3.37  | —    | ns    |
|                        |                                                                  | MachXO3L/LF-1300 | -0.83 |      | -0.83 | —    | ns    |
|                        |                                                                  | MachXO3L/LF-2100 | -0.83 |      | -0.83 | —    | ns    |
| t <sub>H_DELPLL</sub>  | Clock to Data Hold - PIO Input Register with<br>Input Data Delay | MachXO3L/LF-4300 | -0.87 |      | -0.87 | —    | ns    |
|                        | input Data Dotay                                                 | MachXO3L/LF-6900 | -0.91 | —    | -0.91 | —    | ns    |
|                        |                                                                  | MachXO3L/LF-9400 | -0.93 | —    | -0.93 | —    | ns    |



|                                  |                                                                            |                                       | _        | -6      | -       | 5       |                      |
|----------------------------------|----------------------------------------------------------------------------|---------------------------------------|----------|---------|---------|---------|----------------------|
| Parameter                        | Description                                                                | Device                                | Min.     | Max.    | Min.    | Max.    | Units                |
| MIPI D-PHY                       | Inputs with Clock and Data Centered at P                                   | in Using PCLK Pin for Cloo            | k Input  | -       |         |         |                      |
|                                  | X.ÈCLK.Centered <sup>10, 11, 12</sup>                                      |                                       | 1        | I       | I       |         |                      |
| t <sub>SU</sub> <sup>15</sup>    | Input Data Setup Before ECLK                                               |                                       | 0.200    | —       | 0.200   | —       | UI                   |
| t <sub>HO</sub> <sup>15</sup>    | Input Data Hold After ECLK                                                 | All MachXO3L/LF                       | 0.200    | —       | 0.200   |         | UI                   |
| f <sub>DATA</sub> <sup>14</sup>  | MIPI D-PHY Input Data Speed                                                | devices, bottom side only             | —        | 900     | —       | 900     | Mbps                 |
| f <sub>DDRX4</sub> <sup>14</sup> | MIPI D-PHY ECLK Frequency                                                  | _                                     | —        | 450     | —       | 450     | MHz                  |
| f <sub>SCLK</sub> <sup>14</sup>  | SCLK Frequency                                                             |                                       |          | 112.5   | —       | 112.5   | MHz                  |
| Generic DD                       | R Outputs with Clock and Data Aligned at I                                 | Pin Using PCLK Pin for Clo            | ck Input | – GDDF  | RX1_TX. | SCLK.A  | ligned <sup>8</sup>  |
| t <sub>DIA</sub>                 | Output Data Invalid After CLK Output                                       |                                       |          | 0.520   | —       | 0.550   | ns                   |
| t <sub>DIB</sub>                 | Output Data Invalid Before CLK Output                                      | All MachXO3L/LF<br>devices.           |          | 0.520   | —       | 0.550   | ns                   |
| f <sub>DATA</sub>                | DDRX1 Output Data Speed                                                    | all sides                             |          | 300     | _       | 250     | Mbps                 |
| f <sub>DDRX1</sub>               | DDRX1 SCLK frequency                                                       |                                       |          | 150     | —       | 125     | MHz                  |
| Generic DDF                      | R Outputs with Clock and Data Centered at                                  | Pin Using PCLK Pin for Cloo           | k Input  | – GDDR  | X1_TX.9 | SCLK.Ce | entered <sup>8</sup> |
| t <sub>DVB</sub>                 | Output Data Valid Before CLK Output                                        |                                       | 1.210    |         | 1.510   | _       | ns                   |
| t <sub>DVA</sub>                 | Output Data Valid After CLK Output                                         | All MachXO3L/LF                       | 1.210    |         | 1.510   | _       | ns                   |
| f <sub>DATA</sub>                | DDRX1 Output Data Speed                                                    | devices,<br>— all sides               |          | 300     | —       | 250     | Mbps                 |
| f <sub>DDRX1</sub>               | DDRX1 SCLK Frequency<br>(minimum limited by PLL)                           |                                       | _        | 150     | _       | 125     | MHz                  |
| Generic DDF                      | RX2 Outputs with Clock and Data Aligned a                                  | t Pin Using PCLK Pin for Clo          | ock Inpu | t – GDD | RX2_TX  | ECLK.A  | ligned <sup>8</sup>  |
| t <sub>DIA</sub>                 | Output Data Invalid After CLK Output                                       |                                       | _        | 0.200   | —       | 0.215   | ns                   |
| t <sub>DIB</sub>                 | Output Data Invalid Before CLK Output                                      |                                       |          | 0.200   | —       | 0.215   | ns                   |
| f <sub>DATA</sub>                | DDRX2 Serial Output Data Speed                                             | MachXO3L/LF devices,<br>top side only |          | 664     | —       | 554     | Mbps                 |
| f <sub>DDRX2</sub>               | DDRX2 ECLK frequency                                                       |                                       |          | 332     | —       | 277     | MHz                  |
| f <sub>SCLK</sub>                | SCLK Frequency                                                             |                                       |          | 166     | —       | 139     | MHz                  |
|                                  | RX2 Outputs with Clock and Data Centere<br>X.ECLK.Centered <sup>8, 9</sup> | ed at Pin Using PCLK Pin fo           | or Clock | Input – |         |         |                      |
| t <sub>DVB</sub>                 | Output Data Valid Before CLK Output                                        |                                       | 0.535    |         | 0.670   | _       | ns                   |
| t <sub>DVA</sub>                 | Output Data Valid After CLK Output                                         | -                                     | 0.535    |         | 0.670   |         | ns                   |
| f <sub>DATA</sub>                | DDRX2 Serial Output Data Speed                                             | MachXO3L/LF devices,                  |          | 664     | —       | 554     | Mbps                 |
| f <sub>DDRX2</sub>               | DDRX2 ECLK Frequency<br>(minimum limited by PLL)                           | top side only                         | _        | 332     | _       | 277     | MHz                  |
| f <sub>SCLK</sub>                | SCLK Frequency                                                             | -                                     |          | 166     | —       | 139     | MHz                  |
| Generic DD                       | RX4 Outputs with Clock and Data Aligned<br>K.ECLK.Aligned <sup>8, 9</sup>  | at Pin Using PCLK Pin for             | Clock I  | nput –  | 1       |         |                      |
| t <sub>DIA</sub>                 | Output Data Invalid After CLK Output                                       |                                       | _        | 0.200   | —       | 0.215   | ns                   |
| t <sub>DIB</sub>                 | Output Data Invalid Before CLK Output                                      |                                       |          | 0.200   | _       | 0.215   | ns                   |
| f <sub>DATA</sub>                | DDRX4 Serial Output Data Speed                                             | MachXO3L/LF devices,                  |          | 800     | _       | 630     | Mbps                 |
| f <sub>DDRX4</sub>               | DDRX4 ECLK Frequency                                                       | top side only                         |          | 400     | _       | 315     | MHz                  |
| f <sub>SCLK</sub>                | SCLK Frequency                                                             | -                                     |          | 100     |         | 79      | MHz                  |
| JOLIN                            |                                                                            |                                       |          |         | 1       | -       | -                    |



## **JTAG Port Timing Specifications**

| Symbol               | Parameter                                                          | Min. | Max. | Units |
|----------------------|--------------------------------------------------------------------|------|------|-------|
| f <sub>MAX</sub>     | TCK clock frequency                                                |      | 25   | MHz   |
| t <sub>BTCPH</sub>   | TCK [BSCAN] clock pulse width high                                 | 20   | —    | ns    |
| t <sub>BTCPL</sub>   | TCK [BSCAN] clock pulse width low                                  | 20   | —    | ns    |
| t <sub>BTS</sub>     | TCK [BSCAN] setup time                                             | 10   | _    | ns    |
| t <sub>BTH</sub>     | TCK [BSCAN] hold time                                              | 8    | —    | ns    |
| t <sub>BTCO</sub>    | TAP controller falling edge of clock to valid output               |      | 10   | ns    |
| t <sub>BTCODIS</sub> | TAP controller falling edge of clock to valid disable              |      | 10   | ns    |
| t <sub>BTCOEN</sub>  | TAP controller falling edge of clock to valid enable               | _    | 10   | ns    |
| t <sub>BTCRS</sub>   | BSCAN test capture register setup time                             | 8    | —    | ns    |
| t <sub>BTCRH</sub>   | BSCAN test capture register hold time                              | 20   | —    | ns    |
| t <sub>BUTCO</sub>   | BSCAN test update register, falling edge of clock to valid output  | _    | 25   | ns    |
| t <sub>BTUODIS</sub> | BSCAN test update register, falling edge of clock to valid disable | _    | 25   | ns    |
| t <sub>BTUPOEN</sub> | BSCAN test update register, falling edge of clock to valid enable  | _    | 25   | ns    |

### Figure 3-8. JTAG Port Timing Waveforms





|                                                        | MachXO3L/LF-4300 |           |           |           |          |          |          |
|--------------------------------------------------------|------------------|-----------|-----------|-----------|----------|----------|----------|
|                                                        | WLCSP81          | CSFBGA121 | CSFBGA256 | CSFBGA324 | CABGA256 | CABGA324 | CABGA400 |
| General Purpose IO per Bank                            |                  |           |           |           |          |          |          |
| Bank 0                                                 | 29               | 24        | 50        | 71        | 50       | 71       | 83       |
| Bank 1                                                 | 0                | 26        | 52        | 62        | 52       | 68       | 84       |
| Bank 2                                                 | 20               | 26        | 52        | 72        | 52       | 72       | 84       |
| Bank 3                                                 | 7                | 7         | 16        | 22        | 16       | 24       | 28       |
| Bank 4                                                 | 0                | 7         | 16        | 14        | 16       | 16       | 24       |
| Bank 5                                                 | 7                | 10        | 20        | 27        | 20       | 28       | 32       |
| Total General Purpose<br>Single Ended IO               | 63               | 100       | 206       | 268       | 206      | 279      | 335      |
| Differential IO per Bank                               | •                | •         |           |           |          | •        |          |
| Bank 0                                                 | 15               | 12        | 25        | 36        | 25       | 36       | 42       |
| Bank 1                                                 | 0                | 13        | 26        | 30        | 26       | 34       | 42       |
| Bank 2                                                 | 10               | 13        | 26        | 36        | 26       | 36       | 42       |
| Bank 3                                                 | 3                | 3         | 8         | 10        | 8        | 12       | 14       |
| Bank 4                                                 | 0                | 3         | 8         | 6         | 8        | 8        | 12       |
| Bank 5                                                 | 3                | 5         | 10        | 13        | 10       | 14       | 16       |
| Total General Purpose<br>Differential IO               | 31               | 49        | 103       | 131       | 103      | 140      | 168      |
| Dual Function IO                                       | 25               | 37        | 37        | 37        | 37       | 37       | 37       |
| Number 7:1 or 8:1 Gearboxes                            | •                | •         |           |           |          | •        |          |
| Number of 7:1 or 8:1 Output Gearbox Available (Bank 0) | 10               | 7         | 18        | 18        | 18       | 18       | 21       |
| Number of 7:1 or 8:1 Input Gearbox Available (Bank 2)  | 10               | 13        | 18        | 18        | 18       | 18       | 21       |
| High-speed Differential Outputs                        |                  |           |           |           |          |          |          |
| Bank 0                                                 | 10               | 7         | 18        | 18        | 18       | 18       | 21       |
| VCCIO Pins                                             |                  |           |           |           |          |          |          |
| Bank 0                                                 | 3                | 1         | 4         | 4         | 4        | 4        | 5        |
| Bank 1                                                 | 0                | 1         | 3         | 4         | 4        | 4        | 5        |
| Bank 2                                                 | 2                | 1         | 4         | 4         | 4        | 4        | 5        |
| Bank 3                                                 | 1                | 1         | 2         | 2         | 1        | 2        | 2        |
| Bank 4                                                 | 0                | 1         | 2         | 2         | 2        | 2        | 2        |
| Bank 5                                                 | 1                | 1         | 2         | 2         | 1        | 2        | 2        |
| VCC                                                    | 4                | 4         | 8         | 8         | 8        | 10       | 10       |
| GND                                                    | 6                | 10        | 24        | 16        | 24       | 16       | 33       |
| NC                                                     | 0                | 0         | 0         | 13        | 1        | 0        | 0        |
| Reserved for Configuration                             | 1                | 1         | 1         | 1         | 1        | 1        | 1        |
| Total Count of Bonded Pins                             | 81               | 121       | 256       | 324       | 256      | 324      | 400      |



# MachXO3L Ultra Low Power Commercial and Industrial Grade Devices, Halogen Free (RoHS) Packaging

| Part Number          | LUTs | Supply Voltage | Speed | Package             | Leads | Temp. |
|----------------------|------|----------------|-------|---------------------|-------|-------|
| LCMXO3L-640E-5MG121C | 640  | 1.2 V          | 5     | Halogen-Free csfBGA | 121   | COM   |
| LCMXO3L-640E-6MG121C | 640  | 1.2 V          | 6     | Halogen-Free csfBGA | 121   | COM   |
| LCMXO3L-640E-5MG121I | 640  | 1.2 V          | 5     | Halogen-Free csfBGA | 121   | IND   |
| LCMXO3L-640E-6MG121I | 640  | 1.2 V          | 6     | Halogen-Free csfBGA | 121   | IND   |

| Part Number               | LUTs | Supply Voltage | Speed | Package             | Leads | Temp. |
|---------------------------|------|----------------|-------|---------------------|-------|-------|
| LCMXO3L-1300E-5UWG36CTR   | 1300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 36    | COM   |
| LCMXO3L-1300E-5UWG36CTR50 | 1300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 36    | COM   |
| LCMXO3L-1300E-5UWG36CTR1K | 1300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 36    | COM   |
| LCMXO3L-1300E-5UWG36ITR   | 1300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 36    | IND   |
| LCMXO3L-1300E-5UWG36ITR50 | 1300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 36    | IND   |
| LCMXO3L-1300E-5UWG36ITR1K | 1300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 36    | IND   |
| LCMXO3L-1300E-5MG121C     | 1300 | 1.2 V          | 5     | Halogen-Free csfBGA | 121   | COM   |
| LCMXO3L-1300E-6MG121C     | 1300 | 1.2 V          | 6     | Halogen-Free csfBGA | 121   | COM   |
| LCMXO3L-1300E-5MG1211     | 1300 | 1.2 V          | 5     | Halogen-Free csfBGA | 121   | IND   |
| LCMXO3L-1300E-6MG121I     | 1300 | 1.2 V          | 6     | Halogen-Free csfBGA | 121   | IND   |
| LCMXO3L-1300E-5MG256C     | 1300 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3L-1300E-6MG256C     | 1300 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3L-1300E-5MG256I     | 1300 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3L-1300E-6MG256I     | 1300 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3L-1300C-5BG256C     | 1300 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3L-1300C-6BG256C     | 1300 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3L-1300C-5BG256I     | 1300 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3L-1300C-6BG256I     | 1300 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 256   | IND   |

| Part Number               | LUTs | Supply Voltage | Speed | Package             | Leads | Temp. |
|---------------------------|------|----------------|-------|---------------------|-------|-------|
| LCMXO3L-2100E-5UWG49CTR   | 2100 | 1.2 V          | 5     | Halogen-Free WLCSP  | 49    | COM   |
| LCMXO3L-2100E-5UWG49CTR50 | 2100 | 1.2 V          | 5     | Halogen-Free WLCSP  | 49    | COM   |
| LCMXO3L-2100E-5UWG49CTR1K | 2100 | 1.2 V          | 5     | Halogen-Free WLCSP  | 49    | COM   |
| LCMXO3L-2100E-5UWG49ITR   | 2100 | 1.2 V          | 5     | Halogen-Free WLCSP  | 49    | IND   |
| LCMXO3L-2100E-5UWG49ITR50 | 2100 | 1.2 V          | 5     | Halogen-Free WLCSP  | 49    | IND   |
| LCMXO3L-2100E-5UWG49ITR1K | 2100 | 1.2 V          | 5     | Halogen-Free WLCSP  | 49    | IND   |
| LCMXO3L-2100E-5MG121C     | 2100 | 1.2 V          | 5     | Halogen-Free csfBGA | 121   | COM   |
| LCMXO3L-2100E-6MG121C     | 2100 | 1.2 V          | 6     | Halogen-Free csfBGA | 121   | COM   |
| LCMXO3L-2100E-5MG121I     | 2100 | 1.2 V          | 5     | Halogen-Free csfBGA | 121   | IND   |
| LCMXO3L-2100E-6MG121I     | 2100 | 1.2 V          | 6     | Halogen-Free csfBGA | 121   | IND   |
| LCMXO3L-2100E-5MG256C     | 2100 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3L-2100E-6MG256C     | 2100 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3L-2100E-5MG256I     | 2100 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3L-2100E-6MG256I     | 2100 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3L-2100E-5MG324C     | 2100 | 1.2 V          | 5     | Halogen-Free csfBGA | 324   | COM   |
| LCMXO3L-2100E-6MG324C     | 2100 | 1.2 V          | 6     | Halogen-Free csfBGA | 324   | COM   |
| LCMXO3L-2100E-5MG324I     | 2100 | 1.2 V          | 5     | Halogen-Free csfBGA | 324   | IND   |



LCMXO3L-9400C-6BG4841

484

IND

| Part Number           | LUTs | Supply Voltage | Speed    | Package             | Leads | Temp. |
|-----------------------|------|----------------|----------|---------------------|-------|-------|
| LCMXO3L-6900E-5MG256C | 6900 | 1.2 V          | 5        | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3L-6900E-6MG256C | 6900 | 1.2 V          | 6        | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3L-6900E-5MG256I | 6900 | 1.2 V          | 5        | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3L-6900E-6MG256I | 6900 | 1.2 V          | 6        | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3L-6900E-5MG324C | 6900 | 1.2 V          | 5        | Halogen-Free csfBGA | 324   | COM   |
| LCMXO3L-6900E-6MG324C | 6900 | 1.2 V          | 6        | Halogen-Free csfBGA | 324   | COM   |
| LCMXO3L-6900E-5MG324I | 6900 | 1.2 V          | 5        | Halogen-Free csfBGA | 324   | IND   |
| LCMXO3L-6900E-6MG324I | 6900 | 1.2 V          | 6        | Halogen-Free csfBGA | 324   | IND   |
| LCMXO3L-6900C-5BG256C | 6900 | 2.5 V / 3.3 V  | 5        | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3L-6900C-6BG256C | 6900 | 2.5 V / 3.3 V  | 6        | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3L-6900C-5BG256I | 6900 | 2.5 V / 3.3 V  | 5        | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3L-6900C-6BG256I | 6900 | 2.5 V / 3.3 V  | 6        | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3L-6900C-5BG324C | 6900 | 2.5 V / 3.3 V  | 5        | Halogen-Free caBGA  | 324   | COM   |
| LCMXO3L-6900C-6BG324C | 6900 | 2.5 V / 3.3 V  | 6        | Halogen-Free caBGA  | 324   | COM   |
| LCMXO3L-6900C-5BG324I | 6900 | 2.5 V / 3.3 V  | 5        | Halogen-Free caBGA  | 324   | IND   |
| LCMXO3L-6900C-6BG324I | 6900 | 2.5 V / 3.3 V  | 6        | Halogen-Free caBGA  | 324   | IND   |
| LCMXO3L-6900C-5BG400C | 6900 | 2.5 V / 3.3 V  | 5        | Halogen-Free caBGA  | 400   | COM   |
| LCMXO3L-6900C-6BG400C | 6900 | 2.5 V / 3.3 V  | 6        | Halogen-Free caBGA  | 400   | COM   |
| LCMXO3L-6900C-5BG4001 | 6900 | 2.5 V / 3.3 V  | 5        | Halogen-Free caBGA  | 400   | IND   |
| LCMXO3L-6900C-6BG400I | 6900 | 2.5 V / 3.3 V  | 6        | Halogen-Free caBGA  | 400   | IND   |
|                       |      |                | <u> </u> | <b></b>             |       | -     |
| Part Number           | LUTs | Supply Voltage | Speed    | Package             | Leads | Temp. |
| LCMXO3L-9400E-5MG256C | 9400 | 1.2 V          | 5        | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3L-9400E-6MG256C | 9400 | 1.2 V          | 6        | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3L-9400E-5MG256I | 9400 | 1.2 V          | 5        | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3L-9400E-6MG256I | 9400 | 1.2 V          | 6        | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3L-9400C-5BG256C | 9400 | 2.5 V/3.3 V    | 5        | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3L-9400C-6BG256C | 9400 | 2.5 V/3.3 V    | 6        | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3L-9400C-5BG256I | 9400 | 2.5 V/3.3 V    | 5        | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3L-9400C-6BG256I | 9400 | 2.5 V/3.3 V    | 6        | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3L-9400C-5BG400C | 9400 | 2.5 V/3.3 V    | 5        | Halogen-Free caBGA  | 400   | COM   |
| LCMXO3L-9400C-6BG400C | 9400 | 2.5 V/3.3 V    | 6        | Halogen-Free caBGA  | 400   | COM   |
| LCMXO3L-9400C-5BG400I | 9400 | 2.5 V/3.3 V    | 5        | Halogen-Free caBGA  | 400   | IND   |
| LCMXO3L-9400C-6BG400I | 9400 | 2.5 V/3.3 V    | 6        | Halogen-Free caBGA  | 400   | IND   |
| LCMXO3L-9400C-5BG484C | 9400 | 2.5 V/3.3 V    | 5        | Halogen-Free caBGA  | 484   | COM   |
| LCMXO3L-9400C-6BG484C | 9400 | 2.5 V/3.3 V    | 6        | Halogen-Free caBGA  | 484   | COM   |
| LCMXO3L-9400C-5BG484I | 9400 | 2.5 V/3.3 V    | 5        | Halogen-Free caBGA  | 484   | IND   |

2.5 V/3.3 V

6

Halogen-Free caBGA

9400





| Date          | Version      | Section                             | Change Summary                                                                                                                            |
|---------------|--------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| June 2014     | 014 1.0 —    |                                     | Product name/trademark adjustment.                                                                                                        |
|               | Introduction | Updated Features section.           |                                                                                                                                           |
|               |              |                                     | Updated Table 1-1, MachXO3L Family Selection Guide. Changed fcCSP packages to csfBGA. Adjusted 121-ball csfBGA arrow.                     |
|               |              |                                     | Introduction section general update.                                                                                                      |
|               |              | Architecture                        | General update.                                                                                                                           |
|               |              | DC and Switching<br>Characteristics | Updated sysIO Recommended Operating Conditions section. Removed V <sub>REF</sub> (V) column. Added standards.                             |
|               |              |                                     | Updated Maximum sysIO Buffer Performance section. Added MIPI I/O standard.                                                                |
|               |              |                                     | Updated MIPI D-PHY Emulation section. Changed Low Speed to Low Power. Updated Table 3-4, MIPI DC Conditions.                              |
|               |              |                                     | Updated Table 3-5, MIPI D-PHY Output DC Conditions.                                                                                       |
|               |              |                                     | Updated Maximum sysIO Buffer Performance section.                                                                                         |
|               |              |                                     | Updated MachXO3L External Switching Characteristics – C/E Device section.                                                                 |
| May 2014      | 00.3         | Introduction                        | Updated Features section.                                                                                                                 |
|               |              |                                     | Updated Table 1-1, MachXO3L Family Selection Guide. Moved 121-ball fcCSP arrow.                                                           |
|               |              |                                     | General update of Introduction section.                                                                                                   |
|               |              | Architecture                        | General update.                                                                                                                           |
|               |              | Pinout Information                  | Updated Pin Information Summary section. Updated or added data on WLCSP49, WLCSP81, CABGA324, and CABGA400 for specific devices.          |
|               |              | Ordering Information                | Updated MachXO3L Part Number Description section. Updated or added data on WLCSP49, WLCSP81, CABGA324, and CABGA400 for specific devices. |
|               |              |                                     | Updated Ultra Low Power Commercial and Industrial Grade Devices,<br>Halogen Free (RoHS) Packaging section. Added part numbers.            |
| February 2014 | 00.2         | DC and Switching<br>Characteristics | Updated MachXO3L External Switching Characteristics – C/E Devices table. Removed LPDDR and DDR2 parameters.                               |
|               | 00.1         |                                     | Initial release.                                                                                                                          |