Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|----------------------------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | 1175 | | Number of Logic Elements/Cells | 9400 | | Total RAM Bits | 442368 | | Number of I/O | 384 | | Number of Gates | - | | Voltage - Supply | 1.14V ~ 1.26V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 484-LFBGA | | Supplier Device Package | 484-CABGA (19x19) | | Purchase URL | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo3l-9400e-6bg484i | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ### **PFU Blocks** The core of the MachXO3L/LF device consists of PFU blocks, which can be programmed to perform logic, arithmetic, distributed RAM and distributed ROM functions. Each PFU block consists of four interconnected slices numbered 0 to 3 as shown in Figure 2-3. Each slice contains two LUTs and two registers. There are 53 inputs and 25 outputs associated with each PFU block. Figure 2-3. PFU Block Diagram #### **Slices** Slices 0-3 contain two LUT4s feeding two registers. Slices 0-2 can be configured as distributed memory. Table 2-1 shows the capability of the slices in PFU blocks along with the operation modes they enable. In addition, each PFU contains logic that allows the LUTs to be combined to perform functions such as LUT5, LUT6, LUT7 and LUT8. The control logic performs set/reset functions (programmable as synchronous/ asynchronous), clock select, chipselect and wider RAM/ROM functions. Table 2-1. Resources and Modes Available per Slice | | PFU Block | | | | |---------|-------------------------|-------------------------|--|--| | Slice | Resources | Modes | | | | Slice 0 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM | | | | Slice 1 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM | | | | Slice 2 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM | | | | Slice 3 | 2 LUT4s and 2 Registers | Logic, Ripple, ROM | | | Figure 2-4 shows an overview of the internal logic of the slice. The registers in the slice can be configured for positive/negative and edge triggered or level sensitive clocks. All slices have 15 inputs from routing and one from the carry-chain (from the adjacent slice or PFU). There are seven outputs: six for routing and one to carry-chain (to the adjacent PFU). Table 2-2 lists the signals associated with Slices 0-3. Figure 2-5. Primary Clocks for MachXO3L/LF Devices Eight secondary high fanout nets are generated from eight 8:1 muxes as shown in Figure 2-6. One of the eight inputs to the secondary high fanout net input mux comes from dual function clock pins and the remaining seven come from internal routing. The maximum frequency for the secondary clock network is shown in MachXO3L/LF External Switching Characteristics table. If an EBR is pre-loaded during configuration, the GSR input must be disabled or the release of the GSR during device wake up must occur before the release of the device I/Os becoming active. These instructions apply to all EBR RAM, ROM and FIFO implementations. For the EBR FIFO mode, the GSR signal is always enabled and the WE and RE signals act like the clock enable signals in Figure 2-10. The reset timing rules apply to the RPReset input versus the RE input and the RST input versus the WE and RE inputs. Both RST and RPReset are always asynchronous EBR inputs. For more details refer to TN1290, Memory Usage Guide for MachXO3 Devices. Note that there are no reset restrictions if the EBR synchronous reset is used and the EBR GSR input is disabled. ### **Programmable I/O Cells (PIC)** The programmable logic associated with an I/O is called a PIO. The individual PIO are connected to their respective sysIO buffers and pads. On the MachXO3L/LF devices, the PIO cells are assembled into groups of four PIO cells called a Programmable I/O Cell or PIC. The PICs are placed on all four sides of the device. On all the MachXO3L/LF devices, two adjacent PIOs can be combined to provide a complementary output driver pair. All PIO pairs can implement differential receivers. Half of the PIO pairs on the top edge of these devices can be configured as true LVDS transmit pairs. The PIO pairs on the bottom edge of these devices have on-chip differential termination and also provide PCI support. Table 2-11 shows the I/O standards (together with their supply and reference voltages) supported by the MachXO3L/LF devices. For further information on utilizing the sysIO buffer to support a variety of standards please see TN1280, MachXO3 sysIO Usage Guide. Table 2-11. Supported Input Standards | | VCCIO (Typ.) | | | | | | |----------------------------|--------------|-------|-------|-------|-------|--| | Input Standard | 3.3 V | 2.5 V | 1.8 V | 1.5 V | 1.2 V | | | Single-Ended Interfaces | | | | | | | | LVTTL | Yes | | | | | | | LVCMOS33 | Yes | | | | | | | LVCMOS25 | | Yes | | | | | | LVCMOS18 | | | Yes | | | | | LVCMOS15 | | | | Yes | | | | LVCMOS12 | | | | | Yes | | | PCI | Yes | | | | | | | Differential Interfaces | | | | | | | | LVDS | Yes | Yes | | | | | | BLVDS, MLVDS, LVPECL, RSDS | Yes | Yes | | | | | | MIPI <sup>1</sup> | Yes | Yes | | | | | | LVTTLD | Yes | | | | | | | LVCMOS33D | Yes | | | | | | | LVCMOS25D | | Yes | | | | | | LVCMOS18D | | | Yes | | | | <sup>1.</sup> These interfaces can be emulated with external resistors in all devices. There are some limitations on the use of the hardened user SPI. These are defined in the following technical notes: - TN1087, Minimizing System Interruption During Configuration Using TransFR Technology (Appendix B) - TN1293, Using Hardened Control Functions in MachXO3 Devices Figure 2-19. SPI Core Block Diagram Table 2-15 describes the signals interfacing with the SPI cores. Table 2-15. SPI Core Signal Description | Signal Name | I/O | Master/Slave | Description | |-------------|-----|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | spi_csn[0] | 0 | Master | SPI master chip-select output | | spi_csn[17] | 0 | Master | Additional SPI chip-select outputs (total up to eight slaves) | | spi_scsn | I | Slave | SPI slave chip-select input | | spi_irq | 0 | Master/Slave | Interrupt request | | spi_clk | I/O | Master/Slave | SPI clock. Output in master mode. Input in slave mode. | | spi_miso | I/O | Master/Slave | SPI data. Input in master mode. Output in slave mode. | | spi_mosi | I/O | Master/Slave | SPI data. Output in master mode. Input in slave mode. | | sn | I | Slave | Configuration Slave Chip Select (active low), dedicated for selecting the Configuration Logic. | | cfg_stdby | 0 | Master/Slave | Stand-by signal – To be connected only to the power module of the MachXO3L/LF device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, SPI Tab. | | cfg_wake | 0 | Master/Slave | Wake-up signal – To be connected only to the power module of the MachXO3L/LF device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, SPI Tab. | For more details on these embedded functions, please refer to TN1293, Using Hardened Control Functions in MachXO3 Devices. ### **User Flash Memory (UFM)** MachXO3LF devices provide a User Flash Memory block, which can be used for a variety of applications including storing a portion of the configuration image, initializing EBRs, to store PROM data or, as a general purpose user Flash memory. The UFM block connects to the device core through the embedded function block WISHBONE interface. Users can also access the UFM block through the JTAG, I2C and SPI interfaces of the device. The UFM block offers the following features: - Non-volatile storage up to 256 kbits - 100K write cycles - Write access is performed page-wise; each page has 128 bits (16 bytes) - · Auto-increment addressing - WISHBONE interface For more information on the UFM, please refer to TN1293, Using Hardened Control Functions in MachXO3 Devices. ### **Standby Mode and Power Saving Options** MachXO3L/LF devices are available in two options, the C and E devices. The C devices have a built-in voltage regulator to allow for 2.5 V $V_{CC}$ and 3.3 V $V_{CC}$ while the E devices operate at 1.2 V $V_{CC}$ . MachXO3L/LF devices have been designed with features that allow users to meet the static and dynamic power requirements of their applications by controlling various device subsystems such as the bandgap, power-on-reset circuitry, I/O bank controllers, power guard, on-chip oscillator, PLLs, etc. In order to maximize power savings, MachXO3L/LF devices support a low power Stand-by mode. In the stand-by mode the MachXO3L/LF devices are powered on and configured. Internal logic, I/Os and memories are switched on and remain operational, as the user logic waits for an external input. The device enters this mode when the standby input of the standby controller is toggled or when an appropriate I<sup>2</sup>C or JTAG instruction is issued by an external master. Various subsystems in the device such as the band gap, power-on-reset circuitry etc can be configured such that they are automatically turned "off" or go into a low power consumption state to save power when the device enters this state. Note that the MachXO3L/LF devices are powered on when in standby mode and all power supplies should remain in the Recommended Operating Conditions. ### **Configuration and Testing** This section describes the configuration and testing features of the MachXO3L/LF family. ### IEEE 1149.1-Compliant Boundary Scan Testability All MachXO3L/LF devices have boundary scan cells that are accessed through an IEEE 1149.1 compliant test access port (TAP). This allows functional testing of the circuit board, on which the device is mounted, through a serial scan path that can access all critical logic nodes. Internal registers are linked internally, allowing test data to be shifted in and loaded directly onto test nodes, or test data to be captured and shifted out for verification. The test access port consists of dedicated I/Os: TDI, TDO, TCK and TMS. The test access port shares its power supply with $V_{\rm CCIO}$ Bank 0 and can operate with LVCMOS3.3, 2.5, 1.8, 1.5, and 1.2 standards. For more details on boundary scan test, see AN8066, Boundary Scan Testability with Lattice sysIO Capability and TN1087, Minimizing System Interruption During Configuration Using TransFR Technology. ### **Device Configuration** All MachXO3L/LF devices contain two ports that can be used for device configuration. The Test Access Port (TAP), which supports bit-wide configuration and the sysCONFIG port which supports serial configuration through I<sup>2</sup>C or SPI. The TAP supports both the IEEE Standard 1149.1 Boundary Scan specification and the IEEE Standard 1532 In-System Configuration specification. There are various ways to configure a MachXO3L/LF device: - Internal NVCM/Flash Download - 2. JTAG - 3. Standard Serial Peripheral Interface (Master SPI mode) interface to boot PROM memory - 4. System microprocessor to drive a serial slave SPI port (SSPI mode) - 5. Standard I<sup>2</sup>C Interface to system microprocessor Upon power-up, the configuration SRAM is ready to be configured using the selected sysCONFIG port. Once a configuration port is selected, it will remain active throughout that configuration cycle. The IEEE 1149.1 port can be activated any time after power-up by sending the appropriate command through the TAP port. Optionally the device can run a CRC check upon entering the user mode. This will ensure that the device was configured correctly. The sysCONFIG port has 10 dual-function pins which can be used as general purpose I/Os if they are not required for configuration. See TN1279, MachXO3 Programming and Configuration Usage Guide for more information about using the dual-use pins as general purpose I/Os. Lattice design software uses proprietary compression technology to compress bit-streams for use in MachXO3L/LF devices. Use of this technology allows Lattice to provide a lower cost solution. In the unlikely event that this technology is unable to compress bitstreams to fit into the amount of on-chip NVCM/Flash, there are a variety of techniques that can be utilized to allow the bitstream to fit in the on-chip NVCM/Flash. For more details, refer to TN1279, MachXO3 Programming and Configuration Usage Guide. The Test Access Port (TAP) has five dual purpose pins (TDI, TDO, TMS, TCK and JTAGENB). These pins are dual function pins - TDI, TDO, TMS and TCK can be used as general purpose I/O if desired. For more details, refer to TN1279, MachXO3 Programming and Configuration Usage Guide. #### TransFR (Transparent Field Reconfiguration) TransFR is a unique Lattice technology that allows users to update their logic in the field without interrupting system operation using a simple push-button solution. For more details refer to TN1087, Minimizing System Interruption During Configuration Using TransFR Technology for details. #### **TraceID** Each MachXO3L/LF device contains a unique (per device), TraceID that can be used for tracking purposes or for IP security applications. The TraceID is 64 bits long. Eight out of 64 bits are user-programmable, the remaining 56 bits are factory-programmed. The TraceID is accessible through the EFB WISHBONE interface and can also be accessed through the SPI, I<sup>2</sup>C, or JTAG interfaces. ### **Density Shifting** The MachXO3L/LF family has been designed to enable density migration within the same package. Furthermore, the architecture ensures a high success rate when performing design migration from lower density devices to higher density devices. In many cases, it is also possible to shift a lower utilization design targeted for a high-density device to a lower density device. However, the exact details of the final resource utilization will impact the likely success in each case. When migrating from lower to higher density or higher to lower density, ensure to review all the power supplies and NC pins of the chosen devices. For more details refer to the MachXO3 migration files. # Power-On-Reset Voltage Levels<sup>1, 2, 3, 4, 5</sup> | Symbol | Parameter | Min. | Тур. | Max. | Units | |---------------------------|------------------------------------------------------------------------------------------------------------------|------|------|------|-------| | V <sub>PORUP</sub> | Power-On-Reset ramp up trip point (band gap based circuit monitoring $V_{\text{CCINT}}$ and $V_{\text{CCIO0}}$ ) | 0.9 | _ | 1.06 | V | | V <sub>PORUPEXT</sub> | Power-On-Reset ramp up trip point (band gap based circuit monitoring external $V_{\rm CC}$ power supply) | 1.5 | _ | 2.1 | V | | V <sub>PORDNBG</sub> | Power-On-Reset ramp down trip point (band gap based circuit monitoring $V_{\text{CCINT}}$ ) | 0.75 | _ | 0.93 | V | | V <sub>PORDNBGEXT</sub> | Power-On-Reset ramp down trip point (band gap based circuit monitoring $V_{CC}$ ) | 0.98 | _ | 1.33 | V | | V <sub>PORDNSRAM</sub> | Power-On-Reset ramp down trip point (SRAM based circuit monitoring $V_{\text{CCINT}}$ ) | _ | 0.6 | _ | V | | V <sub>PORDNSRAMEXT</sub> | Power-On-Reset ramp down trip point (SRAM based circuit monitoring $V_{CC}$ ) | _ | 0.96 | _ | V | - 1. These POR trip points are only provided for guidance. Device operation is only characterized for power supply voltages specified under recommended operating conditions. - 2. For devices without voltage regulators $V_{CCINT}$ is the same as the $V_{CC}$ supply voltage. For devices with voltage regulators, $V_{CCINT}$ is regulated from the $V_{CC}$ supply voltage. - 3. Note that V<sub>PORUP</sub> (min.) and V<sub>PORDNBG</sub> (max.) are in different process corners. For any given process corner V<sub>PORDNBG</sub> (max.) is always 12.0 mV below V<sub>PORUP</sub> (min.). - 4. V<sub>PORUPEXT</sub> is for C devices only. In these devices a separate POR circuit monitors the external V<sub>CC</sub> power supply. - 5. V<sub>CCIO0</sub> does not have a Power-On-Reset ramp down trip point. V<sub>CCIO0</sub> must remain within the Recommended Operating Conditions to ensure proper operation. ### Hot Socketing Specifications<sup>1, 2, 3</sup> | Symbol | Parameter | Condition | Max. | Units | |----------|------------------------------|-----------------------------|---------|-------| | $I_{DK}$ | Input or I/O leakage Current | $0 < V_{IN} < V_{IH} (MAX)$ | +/-1000 | μΑ | <sup>1.</sup> Insensitive to sequence of V<sub>CC</sub> and V<sub>CCIO</sub>. However, assumes monotonic rise/fall rates for V<sub>CC</sub> and V<sub>CCIO</sub>. #### **ESD Performance** Please refer to the MachXO2 Product Family Qualification Summary for complete qualification data, including ESD performance. <sup>2.</sup> $0 < V_{CC} < V_{CC}$ (MAX), $0 < V_{CCIO} < V_{CCIO}$ (MAX). <sup>3.</sup> $I_{DK}$ is additive to $I_{PU}$ , $I_{PD}$ or $I_{BH}$ . ### **DC Electrical Characteristics** #### **Over Recommended Operating Conditions** | Symbol | Parameter | Condition | Min. | Тур. | Max. | Units | |-----------------------------------------|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------|--------------------------|-------| | | | Clamp OFF and V <sub>CCIO</sub> < V <sub>IN</sub> < V <sub>IH</sub> (MAX) | _ | _ | +175 | μΑ | | | | Clamp OFF and V <sub>IN</sub> = V <sub>CCIO</sub> | -10 | _ | 10 | μΑ | | <br> I <sub>IL</sub> , I <sub>IH</sub> | Input or I/O Leakage | Clamp OFF and V <sub>CCIO</sub> - 0.97 V < V <sub>IN</sub> < V <sub>CCIO</sub> | -175 | _ | _ | μΑ | | | | Clamp OFF and 0 V < V <sub>IN</sub> < V <sub>CCIO</sub> - 0.97 V | _ | _ | 10 | μΑ | | | | Clamp OFF and V <sub>IN</sub> = GND | _ | _ | 10 | μΑ | | | | Clamp ON and 0 V < V <sub>IN</sub> < V <sub>CCIO</sub> | _ | | 10 | μΑ | | I <sub>PU</sub> | I/O Active Pull-up Current | 0 < V <sub>IN</sub> < 0.7 V <sub>CCIO</sub> | -30 | | -309 | μΑ | | I <sub>PD</sub> | I/O Active Pull-down<br>Current | V <sub>IL</sub> (MAX) < V <sub>IN</sub> < V <sub>CCIO</sub> | 30 | _ | 305 | μΑ | | I <sub>BHLS</sub> | Bus Hold Low sustaining current | $V_{IN} = V_{IL} (MAX)$ | 30 | _ | _ | μΑ | | I <sub>BHHS</sub> | Bus Hold High sustaining current | V <sub>IN</sub> = 0.7V <sub>CCIO</sub> | -30 | _ | _ | μΑ | | I <sub>BHLO</sub> | Bus Hold Low Overdrive current | $0 \le V_{IN} \le V_{CCIO}$ | | _ | 305 | μΑ | | Івнно | Bus Hold High Overdrive current | $0 \le V_{IN} \le V_{CCIO}$ | | _ | -309 | μΑ | | V <sub>BHT</sub> <sup>3</sup> | Bus Hold Trip Points | | V <sub>IL</sub><br>(MAX) | _ | V <sub>IH</sub><br>(MIN) | ٧ | | C1 | I/O Capacitance <sup>2</sup> | $V_{CCIO} = 3.3 \text{ V}, 2.5 \text{ V}, 1.8 \text{ V}, 1.5 \text{ V}, 1.2 \text{ V}, V_{CC} = \text{Typ., } V_{IO} = 0 \text{ to } V_{IH} \text{ (MAX)}$ | 3 | 5 | 9 | pf | | C2 | Dedicated Input<br>Capacitance <sup>2</sup> | $V_{CCIO} = 3.3 \text{ V}, 2.5 \text{ V}, 1.8 \text{ V}, 1.5 \text{ V}, 1.2 \text{ V}, V_{CC} = \text{Typ.}, V_{IO} = 0 \text{ to } V_{IH} \text{ (MAX)}$ | 3 | 5.5 | 7 | pf | | | | V <sub>CCIO</sub> = 3.3 V, Hysteresis = Large | _ | 450 | — | mV | | | | V <sub>CCIO</sub> = 2.5 V, Hysteresis = Large | _ | 250 | _ | mV | | | | V <sub>CCIO</sub> = 1.8 V, Hysteresis = Large | _ | 125 | _ | mV | | l <sub>v</sub> | Hysteresis for Schmitt | V <sub>CCIO</sub> = 1.5 V, Hysteresis = Large | _ | 100 | _ | mV | | V <sub>HYST</sub> | Trigger Inputs <sup>5</sup> | V <sub>CCIO</sub> = 3.3 V, Hysteresis = Small | _ | 250 | _ | mV | | | | V <sub>CCIO</sub> = 2.5 V, Hysteresis = Small | _ | 150 | _ | mV | | | | V <sub>CCIO</sub> = 1.8 V, Hysteresis = Small | _ | 60 | _ | mV | | | | V <sub>CCIO</sub> = 1.5 V, Hysteresis = Small | _ | 40 | _ | mV | <sup>1.</sup> Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output driver tri-stated. It is not measured with the output driver active. Bus maintenance circuits are disabled. <sup>2.</sup> $T_A$ 25 °C, f = 1.0 MHz. <sup>3.</sup> Please refer to $V_{\text{IL}}$ and $V_{\text{IH}}$ in the sysIO Single-Ended DC Electrical Characteristics table of this document. <sup>4.</sup> When V<sub>IH</sub> is higher than V<sub>CCIO</sub>, a transient current typically of 30 ns in duration or less with a peak current of 6mA can occur on the high-to-low transition. For true LVDS output pins in MachXO3L/LF devices, V<sub>IH</sub> must be less than or equal to V<sub>CCIO</sub>. <sup>5.</sup> With bus keeper circuit turned on. For more details, refer to TN1280, MachXO3 sysIO Usage Guide. ## sysIO Recommended Operating Conditions | | | V <sub>CCIO</sub> (V) | | | V <sub>REF</sub> (V) | | | | |------------------------|-------|-----------------------|-------|------|----------------------|------|--|--| | Standard | Min. | Тур. | Max. | Min. | Тур. | Max. | | | | LVCMOS 3.3 | 3.135 | 3.3 | 3.465 | _ | _ | _ | | | | LVCMOS 2.5 | 2.375 | 2.5 | 2.625 | _ | _ | _ | | | | LVCMOS 1.8 | 1.71 | 1.8 | 1.89 | _ | _ | _ | | | | LVCMOS 1.5 | 1.425 | 1.5 | 1.575 | _ | _ | _ | | | | LVCMOS 1.2 | 1.14 | 1.2 | 1.26 | _ | _ | _ | | | | LVTTL | 3.135 | 3.3 | 3.465 | _ | _ | _ | | | | LVDS25 <sup>1, 2</sup> | 2.375 | 2.5 | 2.625 | _ | _ | _ | | | | LVDS33 <sup>1, 2</sup> | 3.135 | 3.3 | 3.465 | _ | _ | _ | | | | LVPECL1 | 3.135 | 3.3 | 3.465 | _ | _ | _ | | | | BLVDS <sup>1</sup> | 2.375 | 2.5 | 2.625 | _ | _ | _ | | | | MIPI <sup>3</sup> | 2.375 | 2.5 | 2.625 | _ | _ | _ | | | | MIPI_LP <sup>3</sup> | 1.14 | 1.2 | 1.26 | _ | _ | _ | | | | LVCMOS25R33 | 3.135 | 3.3 | 3.6 | 1.1 | 1.25 | 1.4 | | | | LVCMOS18R33 | 3.135 | 3.3 | 3.6 | 0.75 | 0.9 | 1.05 | | | | LVCMOS18R25 | 2.375 | 2.5 | 2.625 | 0.75 | 0.9 | 1.05 | | | | LVCMOS15R33 | 3.135 | 3.3 | 3.6 | 0.6 | 0.75 | 0.9 | | | | LVCMOS15R25 | 2.375 | 2.5 | 2.625 | 0.6 | 0.75 | 0.9 | | | | LVCMOS12R33⁴ | 3.135 | 3.3 | 3.6 | 0.45 | 0.6 | 0.75 | | | | LVCMOS12R25⁴ | 2.375 | 2.5 | 2.625 | 0.45 | 0.6 | 0.75 | | | | LVCMOS10R33⁴ | 3.135 | 3.3 | 3.6 | 0.35 | 0.5 | 0.65 | | | | LVCMOS10R25⁴ | 2.375 | 2.5 | 2.625 | 0.35 | 0.5 | 0.65 | | | <sup>1.</sup> Inputs on-chip. Outputs are implemented with the addition of external resistors. <sup>2.</sup> For the dedicated LVDS buffers. <sup>3.</sup> Requires the addition of external resistors. <sup>4.</sup> Supported only for inputs and BIDIs for -6 speed grade devices. ## sysIO Single-Ended DC Electrical Characteristics<sup>1, 2</sup> | Input/Output | V <sub>IL</sub> | | V | Н | V <sub>OL</sub> Max. | V <sub>OH</sub> Min. | I <sub>OL</sub> Max.⁴ | I <sub>OH</sub> Max. <sup>4</sup> | | | | | | | | | | |---------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-------------------------|-----------------------|---------------------------------------------|-----------------------|-----------------------|-----|-----|-----|-----|-----|--|---| | Standard | Min. (V) <sup>3</sup> | Max. (V) | Min. (V) | Max. (V) | (V) | (V) | (mA) | (mA) | | | | | | | | | | | | | | | | | | 4 | -4 | | | | | | | | | | | 11/04/00 0 0 | | | | | 0.4 | V <sub>CCIO</sub> - 0.4 | 8 | -8 | | | | | | | | | | | LVCMOS 3.3<br>LVTTL | -0.3 | 0.8 | 2.0 | 3.6 | 0.4 | ACCIO - 0.4 | 12 | -12 | | | | | | | | | | | | | | | | | | 16 | -16 | | | | | | | | | | | | | | | | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | | | | | | | | | | | | | | | | | 4 | -4 | | | | | | | | | | | | | | | | 0.4 | V <sub>CCIO</sub> - 0.4 | 8 | -8 | | | | | | | | | | | LVCMOS 2.5 | -0.3 | 0.7 | 1.7 | 3.6 | 0.4 | ACCIO - 0.4 | 12 | -12 | | | | | | | | | | | | | | | | | | 16 | -16 | | | | | | | | | | | | | | | | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | | | | | | | | | | | | | | | | | 4 | -4 | | | | | | | | | | | LVCMOS 1.8 | -0.3 | 0.35V <sub>CCIO</sub> | 0.65V <sub>CCIO</sub> | 3.6 | 0.4 | V <sub>CCIO</sub> - 0.4 | 8 | -8 | | | | | | | | | | | LVOIVIOO 1.0 | -0.5 | 0.00 (CCIO | 0.03 4 CCIO | 5.0 | | | 12 | -12 | | | | | | | | | | | | | | | | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | | | | | | | | | | | | | | | 0.4 | V <sub>CCIO</sub> - 0.4 | 4 | -4 | | | | | | | | | | | LVCMOS 1.5 | -0.3 | 0.35V <sub>CCIO</sub> | 0.65V <sub>CCIO</sub> | 3.6 | 0.4 | • CCIO - 0.4 | 8 | -8 | | | | | | | | | | | | | | | | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | | | | | | | | | | | | 0.35V <sub>CCIO</sub> | | | 0.4 | V <sub>CCIO</sub> - 0.4 | 4 | -2 | | | | | | | | | | | LVCMOS 1.2 | -0.3 | | 0.35V <sub>CCIO</sub> | 0.35V <sub>CCIO</sub> | 0.35V <sub>CCIO</sub> | 0.35V <sub>CCIO</sub> | 0.35V <sub>CCIO</sub> | $0.35V_{\text{CCIO}} = 0.65V_{\text{CCIO}}$ | 0.65V <sub>CCIO</sub> | 0.65V <sub>CCIO</sub> | 3.6 | 3.6 | 3.6 | 3.6 | 0.4 | | 8 | | | | | | | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | | | | | | | | | | LVCMOS25R33 | -0.3 | VREF-0.1 | VREF+0.1 | 3.6 | NA | NA | NA | NA | | | | | | | | | | | LVCMOS18R33 | -0.3 | VREF-0.1 | VREF+0.1 | 3.6 | NA | NA | NA | NA | | | | | | | | | | | LVCMOS18R25 | -0.3 | VREF-0.1 | VREF+0.1 | 3.6 | NA | NA | NA | NA | | | | | | | | | | | LVCMOS15R33 | -0.3 | VREF-0.1 | VREF+0.1 | 3.6 | NA | NA | NA | NA | | | | | | | | | | | LVCMOS15R25 | -0.3 | VREF-0.1 | VREF+0.1 | 3.6 | NA | NA | NA | NA | | | | | | | | | | | LVCMOS12R33 | -0.3 | VREF-0.1 | VREF+0.1 | 3.6 | 0.40 | NA Open<br>Drain | 24, 16, 12,<br>8, 4 | NA Open<br>Drain | | | | | | | | | | | LVCMOS12R25 | -0.3 | VREF-0.1 | VREF+0.1 | 3.6 | 0.40 | NA Open<br>Drain | 16, 12, 8, 4 | NA Open<br>Drain | | | | | | | | | | | LVCMOS10R33 | -0.3 | VREF-0.1 | VREF+0.1 | 3.6 | 0.40 | NA Open<br>Drain | 24, 16, 12,<br>8, 4 | NA Open<br>Drain | | | | | | | | | | | LVCMOS10R25 | -0.3 | VREF-0.1 | VREF+0.1 | 3.6 | 0.40 | NA Open<br>Drain | 16, 12, 8, 4 | NA Open<br>Drain | | | | | | | | | | MachXO3L/LF devices allow LVCMOS inputs to be placed in I/O banks where V<sub>CCIO</sub> is different from what is specified in the applicable JEDEC specification. This is referred to as a ratioed input buffer. In a majority of cases this operation follows or exceeds the applicable JEDEC specification. The cases where MachXO3L/LF devices do not meet the relevant JEDEC specification are documented in the table below. <sup>2.</sup> MachXO3L/LF devices allow for LVCMOS referenced I/Os which follow applicable JEDEC specifications. For more details about mixed mode operation please refer to TN1280, MachXO3 sysIO Usage Guide. <sup>3.</sup> The dual function $I^2C$ pins SCL and SDA are limited to a $V_{IL}$ min of -0.25 V or to -0.3 V with a duration of <10 ns. <sup>4.</sup> For electromigration, the average DC current sourced or sinked by I/O pads between two consecutive VCCIO or GND pad connections, or between the last VCCIO or GND in an I/O bank and the end of an I/O bank, as shown in the Logic Signal Connections table (also shown as I/O grouping) shall not exceed a maximum of n \* 8 mA. "n" is the number of I/O pads between the two consecutive bank VCCIO or GND connections or between the last VCCIO and GND in a bank and the end of a bank. IO Grouping can be found in the Data Sheet Pin Tables, which can also be generated from the Lattice Diamond software. #### **MIPI D-PHY Emulation** MachXO3L/LF devices can support MIPI D-PHY unidirectional HS (High Speed) and bidirectional LP (Low Power) inputs and outputs via emulation. In conjunction with external resistors High Speed IOs use the LVDS25E buffer and Low Power IOs use the LVCMOS buffers. The scheme shown in Figure 3-4 is one possible solution for MIPI D-PHY Receiver implementation. The scheme shown in Figure 3-5 is one possible solution for MIPI D-PHY Transmitter implementation. Figure 3-4. MIPI D-PHY Input Using External Resistors Table 3-4. MIPI DC Conditions<sup>1</sup> | | Description | Min. | Тур. | Max. | Units | |----------------|---------------------------------------------------|------|------|------|-------| | Receiver | | l | | l | | | External Termi | nation | | | | | | RT | 1% external resistor with VCCIO=2.5 V | _ | 50 | _ | Ohms | | | 1% external resistor with VCCIO=3.3 V | _ | 50 | | Ohms | | High Speed | • | | • | | • | | VCCIO | VCCIO of the Bank with LVDS Emulated input buffer | _ | 2.5 | _ | V | | | VCCIO of the Bank with LVDS Emulated input buffer | _ | 3.3 | _ | V | | VCMRX | Common-mode voltage HS receive mode | 150 | 200 | 250 | mV | | VIDTH | Differential input high threshold | _ | _ | 100 | mV | | VIDTL | Differential input low threshold | -100 | _ | _ | mV | | VIHHS | Single-ended input high voltage | _ | _ | 300 | mV | | VILHS | Single-ended input low voltage | 100 | _ | _ | mV | | ZID | Differential input impedance | 80 | 100 | 120 | Ohms | # **Maximum sysIO Buffer Performance** | I/O Standard | Max. Speed | Units | |--------------|------------|-------| | MIPI | 450 | MHz | | LVDS25 | 400 | MHz | | LVDS25E | 150 | MHz | | BLVDS25 | 150 | MHz | | BLVDS25E | 150 | MHz | | MLVDS25 | 150 | MHz | | MLVDS25E | 150 | MHz | | LVPECL33 | 150 | MHz | | LVPECL33E | 150 | MHz | | LVTTL33 | 150 | MHz | | LVTTL33D | 150 | MHz | | LVCMOS33 | 150 | MHz | | LVCMOS33D | 150 | MHz | | LVCMOS25 | 150 | MHz | | LVCMOS25D | 150 | MHz | | LVCMOS18 | 150 | MHz | | LVCMOS18D | 150 | MHz | | LVCMOS15 | 150 | MHz | | LVCMOS15D | 150 | MHz | | LVCMOS12 | 91 | MHz | | LVCMOS12D | 91 | MHz | | | | | _ | 6 | _ | 5 | | |----------------------|----------------------------------------------------------------|------------------|-------|------|-------|------|-------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Units | | General I/O | Pin Parameters (Using Edge Clock without | t PLL) | 1 | | | | | | | | MachXO3L/LF-1300 | _ | 7.53 | _ | 7.76 | ns | | | | MachXO3L/LF-2100 | _ | 7.53 | _ | 7.76 | ns | | t <sub>COE</sub> | Clock to Output - PIO Output Register | MachXO3L/LF-4300 | _ | 7.45 | _ | 7.68 | ns | | | | MachXO3L/LF-6900 | | 7.53 | _ | 7.76 | ns | | | | MachXO3L/LF-9400 | _ | 8.93 | _ | 9.35 | ns | | | | MachXO3L/LF-1300 | -0.19 | | -0.19 | | ns | | | | MachXO3L/LF-2100 | -0.19 | _ | -0.19 | _ | ns | | t <sub>SUE</sub> | Clock to Data Setup - PIO Input Register | MachXO3L/LF-4300 | -0.16 | _ | -0.16 | _ | ns | | | | MachXO3L/LF-6900 | -0.19 | _ | -0.19 | _ | ns | | | | MachXO3L/LF-9400 | -0.20 | | -0.20 | | ns | | | | MachXO3L/LF-1300 | 1.97 | _ | 2.24 | _ | ns | | | | MachXO3L/LF-2100 | 1.97 | _ | 2.24 | _ | ns | | t <sub>HE</sub> | Clock to Data Hold - PIO Input Register | MachXO3L/LF-4300 | 1.89 | _ | 2.16 | _ | ns | | | | MachXO3L/LF-6900 | 1.97 | _ | 2.24 | _ | ns | | | | MachXO3L/LF-9400 | 1.98 | _ | 2.25 | _ | ns | | | Clock to Data Setup - PIO Input Register with Data Input Delay | MachXO3L/LF-1300 | 1.56 | _ | 1.69 | _ | ns | | | | MachXO3L/LF-2100 | 1.56 | _ | 1.69 | _ | ns | | t <sub>SU_DELE</sub> | | MachXO3L/LF-4300 | 1.74 | | 1.88 | _ | ns | | | | MachXO3L/LF-6900 | 1.66 | _ | 1.81 | _ | ns | | | | MachXO3L/LF-9400 | 1.71 | _ | 1.85 | _ | ns | | | | MachXO3L/LF-1300 | -0.23 | | -0.23 | _ | ns | | | | MachXO3L/LF-2100 | -0.23 | _ | -0.23 | | ns | | t <sub>H_DELE</sub> | Clock to Data Hold - PIO Input Register with Input Data Delay | MachXO3L/LF-4300 | -0.34 | | -0.34 | | ns | | | Input Bata Belay | MachXO3L/LF-6900 | -0.29 | _ | -0.29 | _ | ns | | | | MachXO3L/LF-9400 | -0.30 | | -0.30 | | ns | | General I/O | Pin Parameters (Using Primary Clock with | PLL) | | | | | | | | | MachXO3L/LF-1300 | | 5.98 | _ | 6.01 | ns | | | | MachXO3L/LF-2100 | _ | 5.98 | _ | 6.01 | ns | | t <sub>COPLL</sub> | Clock to Output - PIO Output Register | MachXO3L/LF-4300 | _ | 5.99 | _ | 6.02 | ns | | | | MachXO3L/LF-6900 | _ | 6.02 | _ | 6.06 | ns | | | | MachXO3L/LF-9400 | _ | 5.55 | _ | 6.13 | ns | | | | MachXO3L/LF-1300 | 0.36 | | 0.36 | | ns | | | | MachXO3L/LF-2100 | 0.36 | | 0.36 | | ns | | t <sub>SUPLL</sub> | Clock to Data Setup - PIO Input Register | MachXO3L/LF-4300 | 0.35 | _ | 0.35 | _ | ns | | | | MachXO3L/LF-6900 | 0.34 | _ | 0.34 | | ns | | | | MachXO3L/LF-9400 | 0.33 | _ | 0.33 | | ns | | | | MachXO3L/LF-1300 | 0.42 | 1 | 0.49 | l | ns | | | | MachXO3L/LF-2100 | 0.42 | | 0.49 | | ns | | t <sub>HPLL</sub> | Clock to Data Hold - PIO Input Register | MachXO3L/LF-4300 | 0.43 | | 0.50 | | ns | | | | MachXO3L/LF-6900 | 0.46 | l | 0.54 | l | ns | | | | MachXO3L/LF-9400 | 0.47 | | 0.55 | | ns | | | | | <b>-6 -5</b> | | 5 | | | |--------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|--------------|---------|---------|--------|---------------------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Units | | MIPI D-PHY Inputs with Clock and Data Centered at Pin Using PCLK Pin for Clock Input - GDDRX4_RX.ECLK.Centered <sup>10, 11, 12</sup> | | | | | | | | | t <sub>SU</sub> 15 | Input Data Setup Before ECLK | | 0.200 | _ | 0.200 | _ | UI | | t <sub>HO</sub> 15 | Input Data Hold After ECLK | | 0.200 | — | 0.200 | _ | UI | | f <sub>DATA</sub> <sup>14</sup> | MIPI D-PHY Input Data Speed | All MachXO3L/LF devices, bottom side only | | 900 | _ | 900 | Mbps | | f <sub>DDRX4</sub> <sup>14</sup> | MIPI D-PHY ECLK Frequency | devices, bettern olde only | _ | 450 | _ | 450 | MHz | | f <sub>SCLK</sub> <sup>14</sup> | SCLK Frequency | | | 112.5 | _ | 112.5 | MHz | | | R Outputs with Clock and Data Aligned at F | Pin Using PCLK Pin for Clo | ck Input | – GDDF | XX1_TX. | SCLK.A | ligned <sup>8</sup> | | t <sub>DIA</sub> | Output Data Invalid After CLK Output | | _ | 0.520 | _ | 0.550 | ns | | t <sub>DIB</sub> | Output Data Invalid Before CLK Output | All MachXO3L/LF | _ | 0.520 | _ | 0.550 | ns | | f <sub>DATA</sub> | DDRX1 Output Data Speed | devices,<br>all sides | _ | 300 | _ | 250 | Mbps | | f <sub>DDRX1</sub> | DDRX1 SCLK frequency | | | 150 | _ | 125 | MHz | | Generic DDF | Outputs with Clock and Data Centered at I | Pin Using PCLK Pin for Clo | k Input | – GDDR | X1_TX.S | CLK.Ce | ntered8 | | t <sub>DVB</sub> | Output Data Valid Before CLK Output | | 1.210 | _ | 1.510 | _ | ns | | t <sub>DVA</sub> | Output Data Valid After CLK Output | All MachXO3L/LF | 1.210 | _ | 1.510 | _ | ns | | f <sub>DATA</sub> | DDRX1 Output Data Speed | devices, | _ | 300 | _ | 250 | Mbps | | f <sub>DDRX1</sub> | DDRX1 SCLK Frequency<br>(minimum limited by PLL) | -all sides | _ | 150 | _ | 125 | MHz | | Generic DDF | XX2 Outputs with Clock and Data Aligned at | Pin Using PCLK Pin for Clo | ck Inpu | t – GDD | RX2_TX | ECLK.A | ligned <sup>8</sup> | | t <sub>DIA</sub> | Output Data Invalid After CLK Output | | _ | 0.200 | _ | 0.215 | ns | | t <sub>DIB</sub> | Output Data Invalid Before CLK Output | | _ | 0.200 | _ | 0.215 | ns | | f <sub>DATA</sub> | DDRX2 Serial Output Data Speed | MachXO3L/LF devices,<br>top side only | | 664 | _ | 554 | Mbps | | f <sub>DDRX2</sub> | DDRX2 ECLK frequency | lop oldo omy | _ | 332 | _ | 277 | MHz | | f <sub>SCLK</sub> | SCLK Frequency | | _ | 166 | _ | 139 | MHz | | | RX2 Outputs with Clock and Data Centere<br>K.ECLK.Centered <sup>8, 9</sup> | d at Pin Using PCLK Pin fo | r Clock | Input – | | | | | t <sub>DVB</sub> | Output Data Valid Before CLK Output | | 0.535 | _ | 0.670 | _ | ns | | t <sub>DVA</sub> | Output Data Valid After CLK Output | | 0.535 | _ | 0.670 | | ns | | f <sub>DATA</sub> | DDRX2 Serial Output Data Speed | MachXO3L/LF devices, | _ | 664 | _ | 554 | Mbps | | f <sub>DDRX2</sub> | DDRX2 ECLK Frequency<br>(minimum limited by PLL) | top side only | _ | 332 | _ | 277 | MHz | | f <sub>SCLK</sub> | SCLK Frequency | | | 166 | _ | 139 | MHz | | | Generic DDRX4 Outputs with Clock and Data Aligned at Pin Using PCLK Pin for Clock Input – GDDRX4_TX.ECLK.Aligned <sup>8, 9</sup> | | | | | | | | t <sub>DIA</sub> | Output Data Invalid After CLK Output | | _ | 0.200 | _ | 0.215 | ns | | t <sub>DIB</sub> | Output Data Invalid Before CLK Output | 1 | _ | 0.200 | _ | 0.215 | ns | | f <sub>DATA</sub> | DDRX4 Serial Output Data Speed | MachXO3L/LF devices, | _ | 800 | _ | 630 | Mbps | | f <sub>DDRX4</sub> | DDRX4 ECLK Frequency | top side only | | 400 | _ | 315 | MHz | | f <sub>SCLK</sub> | SCLK Frequency | | _ | 100 | _ | 79 | MHz | | | <u> </u> | | 1 | l | 1 | | 1 | # sysCONFIG Port Timing Specifications | Symbol | Parameter | | Min. | Max. | Units | |----------------------|-----------------------|---------------------------------------------------------|------|------|-------| | All Configuration Mo | des | | | | | | t <sub>PRGM</sub> | PROGRAMN low p | PROGRAMN low pulse accept | | _ | ns | | t <sub>PRGMJ</sub> | PROGRAMN low p | PROGRAMN low pulse rejection | | 25 | ns | | t <sub>INITL</sub> | INITN low time | LCMXO3L/LF-640/<br>LCMXO3L/LF-1300 | _ | 55 | us | | | | LCMXO3L/LF-1300<br>256-Ball Package/<br>LCMXO3L/LF-2100 | _ | 70 | us | | | | LCMXO3L/LF-2100<br>324-Ball Package/<br>LCMXO3-4300 | _ | 105 | us | | | | LCMXO3L/LF-4300<br>400-Ball Package/<br>LCMXO3-6900 | _ | 130 | us | | | | LCMXO3L/LF-9400C | _ | 175 | us | | t <sub>DPPINIT</sub> | PROGRAMN low to | NITN low | _ | 150 | ns | | t <sub>DPPDONE</sub> | PROGRAMN low to | DONE low | _ | 150 | ns | | t <sub>IODISS</sub> | PROGRAMN low to | I/O disable | _ | 120 | ns | | Slave SPI | | | | • | • | | f <sub>MAX</sub> | CCLK clock frequer | ncy | _ | 66 | MHz | | t <sub>CCLKH</sub> | CCLK clock pulse v | CCLK clock pulse width high | | | ns | | t <sub>CCLKL</sub> | CCLK clock pulse v | CCLK clock pulse width low | | _ | ns | | t <sub>STSU</sub> | CCLK setup time | CCLK setup time | | _ | ns | | t <sub>STH</sub> | CCLK hold time | CCLK hold time | | _ | ns | | t <sub>STCO</sub> | CCLK falling edge t | CCLK falling edge to valid output | | 10 | ns | | t <sub>STOZ</sub> | CCLK falling edge t | CCLK falling edge to valid disable | | 10 | ns | | t <sub>STOV</sub> | CCLK falling edge t | to valid enable | _ | 10 | ns | | t <sub>SCS</sub> | Chip select high time | ne | 25 | _ | ns | | t <sub>SCSS</sub> | Chip select setup ti | me | 3 | _ | ns | | t <sub>SCSH</sub> | Chip select hold time | ne | 3 | _ | ns | | Master SPI | | | | | | | f <sub>MAX</sub> | MCLK clock freque | MCLK clock frequency | | 133 | MHz | | t <sub>MCLKH</sub> | MCLK clock pulse v | MCLK clock pulse width high | | | ns | | t <sub>MCLKL</sub> | MCLK clock pulse v | MCLK clock pulse width low | | _ | ns | | t <sub>STSU</sub> | MCLK setup time | MCLK setup time | | _ | ns | | t <sub>STH</sub> | MCLK hold time | | 1 | _ | ns | | t <sub>CSSPI</sub> | INITN high to chip s | INITN high to chip select low | | | ns | | t <sub>MCLK</sub> | INITN high to first N | 0.75 | 1 | us | | # **Signal Descriptions (Cont.)** | Signal Name | I/O | Descriptions | | | | | |------------------------|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Configuration (Dual fu | Configuration (Dual function pins used during sysCONFIG) | | | | | | | PROGRAMN | I | Initiates configuration sequence when asserted low. This pin always has an active pull-up. | | | | | | INITN | I/O | Open Drain pin. Indicates the FPGA is ready to be configured. During configuration, a pull-up is enabled. | | | | | | DONE | I/O | Open Drain pin. Indicates that the configuration sequence is complete, and the start-up sequence is in progress. | | | | | | MCLK/CCLK | I/O | Input Configuration Clock for configuring an FPGA in Slave SPI mode. Output Configuration Clock for configuring an FPGA in SPI and SPIm configuration modes. | | | | | | SN | I | Slave SPI active low chip select input. | | | | | | CSSPIN | I/O | Master SPI active low chip select output. | | | | | | SI/SPISI | I/O | Slave SPI serial data input and master SPI serial data output. | | | | | | SO/SPISO | I/O | Slave SPI serial data output and master SPI serial data input. | | | | | | SCL | I/O | Slave I <sup>2</sup> C clock input and master I <sup>2</sup> C clock output. | | | | | | SDA | I/O | Slave I <sup>2</sup> C data input and master I <sup>2</sup> C data output. | | | | | | Part Number | LUTs | Supply Voltage | Speed | Package | Leads | Temp. | |------------------------|------|----------------|-------|---------------------|-------|-------| | LCMXO3LF-6900E-5MG256C | 6900 | 1.2 V | 5 | Halogen-Free csfBGA | 256 | COM | | LCMXO3LF-6900E-6MG256C | 6900 | 1.2 V | 6 | Halogen-Free csfBGA | 256 | COM | | LCMXO3LF-6900E-5MG256I | 6900 | 1.2 V | 5 | Halogen-Free csfBGA | 256 | IND | | LCMXO3LF-6900E-6MG256I | 6900 | 1.2 V | 6 | Halogen-Free csfBGA | 256 | IND | | LCMXO3LF-6900E-5MG324C | 6900 | 1.2 V | 5 | Halogen-Free csfBGA | 324 | COM | | LCMXO3LF-6900E-6MG324C | 6900 | 1.2 V | 6 | Halogen-Free csfBGA | 324 | COM | | LCMXO3LF-6900E-5MG324I | 6900 | 1.2 V | 5 | Halogen-Free csfBGA | 324 | IND | | LCMXO3LF-6900E-6MG324I | 6900 | 1.2 V | 6 | Halogen-Free csfBGA | 324 | IND | | LCMXO3LF-6900C-5BG256C | 6900 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 256 | COM | | LCMXO3LF-6900C-6BG256C | 6900 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 256 | COM | | LCMXO3LF-6900C-5BG256I | 6900 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 256 | IND | | LCMXO3LF-6900C-6BG256I | 6900 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 256 | IND | | LCMXO3LF-6900C-5BG324C | 6900 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 324 | COM | | LCMXO3LF-6900C-6BG324C | 6900 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 324 | COM | | LCMXO3LF-6900C-5BG324I | 6900 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 324 | IND | | LCMXO3LF-6900C-6BG324I | 6900 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 324 | IND | | LCMXO3LF-6900C-5BG400C | 6900 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 400 | COM | | LCMXO3LF-6900C-6BG400C | 6900 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 400 | COM | | LCMXO3LF-6900C-5BG400I | 6900 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 400 | IND | | LCMXO3LF-6900C-6BG400I | 6900 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 400 | IND | | Part Number | LUTs | Supply Voltage | Speed | Package | Leads | Temp. | |------------------------|------|----------------|-------|---------------------|-------|-------| | LCMXO3LF-9400E-5MG256C | 9400 | 1.2 V | 5 | Halogen-Free csfBGA | 256 | COM | | LCMXO3LF-9400E-6MG256C | 9400 | 1.2 V | 6 | Halogen-Free csfBGA | 256 | COM | | LCMXO3LF-9400E-5MG256I | 9400 | 1.2 V | 5 | Halogen-Free csfBGA | 256 | IND | | LCMXO3LF-9400E-6MG256I | 9400 | 1.2 V | 6 | Halogen-Free csfBGA | 256 | IND | | LCMXO3LF-9400C-5BG256C | 9400 | 2.5 V/3.3 V | 5 | Halogen-Free caBGA | 256 | COM | | LCMXO3LF-9400C-6BG256C | 9400 | 2.5 V/3.3 V | 6 | Halogen-Free caBGA | 256 | COM | | LCMXO3LF-9400C-5BG256I | 9400 | 2.5 V/3.3 V | 5 | Halogen-Free caBGA | 256 | IND | | LCMXO3LF-9400C-6BG256I | 9400 | 2.5 V/3.3 V | 6 | Halogen-Free caBGA | 256 | IND | | LCMXO3LF-9400C-5BG400C | 9400 | 2.5 V/3.3 V | 5 | Halogen-Free caBGA | 400 | COM | | LCMXO3LF-9400C-6BG400C | 9400 | 2.5 V/3.3 V | 6 | Halogen-Free caBGA | 400 | COM | | LCMXO3LF-9400C-5BG400I | 9400 | 2.5 V/3.3 V | 5 | Halogen-Free caBGA | 400 | IND | | LCMXO3LF-9400C-6BG400I | 9400 | 2.5 V/3.3 V | 6 | Halogen-Free caBGA | 400 | IND | | LCMXO3LF-9400C-5BG484C | 9400 | 2.5 V/3.3 V | 5 | Halogen-Free caBGA | 484 | COM | | LCMXO3LF-9400C-6BG484C | 9400 | 2.5 V/3.3 V | 6 | Halogen-Free caBGA | 484 | COM | | LCMXO3LF-9400C-5BG484I | 9400 | 2.5 V/3.3 V | 5 | Halogen-Free caBGA | 484 | IND | | LCMXO3LF-9400C-6BG484I | 9400 | 2.5 V/3.3 V | 6 | Halogen-Free caBGA | 484 | IND | # MachXO3 Family Data Sheet Revision History February 2017 Advance Data Sheet DS1047 | Date | Version | Section | Change Summary | |---------------|---------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | February 2017 | 1.8 | Architecture | Updated Supported Standards section. Corrected "MDVS" to "MLDVS" in Table 2-11, Supported Input Standards. | | | | DC and Switching<br>Characteristics | Updated ESD Performance section. Added reference to the MachXO2 Product Family Qualification Summary document. | | | | | Updated Static Supply Current – C/E Devices section. Added footnote 7. | | | | | Updated MachXO3L/LF External Switching Characteristics – C/E Devices section. — Populated values for MachXO3L/LF-9400. — Under 7:1 LVDS Outputs – GDDR71_TX.ECLK.7:1, corrected "t <sub>DVB</sub> " to "t <sub>DIB</sub> " and "t <sub>DVA</sub> " to "t <sub>DIA</sub> " and revised their descriptions. — Added Figure 3-6, Receiver GDDR71_RX Waveforms and Figure 3-7, Transmitter GDDR71_TX Waveforms. | | | | Pinout Information | Updated the Pin Information Summary section. Added MachXO3L/LF-9600C packages. | | May 2016 | 1.7 | DC and Switching<br>Characteristics | Updated Absolute Maximum Ratings section. Modified I/O Tri-state Voltage Applied and Dedicated Input Voltage Applied footnotes. | | | | | Updated sysIO Recommended Operating Conditions section. — Added standards. — Added V <sub>REF</sub> (V) — Added footnote 4. | | | | | Updated sysIO Single-Ended DC Electrical Characteristics section. Added I/O standards. | | | | Ordering Information | Updated MachXO3L Ultra Low Power Commercial and Industrial Grade Devices, Halogen Free (RoHS) Packaging section. Added LCMXO3L-9400C part numbers. | | | | | Updated MachXO3LF Ultra Low Power Commercial and Industrial Grade Devices, Halogen Free (RoHS) Packaging section. Added LCMXO3L-9400C part numbers. |