Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-----------------------------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | 160 | | Number of Logic Elements/Cells | 1280 | | Total RAM Bits | 65536 | | Number of I/O | 100 | | Number of Gates | - | | Voltage - Supply | 1.14V ~ 1.26V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 121-VFBGA, CSPBGA | | Supplier Device Package | 121-CSFBGA (6x6) | | Purchase URL | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo3lf-1300e-5mg121c | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # MachXO3 Family Data Sheet Architecture February 2017 Advance Data Sheet DS1047 ## **Architecture Overview** The MachXO3L/LF family architecture contains an array of logic blocks surrounded by Programmable I/O (PIO). All logic density devices in this family have sysCLOCK<sup>™</sup> PLLs and blocks of sysMEM Embedded Block RAM (EBRs). Figure 2-1 and Figure 2-2 show the block diagrams of the various family members. Figure 2-1. Top View of the MachXO3L/LF-1300 Device #### Notes: - MachXO3L/LF-640 is similar to MachXO3L/LF-1300. MachXO3L/LF-640 has a lower LUT count. - MachXO3L devices have NVCM, MachXO3LF devices have Flash. www.latticesemi.com 2-1 DS1047 Introduction 0.8 #### **ROM Mode** ROM mode uses the LUT logic; hence, slices 0-3 can be used in ROM mode. Preloading is accomplished through the programming interface during PFU configuration. For more information on the RAM and ROM modes, please refer to TN1290, Memory Usage Guide for MachXO3 Devices. ## Routing There are many resources provided in the MachXO3L/LF devices to route signals individually or as buses with related control signals. The routing resources consist of switching circuitry, buffers and metal interconnect (routing) segments. The inter-PFU connections are made with three different types of routing resources: x1 (spans two PFUs), x2 (spans three PFUs) and x6 (spans seven PFUs). The x1, x2, and x6 connections provide fast and efficient connections in the horizontal and vertical directions. The design tools take the output of the synthesis tool and places and routes the design. Generally, the place and route tool is completely automatic, although an interactive routing editor is available to optimize the design. #### Clock/Control Distribution Network Each MachXO3L/LF device has eight clock inputs (PCLK [T, C] [Banknum]\_[2..0]) – three pins on the left side, two pins each on the bottom and top sides and one pin on the right side. These clock inputs drive the clock nets. These eight inputs can be differential or single-ended and may be used as general purpose I/O if they are not used to drive the clock nets. When using a single ended clock input, only the PCLKT input can drive the clock tree directly. The MachXO3L/LF architecture has three types of clocking resources: edge clocks, primary clocks and secondary high fanout nets. MachXO3L/LF devices have two edge clocks each on the top and bottom edges. Edge clocks are used to clock I/O registers and have low injection time and skew. Edge clock inputs are from PLL outputs, primary clock pads, edge clock bridge outputs and CIB sources. The eight primary clock lines in the primary clock network drive throughout the entire device and can provide clocks for all resources within the device including PFUs, EBRs and PICs. In addition to the primary clock signals, MachXO3L/LF devices also have eight secondary high fanout signals which can be used for global control signals, such as clock enables, synchronous or asynchronous clears, presets, output enables, etc. Internal logic can drive the global clock network for internally-generated global clocks and control signals. The maximum frequency for the primary clock network is shown in the MachXO3L/LF External Switching Characteristics table. Primary clock signals for the MachXO3L/LF-1300 and larger devices are generated from eight 27:1 muxes The available clock sources include eight I/O sources, 11 routing inputs, eight clock divider inputs and up to eight sys-CLOCK PLL outputs. ## **PIO** The PIO contains three blocks: an input register block, output register block and tri-state register block. These blocks contain registers for operating in a variety of modes along with the necessary clock and selection logic. Table 2-8. PIO Signal List | Pin Name | I/O Type | Description | |----------|----------|-----------------------------------------------------| | CE | Input | Clock Enable | | D | Input | Pin input from sysIO buffer. | | INDD | Output | Register bypassed input. | | INCK | Output | Clock input | | Q0 | Output | DDR positive edge input | | Q1 | Output | Registered input/DDR negative edge input | | D0 | Input | Output signal from the core (SDR and DDR) | | D1 | Input | Output signal from the core (DDR) | | TD | Input | Tri-state signal from the core | | Q | Output | Data output signals to sysIO Buffer | | TQ | Output | Tri-state output signals to sysIO Buffer | | SCLK | Input | System clock for input and output/tri-state blocks. | | RST | Input | Local set reset signal | ## **Input Register Block** The input register blocks for the PIOs on all edges contain delay elements and registers that can be used to condition high-speed interface signals before they are passed to the device core. #### Left, Top, Bottom Edges Input signals are fed from the sysIO buffer to the input register block (as signal D). If desired, the input signal can bypass the register and delay elements and be used directly as a combinatorial signal (INDD), and a clock (INCK). If an input delay is desired, users can select a fixed delay. I/Os on the bottom edge also have a dynamic delay, DEL[4:0]. The delay, if selected, reduces input register hold time requirements when using a global clock. The input block allows two modes of operation. In single data rate (SDR) the data is registered with the system clock (SCLK) by one of the registers in the single data rate sync register block. In Generic DDR mode, two registers are used to sample the data on the positive and negative edges of the system clock (SCLK) signal, creating two data streams. ### **Output Register Block** The output register block registers signals from the core of the device before they are passed to the sysIO buffers. #### Left, Top, Bottom Edges In SDR mode, D0 feeds one of the flip-flops that then feeds the output. The flip-flop can be configured as a D-type register or latch. In DDR generic mode, D0 and D1 inputs are fed into registers on the positive edge of the clock. At the next falling edge the registered D1 input is registered into the register Q1. A multiplexer running off the same clock is used to switch the mux between the outputs of registers Q0 and Q1 that will then feed the output. Figure 2-12 shows the output register block on the left, top and bottom edges. Figure 2-12. MachXO3L/LF Output Register Block Diagram (PIO on the Left, Top and Bottom Edges) #### **Tri-state Register Block** The tri-state register block registers tri-state control signals from the core of the device before they are passed to the sysIO buffers. The block contains a register for SDR operation. In SDR, TD input feeds one of the flip-flops that then feeds the output. Table 2-11 shows the I/O standards (together with their supply and reference voltages) supported by the MachXO3L/LF devices. For further information on utilizing the sysIO buffer to support a variety of standards please see TN1280, MachXO3 sysIO Usage Guide. Table 2-11. Supported Input Standards | | | V | CCIO (Ty | p.) | | |----------------------------|-------|-------|----------|-------|-------| | Input Standard | 3.3 V | 2.5 V | 1.8 V | 1.5 V | 1.2 V | | Single-Ended Interfaces | | | | | | | LVTTL | Yes | | | | | | LVCMOS33 | Yes | | | | | | LVCMOS25 | | Yes | | | | | LVCMOS18 | | | Yes | | | | LVCMOS15 | | | | Yes | | | LVCMOS12 | | | | | Yes | | PCI | Yes | | | | | | Differential Interfaces | | | | | | | LVDS | Yes | Yes | | | | | BLVDS, MLVDS, LVPECL, RSDS | Yes | Yes | | | | | MIPI <sup>1</sup> | Yes | Yes | | | | | LVTTLD | Yes | | | | | | LVCMOS33D | Yes | | | | | | LVCMOS25D | | Yes | | | | | LVCMOS18D | | | Yes | | | <sup>1.</sup> These interfaces can be emulated with external resistors in all devices. Figure 2-18. PC Core Block Diagram Table 2-14 describes the signals interfacing with the I<sup>2</sup>C cores. Table 2-14. PC Core Signal Description | Signal Name | I/O | Description | |-------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | i2c_scl | Bi-directional | Bi-directional clock line of the I <sup>2</sup> C core. The signal is an output if the I <sup>2</sup> C core is in master mode. The signal is an input if the I <sup>2</sup> C core is in slave mode. MUST be routed directly to the pre-assigned I/O of the chip. Refer to the Pinout Information section of this document for detailed pad and pin locations of I <sup>2</sup> C ports in each MachXO3L/LF device. | | i2c_sda | Bi-directional | Bi-directional data line of the I <sup>2</sup> C core. The signal is an output when data is transmitted from the I <sup>2</sup> C core. The signal is an input when data is received into the I <sup>2</sup> C core. MUST be routed directly to the pre-assigned I/O of the chip. Refer to the Pinout Information section of this document for detailed pad and pin locations of I <sup>2</sup> C ports in each MachXO3L/LF device. | | i2c_irqo | Output | Interrupt request output signal of the I <sup>2</sup> C core. The intended usage of this signal is for it to be connected to the WISHBONE master controller (i.e. a microcontroller or state machine) and request an interrupt when a specific condition is met. These conditions are described with the I <sup>2</sup> C register definitions. | | cfg_wake | Output | Wake-up signal – To be connected only to the power module of the MachXO3L/LF device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, I <sup>2</sup> C Tab. | | cfg_stdby | Output | Stand-by signal – To be connected only to the power module of the MachXO3L/LF device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, I <sup>2</sup> C Tab. | #### **Hardened SPI IP Core** Every MachXO3L/LF device has a hard SPI IP core that can be configured as a SPI master or slave. When the IP core is configured as a master it will be able to control other SPI enabled chips connected to the SPI bus. When the core is configured as the slave, the device will be able to interface to an external SPI master. The SPI IP core on MachXO3L/LF devices supports the following functions: - · Configurable Master and Slave modes - Full-Duplex data transfer - Mode fault error flag with CPU interrupt capability - · Double-buffered data register - · Serial clock with programmable polarity and phase - · LSB First or MSB First Data Transfer - Interface to custom logic through 8-bit WISHBONE interface #### **Hardened Timer/Counter** MachXO3L/LF devices provide a hard Timer/Counter IP core. This Timer/Counter is a general purpose, bi-directional, 16-bit timer/counter module with independent output compare units and PWM support. The Timer/Counter supports the following functions: - Supports the following modes of operation: - Watchdog timer - Clear timer on compare match - Fast PWM - Phase and Frequency Correct PWM - · Programmable clock input source - Programmable input clock prescaler - · One static interrupt output to routing - One wake-up interrupt to on-chip standby mode controller. - · Three independent interrupt sources: overflow, output compare match, and input capture - · Auto reload - · Time-stamping support on the input capture unit - · Waveform generation on the output - · Glitch-free PWM waveform generation with variable PWM period - · Internal WISHBONE bus access to the control and status registers - Stand-alone mode with preloaded control registers and direct reset input Figure 2-20. Timer/Counter Block Diagram Table 2-16. Timer/Counter Signal Description | Port | I/O | Description | |---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | tc_clki | I | Timer/Counter input clock signal | | tc_rstn | I | Register tc_rstn_ena is preloaded by configuration to always keep this pin enabled | | tc_ic | I | Input capture trigger event, applicable for non-pwm modes with WISHBONE interface. If enabled, a rising edge of this signal will be detected and synchronized to capture tc_cnt value into tc_icr for time-stamping. | | tc_int | 0 | Without WISHBONE – Can be used as overflow flag With WISHBONE – Controlled by three IRQ registers | | tc_oc | 0 | Timer counter output signal | #### **Security and One-Time Programmable Mode (OTP)** For applications where security is important, the lack of an external bitstream provides a solution that is inherently more secure than SRAM-based FPGAs. This is further enhanced by device locking. MachXO3L/LF devices contain security bits that, when set, prevent the readback of the SRAM configuration and NVCM/Flash spaces. The device can be in one of two modes: - 1. Unlocked Readback of the SRAM configuration and NVCM/Flash spaces is allowed. - 2. Permanently Locked The device is permanently locked. Once set, the only way to clear the security bits is to erase the device. To further complement the security of the device, a One Time Programmable (OTP) mode is available. Once the device is set in this mode it is not possible to erase or re-program the NVCM/Flash and SRAM OTP portions of the device. For more details, refer to TN1279, MachXO3 Programming and Configuration Usage Guide. #### **Password** The MachXO3LF supports a password-based security access feature also known as Flash Protect Key. Optionally, the MachXO3L device can be ordered with a custom specification (c-spec) to support this feature. The Flash Protect Key feature provides a method of controlling access to the Configuration and Programming modes of the device. When enabled, the Configuration and Programming edit mode operations (including Write, Verify and Erase operations) are allowed only when coupled with a Flash Protect Key which matches that expected by the device. Without a valid Flash Protect Key, the user can perform only rudimentary non-configuration operations such as Read Device ID. For more details, refer to TN1313, Using Password Security with MachXO3 Devices. #### **Dual Boot** MachXO3L/LF devices can optionally boot from two patterns, a primary bitstream and a golden bitstream. If the primary bitstream is found to be corrupt while being downloaded into the SRAM, the device shall then automatically re-boot from the golden bitstream. Note that the primary bitstream must reside in the external SPI Flash. The golden image MUST reside in an on-chip NVCM/Flash. For more details, refer to TN1279, MachXO3 Programming and Configuration Usage Guide. #### **Soft Error Detection** The SED feature is a CRC check of the SRAM cells after the device is configured. This check ensures that the SRAM cells were configured successfully. This feature is enabled by a configuration bit option. The Soft Error Detection can also be initiated in user mode via an input to the fabric. The clock for the Soft Error Detection circuit is generated using a dedicated divider. The undivided clock from the on-chip oscillator is the input to this divider. For low power applications users can switch off the Soft Error Detection circuit. For more details, refer to TN1292, MachXO3 Soft Error Detection Usage Guide. #### **Soft Error Correction** The MachXO3LF device supports Soft Error Correction (SEC). Optionally, the MachXO3L device can be ordered with a custom specification (c-spec) to support this feature. When BACKGROUND\_RECONFIG is enabled using the Lattice Diamond Software in a design, asserting the PROGRAMN pin or issuing the REFRESH sysConfig command refreshes the SRAM array from configuration memory. Only the detected error bit is corrected. No other SRAM cells are changed, allowing the user design to function uninterrupted. During the project design phase, if the overall system cannot guarantee containment of the error or its subsequent effects on downstream data or control paths, Lattice recommends using SED only. The MachXO3 can be then be soft-reset by asserting PROGRAMN or issuing the Refresh command over a sysConfig port in response to SED. Soft-reset additionally erases the SRAM array prior to the SRAM refresh, and asserts internal Reset circuitry to guarantee a known state. For more details, refer to TN1292, MachXO3 Soft Error Detection (SED)/Correction (SEC) Usage Guide. # Programming and Erase Supply Current – C/E Devices<sup>1, 2, 3, 4</sup> | Symbol | Parameter | Device | Typ.⁴ | Units | |-------------------|-------------------------------------------------|-----------------------------------|-------|-------| | I <sub>CC</sub> | Core Power Supply | LCMXO3L/LF-1300C 256 Ball Package | 22.1 | mA | | | | LCMXO3L/LF-2100C | 22.1 | mA | | | | LCMXO3L/LF-2100C 324 Ball Package | 26.8 | mA | | | | LCMXO3L/LF-4300C | 26.8 | mA | | | | LCMXO3L/LF-4300C 400 Ball Package | 33.2 | mA | | | | LCMXO3L/LF-6900C | 33.2 | mA | | | | LCMXO3L/LF-9400C | 39.6 | mA | | | | LCMXO3L/LF-640E | 17.7 | mA | | | | LCMXO3L/LF-1300E | 17.7 | mA | | | | LCMXO3L/LF-1300E 256 Ball Package | 18.3 | mA | | | | LCMXO3L/LF-2100E | 18.3 | mA | | | | LCMXO3L/LF-2100E 324 Ball Package | 20.4 | mA | | | | LCMXO3L/LF-4300E | 20.4 | mA | | | | LCMXO3L/LF-6900E | 23.9 | mA | | | | LCMXO3L/LF-9400E | 28.5 | mA | | I <sub>CCIO</sub> | Bank Power Supply <sup>5</sup><br>VCCIO = 2.5 V | All devices | 0 | mA | <sup>1.</sup> For further information on supply current, please refer to TN1289, Power Estimation and Management for MachXO3 Devices. <sup>2.</sup> Assumes all inputs are held at $\ensuremath{V_{\text{CCIO}}}$ or GND and all outputs are tri-stated. <sup>3.</sup> Typical user pattern. <sup>4.</sup> JTAG programming is at 25 MHz. <sup>5.</sup> $T_J = 25$ °C, power supplies at nominal voltage. <sup>6.</sup> Per bank. $V_{CCIO} = 2.5 \text{ V}$ . Does not include pull-up/pull-down. # sysIO Differential Electrical Characteristics The LVDS differential output buffers are available on the top side of the MachXO3L/LF PLD family. #### **LVDS** ## **Over Recommended Operating Conditions** | Parameter<br>Symbol | Parameter Description | Test Conditions | Min. | Тур. | Max. | Units | |-----------------------------------|------------------------------------------------------------|-------------------------------------------------|-------|-------|-------|-------| | V V | Input Voltage | V <sub>CCIO</sub> = 3.3 V | 0 | _ | 2.605 | V | | V <sub>INP</sub> V <sub>INM</sub> | | V <sub>CCIO</sub> = 2.5 V | 0 | _ | 2.05 | V | | $V_{THD}$ | Differential Input Threshold | | ±100 | _ | | mV | | V | Input Common Mode Voltage | V <sub>CCIO</sub> = 3.3 V | 0.05 | _ | 2.6 | V | | V <sub>CM</sub> | Input Common Mode Voltage | V <sub>CCIO</sub> = 2.5 V | 0.05 | _ | 2.0 | V | | I <sub>IN</sub> | Input current | Power on | _ | | ±10 | μΑ | | V <sub>OH</sub> | Output high voltage for V <sub>OP</sub> or V <sub>OM</sub> | R <sub>T</sub> = 100 Ohm | _ | 1.375 | | V | | V <sub>OL</sub> | Output low voltage for V <sub>OP</sub> or V <sub>OM</sub> | R <sub>T</sub> = 100 Ohm | 0.90 | 1.025 | _ | V | | V <sub>OD</sub> | Output voltage differential | $(V_{OP} - V_{OM}), R_T = 100 Ohm$ | 250 | 350 | 450 | mV | | $\Delta V_{OD}$ | Change in V <sub>OD</sub> between high and low | | _ | _ | 50 | mV | | V <sub>OS</sub> | Output voltage offset | $(V_{OP} - V_{OM})/2$ , $R_T = 100 \text{ Ohm}$ | 1.125 | 1.20 | 1.395 | V | | $\Delta V_{OS}$ | Change in V <sub>OS</sub> between H and L | | _ | _ | 50 | mV | | I <sub>OSD</sub> | Output short circuit current | V <sub>OD</sub> = 0 V driver outputs shorted | _ | _ | 24 | mA | #### **LVPECL** The MachXO3L/LF family supports the differential LVPECL standard through emulation. This output standard is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs on all the devices. The LVPECL input standard is supported by the LVDS differential input buffer. The scheme shown in Differential LVPECL is one possible solution for point-to-point signals. Figure 3-3. Differential LVPECL Table 3-3. LVPECL DC Conditions1 #### **Over Recommended Operating Conditions** | Symbol | Description | Nominal | Units | |-------------------|-----------------------------|---------|-------| | Z <sub>OUT</sub> | Output impedance | 20 | Ohms | | R <sub>S</sub> | Driver series resistor | 93 | Ohms | | R <sub>P</sub> | Driver parallel resistor | 196 | Ohms | | R <sub>T</sub> | Receiver termination | 100 | Ohms | | V <sub>OH</sub> | Output high voltage | 2.05 | V | | V <sub>OL</sub> | Output low voltage | 1.25 | V | | V <sub>OD</sub> | Output differential voltage | 0.80 | V | | V <sub>CM</sub> | Output common mode voltage | 1.65 | V | | Z <sub>BACK</sub> | Back impedance | 100.5 | Ohms | | I <sub>DC</sub> | DC output current | 12.11 | mA | <sup>1.</sup> For input buffer, see LVDS table. For further information on LVPECL, BLVDS and other differential interfaces please see details of additional technical documentation at the end of the data sheet. # Table 3-5. MIPI D-PHY Output DC Conditions<sup>1</sup> | | Description | Min. | Тур. | Max. | Units | |-----------------------------|---------------------------------------------------------------------------------------------------------|------|------|------|-------| | Transmitter | | | • | • | • | | <b>External Termination</b> | n | | | | | | RL | 1% external resistor with VCCIO = 2.5 V | | 50 | _ | Ohms | | | 1% external resistor with VCCIO = 3.3 V | _ | 50 | _ | | | RH | 1% external resistor with performance up to 800 Mbps or with performance up 900 Mbps when VCCIO = 2.5 V | _ | 330 | _ | Ohms | | | 1% external resistor with performance between 800 Mbps to 900 Mbps when VCCIO = 3.3 V | _ | 464 | _ | Ohms | | High Speed | | | | | | | VCCIO | VCCIO of the Bank with LVDS Emulated output buffer | _ | 2.5 | _ | V | | | VCCIO of the Bank with LVDS Emulated output buffer | _ | 3.3 | _ | V | | VCMTX | HS transmit static common mode voltage | 150 | 200 | 250 | mV | | VOD | HS transmit differential voltage | 140 | 200 | 270 | mV | | VOHHS | HS output high voltage | _ | _ | 360 | V | | ZOS | Single ended output impedance | _ | 50 | _ | Ohms | | ΔZOS | Single ended output impedance mismatch | _ | _ | 10 | % | | Low Power | | | | | | | VCCIO | VCCIO of the Bank with LVCMOS12D 6 mA drive bidirectional IO buffer | _ | 1.2 | _ | V | | VOH | Output high level | 1.1 | 1.2 | 1.3 | V | | VOL | Output low level | -50 | 0 | 50 | mV | | ZOLP | Output impedance of LP transmitter | 110 | _ | _ | Ohms | <sup>1.</sup> Over Recommended Operating Conditions # Typical Building Block Function Performance – C/E Devices<sup>1</sup> ## Pin-to-Pin Performance (LVCMOS25 12 mA Drive) | Function | –6 Timing | Units | |-----------------|-----------|-------| | Basic Functions | | | | 16-bit decoder | 8.9 | ns | | 4:1 MUX | 7.5 | ns | | 16:1 MUX | 8.3 | ns | ## **Register-to-Register Performance** | –6 Timing | Units | |-----------|--------------------------| | | • | | 412 | MHz | | 297 | MHz | | 324 | MHz | | 161 | MHz | | | • | | 183 | MHz | | | <u> </u> | | 500 | MHz | | | 412<br>297<br>324<br>161 | <sup>1.</sup> The above timing numbers are generated using the Diamond design tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the Diamond software. # **Derating Logic Timing** Logic timing provided in the following sections of the data sheet and the Lattice design tools are worst case numbers in the operating range. Actual delays may be much faster. Lattice design tools can provide logic timing numbers at a particular temperature and voltage. | | | | _ | 6 | _ | 5 | | |----------------------|----------------------------------------------------------------|------------------|-------|------|-------|------|-------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Units | | General I/O | Pin Parameters (Using Edge Clock without | t PLL) | 1 | | | | | | | | MachXO3L/LF-1300 | _ | 7.53 | _ | 7.76 | ns | | | | MachXO3L/LF-2100 | _ | 7.53 | _ | 7.76 | ns | | t <sub>COE</sub> | Clock to Output - PIO Output Register | MachXO3L/LF-4300 | _ | 7.45 | _ | 7.68 | ns | | OOL | | MachXO3L/LF-6900 | | 7.53 | _ | 7.76 | ns | | | | MachXO3L/LF-9400 | _ | 8.93 | _ | 9.35 | ns | | | | MachXO3L/LF-1300 | -0.19 | | -0.19 | | ns | | | | MachXO3L/LF-2100 | -0.19 | _ | -0.19 | _ | ns | | t <sub>SUE</sub> | Clock to Data Setup - PIO Input Register | MachXO3L/LF-4300 | -0.16 | _ | -0.16 | _ | ns | | | | MachXO3L/LF-6900 | -0.19 | _ | -0.19 | _ | ns | | | | MachXO3L/LF-9400 | -0.20 | | -0.20 | | ns | | | | MachXO3L/LF-1300 | 1.97 | _ | 2.24 | _ | ns | | | | MachXO3L/LF-2100 | 1.97 | _ | 2.24 | _ | ns | | t <sub>HE</sub> | Clock to Data Hold - PIO Input Register | MachXO3L/LF-4300 | 1.89 | _ | 2.16 | _ | ns | | | | MachXO3L/LF-6900 | 1.97 | _ | 2.24 | _ | ns | | | | MachXO3L/LF-9400 | 1.98 | _ | 2.25 | _ | ns | | | Clock to Data Setup - PIO Input Register with Data Input Delay | MachXO3L/LF-1300 | 1.56 | _ | 1.69 | _ | ns | | | | MachXO3L/LF-2100 | 1.56 | _ | 1.69 | _ | ns | | t <sub>SU_DELE</sub> | | MachXO3L/LF-4300 | 1.74 | | 1.88 | _ | ns | | | | MachXO3L/LF-6900 | 1.66 | _ | 1.81 | _ | ns | | | | MachXO3L/LF-9400 | 1.71 | _ | 1.85 | _ | ns | | | | MachXO3L/LF-1300 | -0.23 | | -0.23 | _ | ns | | | | MachXO3L/LF-2100 | -0.23 | _ | -0.23 | | ns | | t <sub>H_DELE</sub> | Clock to Data Hold - PIO Input Register with Input Data Delay | MachXO3L/LF-4300 | -0.34 | | -0.34 | | ns | | | Input Bata Belay | MachXO3L/LF-6900 | -0.29 | _ | -0.29 | _ | ns | | | | MachXO3L/LF-9400 | -0.30 | | -0.30 | | ns | | General I/O | Pin Parameters (Using Primary Clock with | PLL) | | | | | | | | | MachXO3L/LF-1300 | | 5.98 | _ | 6.01 | ns | | | | MachXO3L/LF-2100 | _ | 5.98 | _ | 6.01 | ns | | t <sub>COPLL</sub> | Clock to Output - PIO Output Register | MachXO3L/LF-4300 | _ | 5.99 | _ | 6.02 | ns | | | | MachXO3L/LF-6900 | _ | 6.02 | _ | 6.06 | ns | | | | MachXO3L/LF-9400 | _ | 5.55 | _ | 6.13 | ns | | | | MachXO3L/LF-1300 | 0.36 | | 0.36 | | ns | | | | MachXO3L/LF-2100 | 0.36 | | 0.36 | | ns | | t <sub>SUPLL</sub> | Clock to Data Setup - PIO Input Register | MachXO3L/LF-4300 | 0.35 | _ | 0.35 | _ | ns | | | | MachXO3L/LF-6900 | 0.34 | _ | 0.34 | | ns | | | | MachXO3L/LF-9400 | 0.33 | _ | 0.33 | | ns | | | | MachXO3L/LF-1300 | 0.42 | 1 | 0.49 | l | ns | | | | MachXO3L/LF-2100 | 0.42 | | 0.49 | | ns | | t <sub>HPLL</sub> | Clock to Data Hold - PIO Input Register | MachXO3L/LF-4300 | 0.43 | | 0.50 | | ns | | | | MachXO3L/LF-6900 | 0.46 | l | 0.54 | l | ns | | | | MachXO3L/LF-9400 | 0.47 | | 0.55 | | ns | # sysCONFIG Port Timing Specifications | Symbol | Parameter | | Min. | Max. | Units | |----------------------|-----------------------|---------------------------------------------------------|------|------|-------| | All Configuration Mo | des | | | | | | t <sub>PRGM</sub> | PROGRAMN low p | PROGRAMN low pulse accept | | | ns | | t <sub>PRGMJ</sub> | PROGRAMN low p | ulse rejection | _ | 25 | ns | | t <sub>INITL</sub> | INITN low time | LCMXO3L/LF-640/<br>LCMXO3L/LF-1300 | _ | 55 | us | | | | LCMXO3L/LF-1300<br>256-Ball Package/<br>LCMXO3L/LF-2100 | _ | 70 | us | | | | LCMXO3L/LF-2100<br>324-Ball Package/<br>LCMXO3-4300 | _ | 105 | us | | | | LCMXO3L/LF-4300<br>400-Ball Package/<br>LCMXO3-6900 | _ | 130 | us | | | | LCMXO3L/LF-9400C | _ | 175 | us | | t <sub>DPPINIT</sub> | PROGRAMN low to | NITN low | _ | 150 | ns | | t <sub>DPPDONE</sub> | PROGRAMN low to | DONE low | _ | 150 | ns | | t <sub>IODISS</sub> | PROGRAMN low to | I/O disable | _ | 120 | ns | | Slave SPI | | | | • | • | | f <sub>MAX</sub> | CCLK clock frequer | ncy | _ | 66 | MHz | | t <sub>CCLKH</sub> | CCLK clock pulse v | CCLK clock pulse width high | | | ns | | t <sub>CCLKL</sub> | CCLK clock pulse v | CCLK clock pulse width low | | | ns | | t <sub>STSU</sub> | CCLK setup time | CCLK setup time | | | ns | | t <sub>STH</sub> | CCLK hold time | CCLK hold time | | _ | ns | | t <sub>STCO</sub> | CCLK falling edge t | CCLK falling edge to valid output | | 10 | ns | | t <sub>STOZ</sub> | CCLK falling edge t | CCLK falling edge to valid disable | | | ns | | t <sub>STOV</sub> | CCLK falling edge t | to valid enable | _ | 10 | ns | | t <sub>SCS</sub> | Chip select high time | ne | 25 | _ | ns | | t <sub>SCSS</sub> | Chip select setup ti | me | 3 | _ | ns | | t <sub>SCSH</sub> | Chip select hold time | ne | 3 | _ | ns | | Master SPI | | | | | | | f <sub>MAX</sub> | MCLK clock freque | MCLK clock frequency | | | MHz | | t <sub>MCLKH</sub> | MCLK clock pulse v | MCLK clock pulse width high | | | ns | | t <sub>MCLKL</sub> | MCLK clock pulse v | MCLK clock pulse width low | | | ns | | t <sub>STSU</sub> | MCLK setup time | MCLK setup time | | | ns | | t <sub>STH</sub> | MCLK hold time | | 1 | _ | ns | | t <sub>CSSPI</sub> | INITN high to chip s | select low | 100 | 200 | ns | | t <sub>MCLK</sub> | INITN high to first N | 0.75 | 1 | us | | # **Pin Information Summary** | | MachXO3L/LF<br>-640 | MachXO3L/LF-1300 | | | | |--------------------------------------------------------|---------------------|------------------|-----------|-----------|----------| | | CSFBGA121 | WLCSP36 | CSFBGA121 | CSFBGA256 | CABGA256 | | General Purpose IO per Bank | | | | | | | Bank 0 | 24 | 15 | 24 | 50 | 50 | | Bank 1 | 26 | 0 | 26 | 52 | 52 | | Bank 2 | 26 | 9 | 26 | 52 | 52 | | Bank 3 | 24 | 4 | 24 | 16 | 16 | | Bank 4 | 0 | 0 | 0 | 16 | 16 | | Bank 5 | 0 | 0 | 0 | 20 | 20 | | Total General Purpose Single Ended IO | 100 | 28 | 100 | 206 | 206 | | Differential IO per Bank | • | | | | | | Bank 0 | 12 | 8 | 12 | 25 | 25 | | Bank 1 | 13 | 0 | 13 | 26 | 26 | | Bank 2 | 13 | 4 | 13 | 26 | 26 | | Bank 3 | 11 | 2 | 11 | 8 | 8 | | Bank 4 | 0 | 0 | 0 | 8 | 8 | | Bank 5 | 0 | 0 | 0 | 10 | 10 | | Total General Purpose Differential IO | 49 | 14 | 49 | 103 | 103 | | Dual Function IO | 33 | 25 | 33 | 33 | 33 | | Number 7:1 or 8:1 Gearboxes | • | | | | | | Number of 7:1 or 8:1 Output Gearbox Available (Bank 0) | 7 | 3 | 7 | 14 | 14 | | Number of 7:1 or 8:1 Input Gearbox Available (Bank 2) | 7 | 2 | 7 | 14 | 14 | | High-speed Differential Outputs | • | | • | 1 | | | Bank 0 | 7 | 3 | 7 | 14 | 14 | | VCCIO Pins | • | | | | | | Bank 0 | 1 | 1 | 1 | 4 | 4 | | Bank 1 | 1 | 0 | 1 | 3 | 4 | | Bank 2 | 1 | 1 | 1 | 4 | 4 | | Bank 3 | 3 | 1 | 3 | 2 | 1 | | Bank 4 | 0 | 0 | 0 | 2 | 2 | | Bank 5 | 0 | 0 | 0 | 2 | 1 | | vcc | 4 | 2 | 4 | 8 | 8 | | GND | 10 | 2 | 10 | 24 | 24 | | NC | 0 | 0 | 0 | 0 | 1 | | Reserved for Configuration | 1 | 1 | 1 | 1 | 1 | | Total Count of Bonded Pins | 121 | 36 | 121 | 256 | 256 | | | MachXO3L/LF-9400C | | | | |--------------------------------------------------------|-------------------|----------|----------|----------| | | CSFBGA256 | CABGA256 | CABGA400 | CABGA484 | | General Purpose IO per Bank | | | | I . | | Bank 0 | 50 | 50 | 83 | 95 | | Bank 1 | 52 | 52 | 84 | 96 | | Bank 2 | 52 | 52 | 84 | 96 | | Bank 3 | 16 | 16 | 28 | 36 | | Bank 4 | 16 | 16 | 24 | 24 | | Bank 5 | 20 | 20 | 32 | 36 | | Total General Purpose Single Ended IO | 206 | 206 | 335 | 383 | | Differential IO per Bank | | • | | • | | Bank 0 | 25 | 25 | 42 | 48 | | Bank 1 | 26 | 26 | 42 | 48 | | Bank 2 | 26 | 26 | 42 | 48 | | Bank 3 | 8 | 8 | 14 | 18 | | Bank 4 | 8 | 8 | 12 | 12 | | Bank 5 | 10 | 10 | 16 | 18 | | Total General Purpose Differential IO | 103 | 103 | 168 | 192 | | Dual Function IO | 37 | 37 | 37 | 45 | | Number 7:1 or 8:1 Gearboxes | | | | • | | Number of 7:1 or 8:1 Output Gearbox Available (Bank 0) | 20 | 20 | 22 | 24 | | Number of 7:1 or 8:1 Input Gearbox Available (Bank 2) | 20 | 20 | 22 | 24 | | High-speed Differential Outputs | | • | | • | | Bank 0 | 20 | 20 | 21 | 24 | | VCCIO Pins | | l | | l | | Bank 0 | 4 | 4 | 5 | 9 | | Bank 1 | 3 | 4 | 5 | 9 | | Bank 2 | 4 | 4 | 5 | 9 | | Bank 3 | 2 | 1 | 2 | 3 | | Bank 4 | 2 | 2 | 2 | 3 | | Bank 5 | 2 | 1 | 2 | 3 | | vcc | 8 | 8 | 10 | 12 | | GND | 24 | 24 | 33 | 52 | | NC | 0 | 1 | 0 | 0 | | Reserved for Configuration | 1 | 1 | 1 | 1 | | Total Count of Bonded Pins | 256 | 256 | 400 | 484 | | Part Number | LUTs | Supply Voltage | Speed | Package | Leads | Temp. | |------------------------|------|----------------|-------|---------------------|-------|-------| | LCMXO3LF-2100E-6MG324I | 2100 | 1.2 V | 6 | Halogen-Free csfBGA | 324 | IND | | LCMXO3LF-2100C-5BG256C | 2100 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 256 | COM | | LCMXO3LF-2100C-6BG256C | 2100 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 256 | COM | | LCMXO3LF-2100C-5BG256I | 2100 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 256 | IND | | LCMXO3LF-2100C-6BG256I | 2100 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 256 | IND | | LCMXO3LF-2100C-5BG324C | 2100 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 324 | COM | | LCMXO3LF-2100C-6BG324C | 2100 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 324 | COM | | LCMXO3LF-2100C-5BG324I | 2100 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 324 | IND | | LCMXO3LF-2100C-6BG324I | 2100 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 324 | IND | | Part Number | LUTs | Supply Voltage | Speed | Package | Leads | Temp. | |----------------------------|------|----------------|-------|---------------------|-------|-------| | LCMXO3LF-4300E-5UWG81CTR | 4300 | 1.2 V | 5 | Halogen-Free WLCSP | 81 | COM | | LCMXO3LF-4300E-5UWG81CTR50 | 4300 | 1.2 V | 5 | Halogen-Free WLCSP | 81 | COM | | LCMXO3LF-4300E-5UWG81CTR1K | 4300 | 1.2 V | 5 | Halogen-Free WLCSP | 81 | COM | | LCMXO3LF-4300E-5UWG81ITR | 4300 | 1.2 V | 5 | Halogen-Free WLCSP | 81 | IND | | LCMXO3LF-4300E-5UWG81ITR50 | 4300 | 1.2 V | 5 | Halogen-Free WLCSP | 81 | IND | | LCMXO3LF-4300E-5UWG81ITR1K | 4300 | 1.2 V | 5 | Halogen-Free WLCSP | 81 | IND | | LCMXO3LF-4300E-5MG121C | 4300 | 1.2 V | 5 | Halogen-Free csfBGA | 121 | COM | | LCMXO3LF-4300E-6MG121C | 4300 | 1.2 V | 6 | Halogen-Free csfBGA | 121 | COM | | LCMXO3LF-4300E-5MG121I | 4300 | 1.2 V | 5 | Halogen-Free csfBGA | 121 | IND | | LCMXO3LF-4300E-6MG121I | 4300 | 1.2 V | 6 | Halogen-Free csfBGA | 121 | IND | | LCMXO3LF-4300E-5MG256C | 4300 | 1.2 V | 5 | Halogen-Free csfBGA | 256 | COM | | LCMXO3LF-4300E-6MG256C | 4300 | 1.2 V | 6 | Halogen-Free csfBGA | 256 | COM | | LCMXO3LF-4300E-5MG256I | 4300 | 1.2 V | 5 | Halogen-Free csfBGA | 256 | IND | | LCMXO3LF-4300E-6MG256I | 4300 | 1.2 V | 6 | Halogen-Free csfBGA | 256 | IND | | LCMXO3LF-4300E-5MG324C | 4300 | 1.2 V | 5 | Halogen-Free csfBGA | 324 | COM | | LCMXO3LF-4300E-6MG324C | 4300 | 1.2 V | 6 | Halogen-Free csfBGA | 324 | COM | | LCMXO3LF-4300E-5MG324I | 4300 | 1.2 V | 5 | Halogen-Free csfBGA | 324 | IND | | LCMXO3LF-4300E-6MG324I | 4300 | 1.2 V | 6 | Halogen-Free csfBGA | 324 | IND | | LCMXO3LF-4300C-5BG256C | 4300 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 256 | COM | | LCMXO3LF-4300C-6BG256C | 4300 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 256 | COM | | LCMXO3LF-4300C-5BG256I | 4300 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 256 | IND | | LCMXO3LF-4300C-6BG256I | 4300 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 256 | IND | | LCMXO3LF-4300C-5BG324C | 4300 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 324 | COM | | LCMXO3LF-4300C-6BG324C | 4300 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 324 | COM | | LCMXO3LF-4300C-5BG324I | 4300 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 324 | IND | | LCMXO3LF-4300C-6BG324I | 4300 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 324 | IND | | LCMXO3LF-4300C-5BG400C | 4300 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 400 | COM | | LCMXO3LF-4300C-6BG400C | 4300 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 400 | COM | | LCMXO3LF-4300C-5BG400I | 4300 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 400 | IND | | LCMXO3LF-4300C-6BG400I | 4300 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 400 | IND | # MachXO3 Family Data Sheet Revision History February 2017 Advance Data Sheet DS1047 | Date | Version | Section | Change Summary | |---------------|---------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | February 2017 | 1.8 | Architecture | Updated Supported Standards section. Corrected "MDVS" to "MLDVS" in Table 2-11, Supported Input Standards. | | | | DC and Switching<br>Characteristics | Updated ESD Performance section. Added reference to the MachXO2 Product Family Qualification Summary document. | | | | | Updated Static Supply Current – C/E Devices section. Added footnote 7. | | | | | Updated MachXO3L/LF External Switching Characteristics – C/E Devices section. — Populated values for MachXO3L/LF-9400. — Under 7:1 LVDS Outputs – GDDR71_TX.ECLK.7:1, corrected "t <sub>DVB</sub> " to "t <sub>DIB</sub> " and "t <sub>DVA</sub> " to "t <sub>DIA</sub> " and revised their descriptions. — Added Figure 3-6, Receiver GDDR71_RX Waveforms and Figure 3-7, Transmitter GDDR71_TX Waveforms. | | | | Pinout Information | Updated the Pin Information Summary section. Added MachXO3L/LF-9600C packages. | | May 2016 1.7 | | DC and Switching<br>Characteristics | Updated Absolute Maximum Ratings section. Modified I/O Tri-state Voltage Applied and Dedicated Input Voltage Applied footnotes. | | | | | Updated sysIO Recommended Operating Conditions section. — Added standards. — Added V <sub>REF</sub> (V) — Added footnote 4. | | | | | Updated sysIO Single-Ended DC Electrical Characteristics section. Added I/O standards. | | | | Ordering Information | Updated MachXO3L Ultra Low Power Commercial and Industrial Grade Devices, Halogen Free (RoHS) Packaging section. Added LCMXO3L-9400C part numbers. | | | | | Updated MachXO3LF Ultra Low Power Commercial and Industrial Grade Devices, Halogen Free (RoHS) Packaging section. Added LCMXO3L-9400C part numbers. | | Date | Version | Section | Change Summary | |----------------|---------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | September 2015 | 1.5 | DC and Switching<br>Characteristics | Updated the MIPI D-PHY Emulation section. Revised Table 3-5, MIPI D-PHY Output DC Conditions. — Revised RL Typ. value. — Revised RH description and values. | | | | | Updated the Maximum sysIO Buffer Performance section. Revised MIPI Max. Speed value. | | | | | Updated the MachXO3L/LF External Switching Characteristics – C/E Devices section. Added footnotes 14 and 15. | | August 2015 | 1.4 | Architecture | Updated the Device Configuration section. Added JTAGENB to TAP dual purpose pins. | | | | Ordering Information | Updated the top side markings section to indicate the use of LMXO3LF for the LCMXO3LF device. | | March 2015 | 1.3 | All | General update. Added MachXO3LF devices. | | October 2014 | 1.2 | Introduction | Updated Table 1-1, MachXO3L Family Selection Guide. Revised XO3L-2100 and XO3L-4300 IO for 324-ball csfBGA package. | | | | Architecture | Updated the Dual Boot section. Corrected information on where the primary bitstream and the golden image must reside. | | | | Pinout Information | Updated the Pin Information Summary section. | | | | | Changed General Purpose IO Bank 5 values for MachXO3L-2100 and MachXO3L-4300 CSFBGA 324 package. | | | | | Changed Number 7:1 or 8:1 Gearboxes for MachXO3L-640 and MachXO3L-1300. | | | | | Removed DQS Groups (Bank 1) section. | | | | | Changed VCCIO Pins Bank 1 values for MachXO3L-1300, MachXO3L-2100, MachXO3L-4300 and MachXO3L-6900 CSFBGA 256 package. | | | | | Changed GND values for MachXO3L-1300, MachXO3L-2100, MachXO3L-4300 and MachXO3L-6900 CSFBGA 256 package. | | | | | Changed NC values for MachXO3L-2100 and MachXO3L-4300 CSF-BGA 324 package. | | | | DC and Switching<br>Characteristics | Updated the BLVDS section. Changed output impedance nominal values in Table 3-2, BLVDS DC Condition. | | | | | Updated the LVPECL section. Changed output impedance nominal value in Table 3-3, LVPECL DC Condition. | | | | | Updated the sysCONFIG Port Timing Specifications section. Updated INITN low time values. | | July 2014 | 1.1 | DC and Switching<br>Characteristics | Updated the Static Supply Current – C/E Devices section. Added devices. | | | | | Updated the Programming and Erase Supply Current – C/E Device section. Added devices. | | | | | Updated the sysIO Single-Ended DC Electrical Characteristics section. Revised footnote 4. | | | | | Added the NVCM Download Time section. | | | | | Updated the Typical Building Block Function Performance – C/E Devices section. Added information to footnote. | | | | Pinout Information | Updated the Pin Information Summary section. | | | | Ordering Information | Updated the MachXO3L Part Number Description section. Added packages. | | | | | Updated the Ordering Information section. General update. |