Welcome to **E-XFL.COM** # **Understanding Embedded - FPGAs (Field Programmable Gate Array)** Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|---------------------------------------------------------------------------------------| | Product Status | Discontinued at Digi-Key | | Number of LABs/CLBs | 160 | | Number of Logic Elements/Cells | 1280 | | Total RAM Bits | 65536 | | Number of I/O | 28 | | Number of Gates | - | | Voltage - Supply | 1.14V ~ 1.26V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 36-UFBGA, WLCSP | | Supplier Device Package | 36-WLCSP (2.54x2.59) | | Purchase URL | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo3lf-1300e-5uwg36ctr50 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # MachXO3 Family Data Sheet Architecture February 2017 Advance Data Sheet DS1047 ### **Architecture Overview** The MachXO3L/LF family architecture contains an array of logic blocks surrounded by Programmable I/O (PIO). All logic density devices in this family have sysCLOCK<sup>™</sup> PLLs and blocks of sysMEM Embedded Block RAM (EBRs). Figure 2-1 and Figure 2-2 show the block diagrams of the various family members. Figure 2-1. Top View of the MachXO3L/LF-1300 Device #### Notes: - MachXO3L/LF-640 is similar to MachXO3L/LF-1300. MachXO3L/LF-640 has a lower LUT count. - MachXO3L devices have NVCM, MachXO3LF devices have Flash. www.latticesemi.com 2-1 DS1047 Introduction 0.8 ### **Modes of Operation** Each slice has up to four potential modes of operation: Logic, Ripple, RAM and ROM. ### **Logic Mode** In this mode, the LUTs in each slice are configured as 4-input combinatorial lookup tables. A LUT4 can have 16 possible input combinations. Any four input logic functions can be generated by programming this lookup table. Since there are two LUT4s per slice, a LUT5 can be constructed within one slice. Larger look-up tables such as LUT6, LUT7 and LUT8 can be constructed by concatenating other slices. Note LUT8 requires more than four slices. #### **Ripple Mode** Ripple mode supports the efficient implementation of small arithmetic functions. In Ripple mode, the following functions can be implemented by each slice: - · Addition 2-bit - · Subtraction 2-bit - Add/subtract 2-bit using dynamic control - · Up counter 2-bit - · Down counter 2-bit - Up/down counter with asynchronous clear - Up/down counter with preload (sync) - · Ripple mode multiplier building block - Multiplier support - Comparator functions of A and B inputs - A greater-than-or-equal-to B - A not-equal-to B - A less-than-or-equal-to B Ripple mode includes an optional configuration that performs arithmetic using fast carry chain methods. In this configuration (also referred to as CCU2 mode) two additional signals, Carry Generate and Carry Propagate, are generated on a per-slice basis to allow fast arithmetic functions to be constructed by concatenating slices. ### **RAM Mode** In this mode, a 16x4-bit distributed single port RAM (SPR) can be constructed by using each LUT block in Slice 0 and Slice 1 as a 16x1-bit memory. Slice 2 is used to provide memory address and control signals. MachXO3L/LF devices support distributed memory initialization. The Lattice design tools support the creation of a variety of different size memories. Where appropriate, the software will construct these using distributed memory primitives that represent the capabilities of the PFU. Table 2-3 shows the number of slices required to implement different distributed RAM primitives. For more information about using RAM in MachXO3L/LF devices, please see TN1290, Memory Usage Guide for MachXO3 Devices. Table 2-3. Number of Slices Required For Implementing Distributed RAM | | SPR 16x4 | PDPR 16x4 | |------------------|----------|-----------| | Number of slices | 3 | 3 | Note: SPR = Single Port RAM, PDPR = Pseudo Dual Port RAM Figure 2-5. Primary Clocks for MachXO3L/LF Devices Eight secondary high fanout nets are generated from eight 8:1 muxes as shown in Figure 2-6. One of the eight inputs to the secondary high fanout net input mux comes from dual function clock pins and the remaining seven come from internal routing. The maximum frequency for the secondary clock network is shown in MachXO3L/LF External Switching Characteristics table. ### **PIO** The PIO contains three blocks: an input register block, output register block and tri-state register block. These blocks contain registers for operating in a variety of modes along with the necessary clock and selection logic. Table 2-8. PIO Signal List | Pin Name | I/O Type | Description | |----------|----------|-----------------------------------------------------| | CE | Input | Clock Enable | | D | Input | Pin input from sysIO buffer. | | INDD | Output | Register bypassed input. | | INCK | Output | Clock input | | Q0 | Output | DDR positive edge input | | Q1 | Output | Registered input/DDR negative edge input | | D0 | Input | Output signal from the core (SDR and DDR) | | D1 | Input | Output signal from the core (DDR) | | TD | Input | Tri-state signal from the core | | Q | Output | Data output signals to sysIO Buffer | | TQ | Output | Tri-state output signals to sysIO Buffer | | SCLK | Input | System clock for input and output/tri-state blocks. | | RST | Input | Local set reset signal | ### **Input Register Block** The input register blocks for the PIOs on all edges contain delay elements and registers that can be used to condition high-speed interface signals before they are passed to the device core. #### Left, Top, Bottom Edges Input signals are fed from the sysIO buffer to the input register block (as signal D). If desired, the input signal can bypass the register and delay elements and be used directly as a combinatorial signal (INDD), and a clock (INCK). If an input delay is desired, users can select a fixed delay. I/Os on the bottom edge also have a dynamic delay, DEL[4:0]. The delay, if selected, reduces input register hold time requirements when using a global clock. The input block allows two modes of operation. In single data rate (SDR) the data is registered with the system clock (SCLK) by one of the registers in the single data rate sync register block. In Generic DDR mode, two registers are used to sample the data on the positive and negative edges of the system clock (SCLK) signal, creating two data streams. ### **Hot Socketing** The MachXO3L/LF devices have been carefully designed to ensure predictable behavior during power-up and power-down. Leakage into I/O pins is controlled to within specified limits. This allows for easy integration with the rest of the system. These capabilities make the MachXO3L/LF ideal for many multiple power supply and hot-swap applications. ### **On-chip Oscillator** Every MachXO3L/LF device has an internal CMOS oscillator. The oscillator output can be routed as a clock to the clock tree or as a reference clock to the sysCLOCK PLL using general routing resources. The oscillator frequency can be divided by internal logic. There is a dedicated programming bit and a user input to enable/disable the oscillator. The oscillator frequency ranges from 2.08 MHz to 133 MHz. The software default value of the Master Clock (MCLK) is nominally 2.08 MHz. When a different MCLK is selected during the design process, the following sequence takes place: - 1. Device powers up with a nominal MCLK frequency of 2.08 MHz. - 2. During configuration, users select a different master clock frequency. - 3. The MCLK frequency changes to the selected frequency once the clock configuration bits are received. - 4. If the user does not select a master clock frequency, then the configuration bitstream defaults to the MCLK frequency of 2.08 MHz. Table 2-13 lists all the available MCLK frequencies. Table 2-13. Available MCLK Frequencies | MCLK (MHz, Nominal) | MCLK (MHz, Nominal) | MCLK (MHz, Nominal) | |---------------------|---------------------|---------------------| | 2.08 (default) | 9.17 | 33.25 | | 2.46 | 10.23 | 38 | | 3.17 | 13.3 | 44.33 | | 4.29 | 14.78 | 53.2 | | 5.54 | 20.46 | 66.5 | | 7 | 26.6 | 88.67 | | 8.31 | 29.56 | 133 | #### **Security and One-Time Programmable Mode (OTP)** For applications where security is important, the lack of an external bitstream provides a solution that is inherently more secure than SRAM-based FPGAs. This is further enhanced by device locking. MachXO3L/LF devices contain security bits that, when set, prevent the readback of the SRAM configuration and NVCM/Flash spaces. The device can be in one of two modes: - 1. Unlocked Readback of the SRAM configuration and NVCM/Flash spaces is allowed. - 2. Permanently Locked The device is permanently locked. Once set, the only way to clear the security bits is to erase the device. To further complement the security of the device, a One Time Programmable (OTP) mode is available. Once the device is set in this mode it is not possible to erase or re-program the NVCM/Flash and SRAM OTP portions of the device. For more details, refer to TN1279, MachXO3 Programming and Configuration Usage Guide. #### **Password** The MachXO3LF supports a password-based security access feature also known as Flash Protect Key. Optionally, the MachXO3L device can be ordered with a custom specification (c-spec) to support this feature. The Flash Protect Key feature provides a method of controlling access to the Configuration and Programming modes of the device. When enabled, the Configuration and Programming edit mode operations (including Write, Verify and Erase operations) are allowed only when coupled with a Flash Protect Key which matches that expected by the device. Without a valid Flash Protect Key, the user can perform only rudimentary non-configuration operations such as Read Device ID. For more details, refer to TN1313, Using Password Security with MachXO3 Devices. #### **Dual Boot** MachXO3L/LF devices can optionally boot from two patterns, a primary bitstream and a golden bitstream. If the primary bitstream is found to be corrupt while being downloaded into the SRAM, the device shall then automatically re-boot from the golden bitstream. Note that the primary bitstream must reside in the external SPI Flash. The golden image MUST reside in an on-chip NVCM/Flash. For more details, refer to TN1279, MachXO3 Programming and Configuration Usage Guide. #### **Soft Error Detection** The SED feature is a CRC check of the SRAM cells after the device is configured. This check ensures that the SRAM cells were configured successfully. This feature is enabled by a configuration bit option. The Soft Error Detection can also be initiated in user mode via an input to the fabric. The clock for the Soft Error Detection circuit is generated using a dedicated divider. The undivided clock from the on-chip oscillator is the input to this divider. For low power applications users can switch off the Soft Error Detection circuit. For more details, refer to TN1292, MachXO3 Soft Error Detection Usage Guide. #### **Soft Error Correction** The MachXO3LF device supports Soft Error Correction (SEC). Optionally, the MachXO3L device can be ordered with a custom specification (c-spec) to support this feature. When BACKGROUND\_RECONFIG is enabled using the Lattice Diamond Software in a design, asserting the PROGRAMN pin or issuing the REFRESH sysConfig command refreshes the SRAM array from configuration memory. Only the detected error bit is corrected. No other SRAM cells are changed, allowing the user design to function uninterrupted. During the project design phase, if the overall system cannot guarantee containment of the error or its subsequent effects on downstream data or control paths, Lattice recommends using SED only. The MachXO3 can be then be soft-reset by asserting PROGRAMN or issuing the Refresh command over a sysConfig port in response to SED. Soft-reset additionally erases the SRAM array prior to the SRAM refresh, and asserts internal Reset circuitry to guarantee a known state. For more details, refer to TN1292, MachXO3 Soft Error Detection (SED)/Correction (SEC) Usage Guide. # Power-On-Reset Voltage Levels<sup>1, 2, 3, 4, 5</sup> | Symbol | Parameter | Min. | Тур. | Max. | Units | |---------------------------|------------------------------------------------------------------------------------------------------------------|------|------|------|-------| | V <sub>PORUP</sub> | Power-On-Reset ramp up trip point (band gap based circuit monitoring $V_{\text{CCINT}}$ and $V_{\text{CCIO0}}$ ) | 0.9 | _ | 1.06 | V | | V <sub>PORUPEXT</sub> | Power-On-Reset ramp up trip point (band gap based circuit monitoring external $V_{\rm CC}$ power supply) | 1.5 | _ | 2.1 | V | | V <sub>PORDNBG</sub> | Power-On-Reset ramp down trip point (band gap based circuit monitoring $V_{\text{CCINT}}$ ) | 0.75 | _ | 0.93 | V | | V <sub>PORDNBGEXT</sub> | Power-On-Reset ramp down trip point (band gap based circuit monitoring $V_{CC}$ ) | 0.98 | _ | 1.33 | V | | V <sub>PORDNSRAM</sub> | Power-On-Reset ramp down trip point (SRAM based circuit monitoring $V_{\text{CCINT}}$ ) | _ | 0.6 | _ | V | | V <sub>PORDNSRAMEXT</sub> | Power-On-Reset ramp down trip point (SRAM based circuit monitoring $V_{CC}$ ) | _ | 0.96 | _ | V | - 1. These POR trip points are only provided for guidance. Device operation is only characterized for power supply voltages specified under recommended operating conditions. - 2. For devices without voltage regulators $V_{CCINT}$ is the same as the $V_{CC}$ supply voltage. For devices with voltage regulators, $V_{CCINT}$ is regulated from the $V_{CC}$ supply voltage. - 3. Note that V<sub>PORUP</sub> (min.) and V<sub>PORDNBG</sub> (max.) are in different process corners. For any given process corner V<sub>PORDNBG</sub> (max.) is always 12.0 mV below V<sub>PORUP</sub> (min.). - 4. V<sub>PORUPEXT</sub> is for C devices only. In these devices a separate POR circuit monitors the external V<sub>CC</sub> power supply. - 5. V<sub>CCIO0</sub> does not have a Power-On-Reset ramp down trip point. V<sub>CCIO0</sub> must remain within the Recommended Operating Conditions to ensure proper operation. ### Hot Socketing Specifications<sup>1, 2, 3</sup> | Symbol | Parameter | Condition | Max. | Units | |----------|------------------------------|-----------------------------|---------|-------| | $I_{DK}$ | Input or I/O leakage Current | $0 < V_{IN} < V_{IH} (MAX)$ | +/-1000 | μΑ | <sup>1.</sup> Insensitive to sequence of V<sub>CC</sub> and V<sub>CCIO</sub>. However, assumes monotonic rise/fall rates for V<sub>CC</sub> and V<sub>CCIO</sub>. ### **ESD Performance** Please refer to the MachXO2 Product Family Qualification Summary for complete qualification data, including ESD performance. <sup>2.</sup> $0 < V_{CC} < V_{CC}$ (MAX), $0 < V_{CCIO} < V_{CCIO}$ (MAX). <sup>3.</sup> $I_{DK}$ is additive to $I_{PU}$ , $I_{PD}$ or $I_{BH}$ . ### **DC Electrical Characteristics** ### **Over Recommended Operating Conditions** | Symbol | Parameter | Condition | Min. | Тур. | Max. | Units | |-----------------------------------------|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------|--------------------------|-------| | | | Clamp OFF and V <sub>CCIO</sub> < V <sub>IN</sub> < V <sub>IH</sub> (MAX) | _ | _ | +175 | μΑ | | | | Clamp OFF and V <sub>IN</sub> = V <sub>CCIO</sub> | -10 | _ | 10 | μΑ | | <br> I <sub>IL</sub> , I <sub>IH</sub> | Input or I/O Leakage | Clamp OFF and V <sub>CCIO</sub> - 0.97 V < V <sub>IN</sub> < V <sub>CCIO</sub> | -175 | _ | _ | μΑ | | | | Clamp OFF and 0 V < V <sub>IN</sub> < V <sub>CCIO</sub> - 0.97 V | _ | _ | 10 | μΑ | | | | Clamp OFF and V <sub>IN</sub> = GND | _ | _ | 10 | μΑ | | | | Clamp ON and 0 V < V <sub>IN</sub> < V <sub>CCIO</sub> | _ | | 10 | μΑ | | I <sub>PU</sub> | I/O Active Pull-up Current | 0 < V <sub>IN</sub> < 0.7 V <sub>CCIO</sub> | -30 | | -309 | μΑ | | I <sub>PD</sub> | I/O Active Pull-down<br>Current | V <sub>IL</sub> (MAX) < V <sub>IN</sub> < V <sub>CCIO</sub> | 30 | _ | 305 | μΑ | | I <sub>BHLS</sub> | Bus Hold Low sustaining current | $V_{IN} = V_{IL} (MAX)$ | 30 | _ | _ | μΑ | | I <sub>BHHS</sub> | Bus Hold High sustaining current | V <sub>IN</sub> = 0.7V <sub>CCIO</sub> | -30 | _ | _ | μΑ | | I <sub>BHLO</sub> | Bus Hold Low Overdrive current | $0 \le V_{IN} \le V_{CCIO}$ | | _ | 305 | μΑ | | Івнно | Bus Hold High Overdrive current | $0 \le V_{IN} \le V_{CCIO}$ | | _ | -309 | μΑ | | V <sub>BHT</sub> <sup>3</sup> | Bus Hold Trip Points | | V <sub>IL</sub><br>(MAX) | _ | V <sub>IH</sub><br>(MIN) | ٧ | | C1 | I/O Capacitance <sup>2</sup> | $V_{CCIO} = 3.3 \text{ V}, 2.5 \text{ V}, 1.8 \text{ V}, 1.5 \text{ V}, 1.2 \text{ V}, V_{CC} = \text{Typ., } V_{IO} = 0 \text{ to } V_{IH} \text{ (MAX)}$ | 3 | 5 | 9 | pf | | C2 | Dedicated Input<br>Capacitance <sup>2</sup> | $V_{CCIO} = 3.3 \text{ V}, 2.5 \text{ V}, 1.8 \text{ V}, 1.5 \text{ V}, 1.2 \text{ V}, V_{CC} = \text{Typ.}, V_{IO} = 0 \text{ to } V_{IH} \text{ (MAX)}$ | 3 | 5.5 | 7 | pf | | | | V <sub>CCIO</sub> = 3.3 V, Hysteresis = Large | _ | 450 | — | mV | | | | V <sub>CCIO</sub> = 2.5 V, Hysteresis = Large | _ | 250 | _ | mV | | | | V <sub>CCIO</sub> = 1.8 V, Hysteresis = Large | _ | 125 | _ | mV | | l <sub>v</sub> | Hysteresis for Schmitt | V <sub>CCIO</sub> = 1.5 V, Hysteresis = Large | _ | 100 | _ | mV | | V <sub>HYST</sub> | Trigger Inputs <sup>5</sup> | V <sub>CCIO</sub> = 3.3 V, Hysteresis = Small | _ | 250 | _ | mV | | | | V <sub>CCIO</sub> = 2.5 V, Hysteresis = Small | _ | 150 | _ | mV | | | | V <sub>CCIO</sub> = 1.8 V, Hysteresis = Small | _ | 60 | _ | mV | | | | V <sub>CCIO</sub> = 1.5 V, Hysteresis = Small | _ | 40 | _ | mV | <sup>1.</sup> Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output driver tri-stated. It is not measured with the output driver active. Bus maintenance circuits are disabled. <sup>2.</sup> $T_A$ 25 °C, f = 1.0 MHz. <sup>3.</sup> Please refer to $V_{\text{IL}}$ and $V_{\text{IH}}$ in the sysIO Single-Ended DC Electrical Characteristics table of this document. <sup>4.</sup> When V<sub>IH</sub> is higher than V<sub>CCIO</sub>, a transient current typically of 30 ns in duration or less with a peak current of 6mA can occur on the high-to-low transition. For true LVDS output pins in MachXO3L/LF devices, V<sub>IH</sub> must be less than or equal to V<sub>CCIO</sub>. <sup>5.</sup> With bus keeper circuit turned on. For more details, refer to TN1280, MachXO3 sysIO Usage Guide. # Programming and Erase Supply Current – C/E Devices<sup>1, 2, 3, 4</sup> | Symbol | Parameter | Device | Typ.⁴ | Units | |-------------------|-------------------------------------------------|-----------------------------------|-------|-------| | I <sub>CC</sub> | Core Power Supply | LCMXO3L/LF-1300C 256 Ball Package | 22.1 | mA | | | | LCMXO3L/LF-2100C | 22.1 | mA | | | | LCMXO3L/LF-2100C 324 Ball Package | 26.8 | mA | | | | LCMXO3L/LF-4300C | 26.8 | mA | | | | LCMXO3L/LF-4300C 400 Ball Package | 33.2 | mA | | | | LCMXO3L/LF-6900C | 33.2 | mA | | | | LCMXO3L/LF-9400C | 39.6 | mA | | | | LCMXO3L/LF-640E | 17.7 | mA | | | | LCMXO3L/LF-1300E | 17.7 | mA | | | | LCMXO3L/LF-1300E 256 Ball Package | 18.3 | mA | | | | LCMXO3L/LF-2100E | 18.3 | mA | | | | LCMXO3L/LF-2100E 324 Ball Package | 20.4 | mA | | | | LCMXO3L/LF-4300E | 20.4 | mA | | | | LCMXO3L/LF-6900E | 23.9 | mA | | | | LCMXO3L/LF-9400E | 28.5 | mA | | I <sub>CCIO</sub> | Bank Power Supply <sup>5</sup><br>VCCIO = 2.5 V | All devices | 0 | mA | <sup>1.</sup> For further information on supply current, please refer to TN1289, Power Estimation and Management for MachXO3 Devices. <sup>2.</sup> Assumes all inputs are held at $\ensuremath{V_{\text{CCIO}}}$ or GND and all outputs are tri-stated. <sup>3.</sup> Typical user pattern. <sup>4.</sup> JTAG programming is at 25 MHz. <sup>5.</sup> $T_J = 25$ °C, power supplies at nominal voltage. <sup>6.</sup> Per bank. $V_{CCIO} = 2.5 \text{ V}$ . Does not include pull-up/pull-down. ### **BLVDS** The MachXO3L/LF family supports the BLVDS standard through emulation. The output is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs. The input standard is supported by the LVDS differential input buffer. BLVDS is intended for use when multi-drop and bi-directional multi-point differential signaling is required. The scheme shown in Figure 3-2 is one possible solution for bi-directional multi-point differential signals. Figure 3-2. BLVDS Multi-point Output Example Table 3-2. BLVDS DC Conditions1 ### **Over Recommended Operating Conditions** | | | Non | | | |---------------------|-----------------------------|---------|---------|-------| | Symbol | Description | Zo = 45 | Zo = 90 | Units | | Z <sub>OUT</sub> | Output impedance | 20 | 20 | Ohms | | R <sub>S</sub> | Driver series resistance | 80 | 80 | Ohms | | R <sub>TLEFT</sub> | Left end termination | 45 | 90 | Ohms | | R <sub>TRIGHT</sub> | Right end termination | 45 | 90 | Ohms | | V <sub>OH</sub> | Output high voltage | 1.376 | 1.480 | V | | V <sub>OL</sub> | Output low voltage | 1.124 | 1.020 | V | | V <sub>OD</sub> | Output differential voltage | 0.253 | 0.459 | V | | V <sub>CM</sub> | Output common mode voltage | 1.250 | 1.250 | V | | I <sub>DC</sub> | DC output current | 11.236 | 10.204 | mA | <sup>1.</sup> For input buffer, see LVDS table. ### **MIPI D-PHY Emulation** MachXO3L/LF devices can support MIPI D-PHY unidirectional HS (High Speed) and bidirectional LP (Low Power) inputs and outputs via emulation. In conjunction with external resistors High Speed IOs use the LVDS25E buffer and Low Power IOs use the LVCMOS buffers. The scheme shown in Figure 3-4 is one possible solution for MIPI D-PHY Receiver implementation. The scheme shown in Figure 3-5 is one possible solution for MIPI D-PHY Transmitter implementation. Figure 3-4. MIPI D-PHY Input Using External Resistors Table 3-4. MIPI DC Conditions<sup>1</sup> | | Description | Min. | Тур. | Max. | Units | |----------------|---------------------------------------------------|------|------|------|-------| | Receiver | | l | | l | | | External Termi | nation | | | | | | RT | 1% external resistor with VCCIO=2.5 V | _ | 50 | _ | Ohms | | | 1% external resistor with VCCIO=3.3 V | _ | 50 | | Ohms | | High Speed | • | | • | | • | | VCCIO | VCCIO of the Bank with LVDS Emulated input buffer | _ | 2.5 | _ | V | | | VCCIO of the Bank with LVDS Emulated input buffer | _ | 3.3 | _ | V | | VCMRX | Common-mode voltage HS receive mode | 150 | 200 | 250 | mV | | VIDTH | Differential input high threshold | _ | _ | 100 | mV | | VIDTL | Differential input low threshold | -100 | _ | _ | mV | | VIHHS | Single-ended input high voltage | _ | _ | 300 | mV | | VILHS | Single-ended input low voltage | 100 | _ | _ | mV | | ZID | Differential input impedance | 80 | 100 | 120 | Ohms | ## Typical Building Block Function Performance – C/E Devices<sup>1</sup> ### Pin-to-Pin Performance (LVCMOS25 12 mA Drive) | Function | –6 Timing | Units | |-----------------|-----------|-------| | Basic Functions | | | | 16-bit decoder | 8.9 | ns | | 4:1 MUX | 7.5 | ns | | 16:1 MUX | 8.3 | ns | ### **Register-to-Register Performance** | –6 Timing | Units | |-----------|--------------------------| | | • | | 412 | MHz | | 297 | MHz | | 324 | MHz | | 161 | MHz | | | • | | 183 | MHz | | | <u> </u> | | 500 | MHz | | | 412<br>297<br>324<br>161 | <sup>1.</sup> The above timing numbers are generated using the Diamond design tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the Diamond software. ### **Derating Logic Timing** Logic timing provided in the following sections of the data sheet and the Lattice design tools are worst case numbers in the operating range. Actual delays may be much faster. Lattice design tools can provide logic timing numbers at a particular temperature and voltage. | | | | -6 | | _ | 5 | | |--------------------|----------------------------------------------------------------------------|------------------------------------------|----------|---------|---------|--------|---------------------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Units | | Generic DDF | RX1 Inputs with Clock and Data Aligned at | Pin Using PCLK Pin for Clo | ock Inpu | t – | | | <u> </u> | | GDDRX1_RX | K.SCLK.Aligned <sup>8, 9</sup> | | - | | | | | | t <sub>DVA</sub> | Input Data Valid After CLK | | _ | 0.317 | _ | 0.344 | UI | | t <sub>DVE</sub> | Input Data Hold After CLK | All MachXO3L/LF<br>devices. | 0.742 | | 0.702 | _ | UI | | f <sub>DATA</sub> | DDRX1 Input Data Speed | all sides | _ | 300 | _ | 250 | Mbps | | f <sub>DDRX1</sub> | DDRX1 SCLK Frequency | | _ | 150 | _ | 125 | MHz | | | RX1 Inputs with Clock and Data Centered<br>X.SCLK.Centered <sup>8, 9</sup> | I at Pin Using PCLK Pin fo | r Clock | Input – | | | | | t <sub>SU</sub> | Input Data Setup Before CLK | | 0.566 | _ | 0.560 | | ns | | t <sub>HO</sub> | Input Data Hold After CLK | All MachXO3L/LF | 0.778 | _ | 0.879 | _ | ns | | f <sub>DATA</sub> | DDRX1 Input Data Speed | devices,<br>all sides | _ | 300 | _ | | Mbps | | f <sub>DDRX1</sub> | DDRX1 SCLK Frequency | | _ | 150 | _ | 125 | MHz | | | RX2 Inputs with Clock and Data Aligned a | t Pin Using PCLK Pin for C | lock Inp | out – | | | | | t <sub>DVA</sub> | Input Data Valid After CLK | | _ | 0.316 | | 0.342 | UI | | t <sub>DVE</sub> | Input Data Hold After CLK | | 0.710 | _ | 0.675 | _ | UI | | f <sub>DATA</sub> | DDRX2 Serial Input Data Speed | MachXO3L/LF devices,<br>bottom side only | | 664 | | 554 | Mbps | | f <sub>DDRX2</sub> | DDRX2 ECLK Frequency | _ bottom side only | | 332 | | 277 | MHz | | f <sub>SCLK</sub> | SCLK Frequency | | _ | 166 | _ | 139 | MHz | | Generic DDI | RX2 Inputs with Clock and Data Centered X.ECLK.Centered <sup>8, 9</sup> | at Pin Using PCLK Pin for | Clock II | nput – | | | | | t <sub>SU</sub> | Input Data Setup Before CLK | | 0.233 | _ | 0.219 | _ | ns | | t <sub>HO</sub> | Input Data Hold After CLK | | 0.287 | _ | 0.287 | _ | ns | | f <sub>DATA</sub> | DDRX2 Serial Input Data Speed | MachXO3L/LF devices,<br>bottom side only | _ | 664 | _ | 554 | Mbps | | f <sub>DDRX2</sub> | DDRX2 ECLK Frequency | Dottom side only | _ | 332 | _ | 277 | MHz | | f <sub>SCLK</sub> | SCLK Frequency | | _ | 166 | _ | 139 | MHz | | Generic DDF | R4 Inputs with Clock and Data Aligned at P | in Using PCLK Pin for Cloc | k Input | – GDDR | X4_RX. | ECLK.A | ligned <sup>8</sup> | | t <sub>DVA</sub> | Input Data Valid After ECLK | | _ | 0.307 | _ | 0.320 | UI | | t <sub>DVE</sub> | Input Data Hold After ECLK | | 0.782 | _ | 0.699 | _ | UI | | f <sub>DATA</sub> | DDRX4 Serial Input Data Speed | MachXO3L/LF devices,<br>bottom side only | _ | 800 | _ | 630 | Mbps | | f <sub>DDRX4</sub> | DDRX4 ECLK Frequency | Dottom side omy | _ | 400 | _ | 315 | MHz | | f <sub>SCLK</sub> | SCLK Frequency | | _ | 100 | _ | 79 | MHz | | Generic DDF | R4 Inputs with Clock and Data Centered at F | Pin Using PCLK Pin for Cloc | k Input | - GDDR | X4_RX.E | CLK.Ce | ntered | | t <sub>SU</sub> | Input Data Setup Before ECLK | | 0.233 | _ | 0.219 | _ | ns | | t <sub>HO</sub> | Input Data Hold After ECLK | | 0.287 | _ | 0.287 | _ | ns | | f <sub>DATA</sub> | DDRX4 Serial Input Data Speed | MachXO3L/LF devices,<br>bottom side only | _ | 800 | _ | 630 | Mbps | | f <sub>DDRX4</sub> | DDRX4 ECLK Frequency | Dottom side only | _ | 400 | _ | 315 | MHz | | f <sub>SCLK</sub> | SCLK Frequency | | _ | 100 | _ | 79 | MHz | | | outs (GDDR71_RX.ECLK.7:1)9 | 1 | • | • | | | | | t <sub>DVA</sub> | Input Data Valid After ECLK | | _ | 0.290 | _ | 0.320 | UI | | t <sub>DVE</sub> | Input Data Hold After ECLK | | 0.739 | _ | 0.699 | _ | UI | | f <sub>DATA</sub> | DDR71 Serial Input Data Speed | MachXO3L/LF devices, | _ | 756 | _ | 630 | Mbps | | f <sub>DDR71</sub> | DDR71 ECLK Frequency | bottom side only | _ | 378 | _ | 315 | MHz | | f <sub>CLKIN</sub> | 7:1 Input Clock Frequency (SCLK) (minimum limited by PLL) | | _ | 108 | _ | 90 | MHz | Figure 3-6. Receiver GDDR71\_RX. Waveforms Figure 3-7. Transmitter GDDR71\_TX. Waveforms # NVCM/Flash Download Time<sup>1, 2</sup> | Symbol | Parameter | Device | Тур. | Units | |----------------------|--------------------------|----------------------------------|------|-------| | t <sub>REFRESH</sub> | POR to Device I/O Active | LCMXO3L/LF-640 | 1.9 | ms | | | | LCMXO3L/LF-1300 | 1.9 | ms | | | | LCMXO3L/LF-1300 256-Ball Package | 1.4 | ms | | | | LCMXO3L/LF-2100 | 1.4 | ms | | | | LCMXO3L/LF-2100 324-Ball Package | 2.4 | ms | | | | LCMXO3L/LF-4300 | 2.4 | ms | | | | LCMXO3L/LF-4300 400-Ball Package | 3.8 | ms | | | | LCMXO3L/LF-6900 | 3.8 | ms | | | | LCMXO3L/LF-9400C | 5.2 | ms | Assumes sysMEM EBR initialized to an all zero pattern if they are used. <sup>2.</sup> The NVCM/Flash download time is measured starting from the maximum voltage of POR trip point. # sysCONFIG Port Timing Specifications | Symbol | Parameter | | Min. | Max. | Units | |----------------------|-----------------------|---------------------------------------------------------|------|------|-------| | All Configuration Mo | des | | | | | | t <sub>PRGM</sub> | PROGRAMN low p | ulse accept | 55 | _ | ns | | t <sub>PRGMJ</sub> | PROGRAMN low p | ulse rejection | _ | 25 | ns | | t <sub>INITL</sub> | INITN low time | LCMXO3L/LF-640/<br>LCMXO3L/LF-1300 | _ | 55 | us | | | | LCMXO3L/LF-1300<br>256-Ball Package/<br>LCMXO3L/LF-2100 | _ | 70 | us | | | | LCMXO3L/LF-2100<br>324-Ball Package/<br>LCMXO3-4300 | _ | 105 | us | | | | LCMXO3L/LF-4300<br>400-Ball Package/<br>LCMXO3-6900 | _ | 130 | us | | | | LCMXO3L/LF-9400C | _ | 175 | us | | t <sub>DPPINIT</sub> | PROGRAMN low to | NITN low | _ | 150 | ns | | t <sub>DPPDONE</sub> | PROGRAMN low to | DONE low | _ | 150 | ns | | t <sub>IODISS</sub> | PROGRAMN low to | I/O disable | _ | 120 | ns | | Slave SPI | | | | • | • | | f <sub>MAX</sub> | CCLK clock frequer | ncy | _ | 66 | MHz | | t <sub>CCLKH</sub> | CCLK clock pulse v | vidth high | 7.5 | _ | ns | | t <sub>CCLKL</sub> | CCLK clock pulse v | vidth low | 7.5 | _ | ns | | t <sub>STSU</sub> | CCLK setup time | | 2 | _ | ns | | t <sub>STH</sub> | CCLK hold time | | 0 | _ | ns | | t <sub>STCO</sub> | CCLK falling edge t | to valid output | _ | 10 | ns | | t <sub>STOZ</sub> | CCLK falling edge t | o valid disable | _ | 10 | ns | | t <sub>STOV</sub> | CCLK falling edge t | to valid enable | _ | 10 | ns | | t <sub>SCS</sub> | Chip select high time | ne | 25 | _ | ns | | t <sub>SCSS</sub> | Chip select setup ti | me | 3 | _ | ns | | t <sub>SCSH</sub> | Chip select hold time | ne | 3 | _ | ns | | Master SPI | | | | | | | f <sub>MAX</sub> | MCLK clock freque | ncy | _ | 133 | MHz | | t <sub>MCLKH</sub> | MCLK clock pulse v | MCLK clock pulse width high | | | ns | | t <sub>MCLKL</sub> | MCLK clock pulse v | width low | 3.75 | _ | ns | | t <sub>STSU</sub> | MCLK setup time | | 5 | _ | ns | | t <sub>STH</sub> | MCLK hold time | | 1 | _ | ns | | t <sub>CSSPI</sub> | INITN high to chip s | select low | 100 | 200 | ns | | t <sub>MCLK</sub> | INITN high to first N | /ICLK edge | 0.75 | 1 | us | # **Pin Information Summary** | | MachXO3L/LF<br>-640 | | MachXO3 | L/LF-1300 | | |--------------------------------------------------------|---------------------|---------|-----------|-----------|----------| | | CSFBGA121 | WLCSP36 | CSFBGA121 | CSFBGA256 | CABGA256 | | General Purpose IO per Bank | | | | | | | Bank 0 | 24 | 15 | 24 | 50 | 50 | | Bank 1 | 26 | 0 | 26 | 52 | 52 | | Bank 2 | 26 | 9 | 26 | 52 | 52 | | Bank 3 | 24 | 4 | 24 | 16 | 16 | | Bank 4 | 0 | 0 | 0 | 16 | 16 | | Bank 5 | 0 | 0 | 0 | 20 | 20 | | Total General Purpose Single Ended IO | 100 | 28 | 100 | 206 | 206 | | Differential IO per Bank | • | | | | | | Bank 0 | 12 | 8 | 12 | 25 | 25 | | Bank 1 | 13 | 0 | 13 | 26 | 26 | | Bank 2 | 13 | 4 | 13 | 26 | 26 | | Bank 3 | 11 | 2 | 11 | 8 | 8 | | Bank 4 | 0 | 0 | 0 | 8 | 8 | | Bank 5 | 0 | 0 | 0 | 10 | 10 | | Total General Purpose Differential IO | 49 | 14 | 49 | 103 | 103 | | Dual Function IO | 33 | 25 | 33 | 33 | 33 | | Number 7:1 or 8:1 Gearboxes | • | | | | | | Number of 7:1 or 8:1 Output Gearbox Available (Bank 0) | 7 | 3 | 7 | 14 | 14 | | Number of 7:1 or 8:1 Input Gearbox Available (Bank 2) | 7 | 2 | 7 | 14 | 14 | | High-speed Differential Outputs | • | | • | 1 | | | Bank 0 | 7 | 3 | 7 | 14 | 14 | | VCCIO Pins | • | | • | 1 | | | Bank 0 | 1 | 1 | 1 | 4 | 4 | | Bank 1 | 1 | 0 | 1 | 3 | 4 | | Bank 2 | 1 | 1 | 1 | 4 | 4 | | Bank 3 | 3 | 1 | 3 | 2 | 1 | | Bank 4 | 0 | 0 | 0 | 2 | 2 | | Bank 5 | 0 | 0 | 0 | 2 | 1 | | vcc | 4 | 2 | 4 | 8 | 8 | | GND | 10 | 2 | 10 | 24 | 24 | | NC | 0 | 0 | 0 | 0 | 1 | | Reserved for Configuration | 1 | 1 | 1 | 1 | 1 | | Total Count of Bonded Pins | 121 | 36 | 121 | 256 | 256 | | | MachXO3L/LF-9400C | | | | | | |--------------------------------------------------------|-------------------|----------|----------|----------|--|--| | | CSFBGA256 | CABGA256 | CABGA400 | CABGA484 | | | | General Purpose IO per Bank | | | | l . | | | | Bank 0 | 50 | 50 | 83 | 95 | | | | Bank 1 | 52 | 52 | 84 | 96 | | | | Bank 2 | 52 | 52 | 84 | 96 | | | | Bank 3 | 16 | 16 | 28 | 36 | | | | Bank 4 | 16 | 16 | 24 | 24 | | | | Bank 5 | 20 | 20 | 32 | 36 | | | | Total General Purpose Single Ended IO | 206 | 206 | 335 | 383 | | | | Differential IO per Bank | | • | • | • | | | | Bank 0 | 25 | 25 | 42 | 48 | | | | Bank 1 | 26 | 26 | 42 | 48 | | | | Bank 2 | 26 | 26 | 42 | 48 | | | | Bank 3 | 8 | 8 | 14 | 18 | | | | Bank 4 | 8 | 8 | 12 | 12 | | | | Bank 5 | 10 | 10 | 16 | 18 | | | | Total General Purpose Differential IO | 103 | 103 | 168 | 192 | | | | Dual Function IO | 37 | 37 | 37 | 45 | | | | Number 7:1 or 8:1 Gearboxes | | | | • | | | | Number of 7:1 or 8:1 Output Gearbox Available (Bank 0) | 20 | 20 | 22 | 24 | | | | Number of 7:1 or 8:1 Input Gearbox Available (Bank 2) | 20 | 20 | 22 | 24 | | | | High-speed Differential Outputs | | • | • | • | | | | Bank 0 | 20 | 20 | 21 | 24 | | | | VCCIO Pins | | l | l | l | | | | Bank 0 | 4 | 4 | 5 | 9 | | | | Bank 1 | 3 | 4 | 5 | 9 | | | | Bank 2 | 4 | 4 | 5 | 9 | | | | Bank 3 | 2 | 1 | 2 | 3 | | | | Bank 4 | 2 | 2 | 2 | 3 | | | | Bank 5 | 2 | 1 | 2 | 3 | | | | vcc | 8 | 8 | 10 | 12 | | | | GND | 24 | 24 | 33 | 52 | | | | NC | 0 | 1 | 0 | 0 | | | | Reserved for Configuration | 1 | 1 | 1 | 1 | | | | Total Count of Bonded Pins | 256 | 256 | 400 | 484 | | | # MachXO3L Ultra Low Power Commercial and Industrial Grade Devices, Halogen Free (RoHS) Packaging | Part Number | LUTs | Supply Voltage | Speed | Package | Leads | Temp. | |----------------------|------|----------------|-------|---------------------|-------|-------| | LCMXO3L-640E-5MG121C | 640 | 1.2 V | 5 | Halogen-Free csfBGA | 121 | COM | | LCMXO3L-640E-6MG121C | 640 | 1.2 V | 6 | Halogen-Free csfBGA | 121 | COM | | LCMXO3L-640E-5MG121I | 640 | 1.2 V | 5 | Halogen-Free csfBGA | 121 | IND | | LCMXO3L-640E-6MG121I | 640 | 1.2 V | 6 | Halogen-Free csfBGA | 121 | IND | | Part Number | LUTs | Supply Voltage | Speed | Package | Leads | Temp. | |---------------------------|------|----------------|-------|---------------------|-------|-------| | LCMXO3L-1300E-5UWG36CTR | 1300 | 1.2 V | 5 | Halogen-Free WLCSP | 36 | COM | | LCMXO3L-1300E-5UWG36CTR50 | 1300 | 1.2 V | 5 | Halogen-Free WLCSP | 36 | COM | | LCMXO3L-1300E-5UWG36CTR1K | 1300 | 1.2 V | 5 | Halogen-Free WLCSP | 36 | COM | | LCMXO3L-1300E-5UWG36ITR | 1300 | 1.2 V | 5 | Halogen-Free WLCSP | 36 | IND | | LCMXO3L-1300E-5UWG36ITR50 | 1300 | 1.2 V | 5 | Halogen-Free WLCSP | 36 | IND | | LCMXO3L-1300E-5UWG36ITR1K | 1300 | 1.2 V | 5 | Halogen-Free WLCSP | 36 | IND | | LCMXO3L-1300E-5MG121C | 1300 | 1.2 V | 5 | Halogen-Free csfBGA | 121 | COM | | LCMXO3L-1300E-6MG121C | 1300 | 1.2 V | 6 | Halogen-Free csfBGA | 121 | COM | | LCMXO3L-1300E-5MG121I | 1300 | 1.2 V | 5 | Halogen-Free csfBGA | 121 | IND | | LCMXO3L-1300E-6MG121I | 1300 | 1.2 V | 6 | Halogen-Free csfBGA | 121 | IND | | LCMXO3L-1300E-5MG256C | 1300 | 1.2 V | 5 | Halogen-Free csfBGA | 256 | COM | | LCMXO3L-1300E-6MG256C | 1300 | 1.2 V | 6 | Halogen-Free csfBGA | 256 | COM | | LCMXO3L-1300E-5MG256I | 1300 | 1.2 V | 5 | Halogen-Free csfBGA | 256 | IND | | LCMXO3L-1300E-6MG256I | 1300 | 1.2 V | 6 | Halogen-Free csfBGA | 256 | IND | | LCMXO3L-1300C-5BG256C | 1300 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 256 | COM | | LCMXO3L-1300C-6BG256C | 1300 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 256 | COM | | LCMXO3L-1300C-5BG256I | 1300 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 256 | IND | | LCMXO3L-1300C-6BG256I | 1300 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 256 | IND | | Part Number | LUTs | Supply Voltage | Speed | Package | Leads | Temp. | |---------------------------|------|----------------|-------|---------------------|-------|-------| | LCMXO3L-2100E-5UWG49CTR | 2100 | 1.2 V | 5 | Halogen-Free WLCSP | 49 | COM | | LCMXO3L-2100E-5UWG49CTR50 | 2100 | 1.2 V | 5 | Halogen-Free WLCSP | 49 | COM | | LCMXO3L-2100E-5UWG49CTR1K | 2100 | 1.2 V | 5 | Halogen-Free WLCSP | 49 | COM | | LCMXO3L-2100E-5UWG49ITR | 2100 | 1.2 V | 5 | Halogen-Free WLCSP | 49 | IND | | LCMXO3L-2100E-5UWG49ITR50 | 2100 | 1.2 V | 5 | Halogen-Free WLCSP | 49 | IND | | LCMXO3L-2100E-5UWG49ITR1K | 2100 | 1.2 V | 5 | Halogen-Free WLCSP | 49 | IND | | LCMXO3L-2100E-5MG121C | 2100 | 1.2 V | 5 | Halogen-Free csfBGA | 121 | COM | | LCMXO3L-2100E-6MG121C | 2100 | 1.2 V | 6 | Halogen-Free csfBGA | 121 | COM | | LCMXO3L-2100E-5MG121I | 2100 | 1.2 V | 5 | Halogen-Free csfBGA | 121 | IND | | LCMXO3L-2100E-6MG121I | 2100 | 1.2 V | 6 | Halogen-Free csfBGA | 121 | IND | | LCMXO3L-2100E-5MG256C | 2100 | 1.2 V | 5 | Halogen-Free csfBGA | 256 | COM | | LCMXO3L-2100E-6MG256C | 2100 | 1.2 V | 6 | Halogen-Free csfBGA | 256 | COM | | LCMXO3L-2100E-5MG256I | 2100 | 1.2 V | 5 | Halogen-Free csfBGA | 256 | IND | | LCMXO3L-2100E-6MG256I | 2100 | 1.2 V | 6 | Halogen-Free csfBGA | 256 | IND | | LCMXO3L-2100E-5MG324C | 2100 | 1.2 V | 5 | Halogen-Free csfBGA | 324 | COM | | LCMXO3L-2100E-6MG324C | 2100 | 1.2 V | 6 | Halogen-Free csfBGA | 324 | COM | | LCMXO3L-2100E-5MG324I | 2100 | 1.2 V | 5 | Halogen-Free csfBGA | 324 | IND | | Date | Version | Section | Change Summary | |----------------|---------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | September 2015 | 1.5 | DC and Switching<br>Characteristics | Updated the MIPI D-PHY Emulation section. Revised Table 3-5, MIPI D-PHY Output DC Conditions. — Revised RL Typ. value. — Revised RH description and values. | | | | | Updated the Maximum sysIO Buffer Performance section. Revised MIPI Max. Speed value. | | | | | Updated the MachXO3L/LF External Switching Characteristics – C/E Devices section. Added footnotes 14 and 15. | | August 2015 | 1.4 | Architecture | Updated the Device Configuration section. Added JTAGENB to TAP dual purpose pins. | | | | Ordering Information | Updated the top side markings section to indicate the use of LMXO3LF for the LCMXO3LF device. | | March 2015 | 1.3 | All | General update. Added MachXO3LF devices. | | October 2014 | 1.2 | Introduction | Updated Table 1-1, MachXO3L Family Selection Guide. Revised XO3L-2100 and XO3L-4300 IO for 324-ball csfBGA package. | | | | Architecture | Updated the Dual Boot section. Corrected information on where the primary bitstream and the golden image must reside. | | | | Pinout Information | Updated the Pin Information Summary section. | | | | | Changed General Purpose IO Bank 5 values for MachXO3L-2100 and MachXO3L-4300 CSFBGA 324 package. | | | | | Changed Number 7:1 or 8:1 Gearboxes for MachXO3L-640 and MachXO3L-1300. | | | | | Removed DQS Groups (Bank 1) section. | | | | | Changed VCCIO Pins Bank 1 values for MachXO3L-1300, MachXO3L-2100, MachXO3L-4300 and MachXO3L-6900 CSFBGA 256 package. | | | | | Changed GND values for MachXO3L-1300, MachXO3L-2100, MachXO3L-4300 and MachXO3L-6900 CSFBGA 256 package. | | | | | Changed NC values for MachXO3L-2100 and MachXO3L-4300 CSF-BGA 324 package. | | | | DC and Switching<br>Characteristics | Updated the BLVDS section. Changed output impedance nominal values in Table 3-2, BLVDS DC Condition. | | | | | Updated the LVPECL section. Changed output impedance nominal value in Table 3-3, LVPECL DC Condition. | | | | | Updated the sysCONFIG Port Timing Specifications section. Updated INITN low time values. | | July 2014 | 1.1 | DC and Switching<br>Characteristics | Updated the Static Supply Current – C/E Devices section. Added devices. | | | | | Updated the Programming and Erase Supply Current – C/E Device section. Added devices. | | | | | Updated the sysIO Single-Ended DC Electrical Characteristics section. Revised footnote 4. | | | | | Added the NVCM Download Time section. | | | | | Updated the Typical Building Block Function Performance – C/E Devices section. Added information to footnote. | | | | Pinout Information | Updated the Pin Information Summary section. | | | | Ordering Information | Updated the MachXO3L Part Number Description section. Added packages. | | | | | Updated the Ordering Information section. General update. |