# E • Mathice Semiconductor Corporation - <u>LCMXO3LF-2100E-5UWG49ITR Datasheet</u>



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| 2014110                        |                                                                                     |
|--------------------------------|-------------------------------------------------------------------------------------|
| Product Status                 | Active                                                                              |
| Number of LABs/CLBs            | 264                                                                                 |
| Number of Logic Elements/Cells | 2112                                                                                |
| Total RAM Bits                 | 75776                                                                               |
| Number of I/O                  | 38                                                                                  |
| Number of Gates                | -                                                                                   |
| Voltage - Supply               | 1.14V ~ 1.26V                                                                       |
| Mounting Type                  | Surface Mount                                                                       |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                                  |
| Package / Case                 | 49-UFBGA, WLCSP                                                                     |
| Supplier Device Package        | 49-WLCSP (3.11x3.19)                                                                |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo3lf-2100e-5uwg49itr |
|                                |                                                                                     |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



and oscillators dynamically. These features help manage static and dynamic power consumption resulting in low static power for all members of the family.

The MachXO3L/LF devices are available in two versions C and E with two speed grades: -5 and -6, with -6 being the fastest. C devices have an internal linear voltage regulator which supports external VCC supply voltages of 3.3 V or 2.5 V. E devices only accept 1.2 V as the external VCC supply voltage. With the exception of power supply voltage both C and E are functionally compatible with each other.

The MachXO3L/LF PLDs are available in a broad range of advanced halogen-free packages ranging from the space saving 2.5 x 2.5 mm WLCSP to the 19 x 19 mm caBGA. MachXO3L/LF devices support density migration within the same package. Table 1-1 shows the LUT densities, package and I/O options, along with other key parameters.

The MachXO3L/LF devices offer enhanced I/O features such as drive strength control, slew rate control, PCI compatibility, bus-keeper latches, pull-up resistors, pull-down resistors, open drain outputs and hot socketing. Pull-up, pull-down and bus-keeper features are controllable on a "per-pin" basis.

A user-programmable internal oscillator is included in MachXO3L/LF devices. The clock output from this oscillator may be divided by the timer/counter for use as clock input in functions such as LED control, key-board scanner and similar state machines.

The MachXO3L/LF devices also provide flexible, reliable and secure configuration from on-chip NVCM/Flash. These devices can also configure themselves from external SPI Flash or be configured by an external master through the JTAG test access port or through the I<sup>2</sup>C port. Additionally, MachXO3L/LF devices support dual-boot capability (using external Flash memory) and remote field upgrade (TransFR) capability.

Lattice provides a variety of design tools that allow complex designs to be efficiently implemented using the MachXO3L/LF family of devices. Popular logic synthesis tools provide synthesis library support for MachXO3L/LF. Lattice design tools use the synthesis tool output along with the user-specified preferences and constraints to place and route the design in the MachXO3L/LF device. These tools extract the timing from the routing and back-annotate it into the design for timing verification.

Lattice provides many pre-engineered IP (Intellectual Property) LatticeCORE<sup>™</sup> modules, including a number of reference designs licensed free of charge, optimized for the MachXO3L/LF PLD family. By using these configurable soft core IP cores as standardized blocks, users are free to concentrate on the unique aspects of their design, increasing their productivity.



### Figure 2-4. Slice Diagram



For Slices 0 and 1, memory control signals are generated from Slice 2 as follows:

- WCK is CLK
   WRE is from LSR
- DI[3:2] for Slice 1 and DI[1:0] for Slice 0 data from Slice 2
- WAD [A:D] is a 4-bit address from slice 2 LUT input

 Table 2-2. Slice Signal Descriptions

| Function | Туре             | Signal Names   | Description                                                          |
|----------|------------------|----------------|----------------------------------------------------------------------|
| Input    | Data signal      | A0, B0, C0, D0 | Inputs to LUT4                                                       |
| Input    | Data signal      | A1, B1, C1, D1 | Inputs to LUT4                                                       |
| Input    | Multi-purpose    | M0/M1          | Multi-purpose input                                                  |
| Input    | Control signal   | CE             | Clock enable                                                         |
| Input    | Control signal   | LSR            | Local set/reset                                                      |
| Input    | Control signal   | CLK            | System clock                                                         |
| Input    | Inter-PFU signal | FCIN           | Fast carry in <sup>1</sup>                                           |
| Output   | Data signals     | F0, F1         | LUT4 output register bypass signals                                  |
| Output   | Data signals     | Q0, Q1         | Register outputs                                                     |
| Output   | Data signals     | OFX0           | Output of a LUT5 MUX                                                 |
| Output   | Data signals     | OFX1           | Output of a LUT6, LUT7, LUT8 <sup>2</sup> MUX depending on the slice |
| Output   | Inter-PFU signal | FCO            | Fast carry out <sup>1</sup>                                          |

1. See Figure 2-3 for connection details.

2. Requires two PFUs.



### Figure 2-5. Primary Clocks for MachXO3L/LF Devices



Eight secondary high fanout nets are generated from eight 8:1 muxes as shown in Figure 2-6. One of the eight inputs to the secondary high fanout net input mux comes from dual function clock pins and the remaining seven come from internal routing. The maximum frequency for the secondary clock network is shown in MachXO3L/LF External Switching Characteristics table.



### Figure 2-8. sysMEM Memory Primitives





state. The RPRST signal is used to reset the read pointer. The purpose of this reset is to retransmit the data that is in the FIFO. In these applications it is important to keep careful track of when a packet is written into or read from the FIFO.

#### Memory Core Reset

The memory core contains data output latches for ports A and B. These are simple latches that can be reset synchronously or asynchronously. RSTA and RSTB are local signals, which reset the output latches associated with port A and port B respectively. The Global Reset (GSRN) signal resets both ports. The output data latches and associated resets for both ports are as shown in Figure 2-9.

#### Figure 2-9. Memory Core Reset



For further information on the sysMEM EBR block, please refer to TN1290, Memory Usage Guide for MachXO3 Devices.

#### EBR Asynchronous Reset

EBR asynchronous reset or GSR (if used) can only be applied if all clock enables are low for a clock cycle before the reset is applied and released a clock cycle after the reset is released, as shown in Figure 2-10. The GSR input to the EBR is always asynchronous.

#### Figure 2-10. EBR Asynchronous Reset (Including GSR) Timing Diagram

| Reset |  |
|-------|--|
| Clock |  |
| Clock |  |

If all clock enables remain enabled, the EBR asynchronous reset or GSR may only be applied and released after the EBR read and write clock inputs are in a steady state condition for a minimum of 1/f<sub>MAX</sub> (EBR clock). The reset release must adhere to the EBR synchronous reset setup time before the next active read or write clock edge.



Figure 2-11. Group of Four Programmable I/O Cells





### **Output Register Block**

The output register block registers signals from the core of the device before they are passed to the sysIO buffers.

### Left, Top, Bottom Edges

In SDR mode, D0 feeds one of the flip-flops that then feeds the output. The flip-flop can be configured as a D-type register or latch.

In DDR generic mode, D0 and D1 inputs are fed into registers on the positive edge of the clock. At the next falling edge the registered D1 input is registered into the register Q1. A multiplexer running off the same clock is used to switch the mux between the outputs of registers Q0 and Q1 that will then feed the output.

Figure 2-12 shows the output register block on the left, top and bottom edges.

Figure 2-12. MachXO3L/LF Output Register Block Diagram (PIO on the Left, Top and Bottom Edges)



### Tri-state Register Block

The tri-state register block registers tri-state control signals from the core of the device before they are passed to the sysIO buffers. The block contains a register for SDR operation. In SDR, TD input feeds one of the flip-flops that then feeds the output.



### Figure 2-18. PC Core Block Diagram



Table 2-14 describes the signals interfacing with the I<sup>2</sup>C cores.

 Table 2-14. PC Core Signal Description

| Signal Name | I/O            | Description                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| i2c_scl     | Bi-directional | Bi-directional clock line of the I <sup>2</sup> C core. The signal is an output if the I <sup>2</sup> C core is in master mode. The signal is an input if the I <sup>2</sup> C core is in slave mode. MUST be routed directly to the pre-assigned I/O of the chip. Refer to the Pinout Information section of this document for detailed pad and pin locations of I <sup>2</sup> C ports in each MachXO3L/LF device.                |
| i2c_sda     | Bi-directional | Bi-directional data line of the I <sup>2</sup> C core. The signal is an output when data is transmitted from the I <sup>2</sup> C core. The signal is an input when data is received into the I <sup>2</sup> C core. MUST be routed directly to the pre-assigned I/O of the chip. Refer to the Pinout Information section of this document for detailed pad and pin locations of I <sup>2</sup> C ports in each MachXO3L/LF device. |
| i2c_irqo    | Output         | Interrupt request output signal of the I <sup>2</sup> C core. The intended usage of this signal is for it to be connected to the WISHBONE master controller (i.e. a microcontroller or state machine) and request an interrupt when a specific condition is met. These conditions are described with the I <sup>2</sup> C register definitions.                                                                                     |
| cfg_wake    | Output         | Wake-up signal – To be connected only to the power module of the MachXO3L/LF device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, $I^2C$ Tab.                                                                                                                                                                                                                                         |
| cfg_stdby   | Output         | Stand-by signal – To be connected only to the power module of the MachXO3L/LF device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, $I^2C$ Tab.                                                                                                                                                                                                                                        |

### Hardened SPI IP Core

Every MachXO3L/LF device has a hard SPI IP core that can be configured as a SPI master or slave. When the IP core is configured as a master it will be able to control other SPI enabled chips connected to the SPI bus. When the core is configured as the slave, the device will be able to interface to an external SPI master. The SPI IP core on MachXO3L/LF devices supports the following functions:

- Configurable Master and Slave modes
- Full-Duplex data transfer
- Mode fault error flag with CPU interrupt capability
- Double-buffered data register
- Serial clock with programmable polarity and phase
- LSB First or MSB First Data Transfer
- Interface to custom logic through 8-bit WISHBONE interface



# Power-On-Reset Voltage Levels<sup>1, 2, 3, 4, 5</sup>

| Symbol                  | Parameter                                                                                            | Min. | Тур. | Max. | Units |
|-------------------------|------------------------------------------------------------------------------------------------------|------|------|------|-------|
| V <sub>PORUP</sub>      | Power-On-Reset ramp up trip point (band gap based circuit monitoring $V_{CCINT}$ and $V_{CCIO0})$    | 0.9  | _    | 1.06 | V     |
| V <sub>PORUPEXT</sub>   | Power-On-Reset ramp up trip point (band gap based circuit monitoring external $V_{CC}$ power supply) | 1.5  | _    | 2.1  | V     |
| V <sub>PORDNBG</sub>    | Power-On-Reset ramp down trip point (band gap based circuit monitoring $V_{\mbox{CCINT}})$           | 0.75 | _    | 0.93 | V     |
| V <sub>PORDNBGEXT</sub> | Power-On-Reset ramp down trip point (band gap based circuit monitoring $V_{CC})$                     | 0.98 | _    | 1.33 | V     |
| V <sub>PORDNSRAM</sub>  | Power-On-Reset ramp down trip point (SRAM based circuit monitoring $V_{CCINT}$ )                     | _    | 0.6  | _    | V     |
| VPORDNSRAMEXT           | Power-On-Reset ramp down trip point (SRAM based circuit monitoring $V_{CC}$ )                        | _    | 0.96 | _    | V     |

1. These POR trip points are only provided for guidance. Device operation is only characterized for power supply voltages specified under recommended operating conditions.

2. For devices without voltage regulators V<sub>CCINT</sub> is the same as the V<sub>CC</sub> supply voltage. For devices with voltage regulators, V<sub>CCINT</sub> is regulated from the V<sub>CC</sub> supply voltage.

3. Note that V<sub>PORUP</sub> (min.) and V<sub>PORDNBG</sub> (max.) are in different process corners. For any given process corner V<sub>PORDNBG</sub> (max.) is always 12.0 mV below V<sub>PORUP</sub> (min.).

4. V<sub>PORUPEXT</sub> is for C devices only. In these devices a separate POR circuit monitors the external V<sub>CC</sub> power supply.

5. V<sub>CCIO0</sub> does not have a Power-On-Reset ramp down trip point. V<sub>CCIO0</sub> must remain within the Recommended Operating Conditions to ensure proper operation.

### Hot Socketing Specifications<sup>1, 2, 3</sup>

| Symbol          | Parameter                    | Condition                   | Max.    | Units |
|-----------------|------------------------------|-----------------------------|---------|-------|
| I <sub>DK</sub> | Input or I/O leakage Current | $0 < V_{IN} < V_{IH}$ (MAX) | +/-1000 | μΑ    |

1. Insensitive to sequence of  $V_{CC}$  and  $V_{CCIO}$ . However, assumes monotonic rise/fall rates for  $V_{CC}$  and  $V_{CCIO}$ .

2.  $0 < V_{CC} < V_{CC}$  (MAX),  $0 < V_{CCIO} < V_{CCIO}$  (MAX).

3. I<sub>DK</sub> is additive to I<sub>PU</sub>, I<sub>PD</sub> or I<sub>BH</sub>.

### **ESD** Performance

Please refer to the MachXO2 Product Family Qualification Summary for complete qualification data, including ESD performance.



### **DC Electrical Characteristics**

| Parameter                                   | Condition                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Min.                                                    | Тур.                                                    | Max.                                                    | Units                                                   |
|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|
|                                             | Clamp OFF and $V_{CCIO} < V_{IN} < V_{IH}$ (MAX)                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                         | _                                                       | +175                                                    | μA                                                      |
|                                             | Clamp OFF and $V_{IN} = V_{CCIO}$                                                                                                                                                                                                                                                                                                                                                                                                                                     | -10                                                     | _                                                       | 10                                                      | μA                                                      |
| Input or I/O Leakage                        | Clamp OFF and $V_{CCIO}$ - 0.97 V < V <sub>IN</sub> < V <sub>CCIO</sub>                                                                                                                                                                                                                                                                                                                                                                                               | -175                                                    |                                                         | —                                                       | μΑ                                                      |
|                                             | Clamp OFF and 0 V < $V_{IN}$ < $V_{CCIO}$ - 0.97 V                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                         | _                                                       | 10                                                      | μA                                                      |
|                                             | Clamp OFF and V <sub>IN</sub> = GND                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                         | _                                                       | 10                                                      | μA                                                      |
|                                             | Clamp ON and 0 V < V <sub>IN</sub> < V <sub>CCIO</sub>                                                                                                                                                                                                                                                                                                                                                                                                                |                                                         | _                                                       | 10                                                      | μA                                                      |
| I/O Active Pull-up Current                  | 0 < V <sub>IN</sub> < 0.7 V <sub>CCIO</sub>                                                                                                                                                                                                                                                                                                                                                                                                                           | -30                                                     |                                                         | -309                                                    | μA                                                      |
| I/O Active Pull-down<br>Current             | V <sub>IL</sub> (MAX) < V <sub>IN</sub> < V <sub>CCIO</sub>                                                                                                                                                                                                                                                                                                                                                                                                           | 30                                                      |                                                         | 305                                                     | μA                                                      |
| Bus Hold Low sustaining<br>current          | $V_{IN} = V_{IL} (MAX)$                                                                                                                                                                                                                                                                                                                                                                                                                                               | 30                                                      |                                                         | —                                                       | μA                                                      |
| Bus Hold High sustaining<br>current         | V <sub>IN</sub> = 0.7V <sub>CCIO</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                | -30                                                     | _                                                       | _                                                       | μΑ                                                      |
| Bus Hold Low Overdrive<br>current           | $0 \leq V_{IN} \leq V_{CCIO}$                                                                                                                                                                                                                                                                                                                                                                                                                                         | _                                                       | _                                                       | 305                                                     | μΑ                                                      |
| Bus Hold High Overdrive<br>current          | $0 \le V_{IN} \le V_{CCIO}$                                                                                                                                                                                                                                                                                                                                                                                                                                           | _                                                       | _                                                       | -309                                                    | μA                                                      |
| Bus Hold Trip Points                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | V <sub>IL</sub><br>(MAX)                                | _                                                       | V <sub>IH</sub><br>(MIN)                                | V                                                       |
| I/O Capacitance <sup>2</sup>                | $V_{CCIO} = 3.3 V, 2.5 V, 1.8 V, 1.5 V, 1.2 V, V_{CC} = Typ., V_{IO} = 0 to V_{IH} (MAX)$                                                                                                                                                                                                                                                                                                                                                                             | 3                                                       | 5                                                       | 9                                                       | pf                                                      |
| Dedicated Input<br>Capacitance <sup>2</sup> | $V_{CCIO} = 3.3 V, 2.5 V, 1.8 V, 1.5 V, 1.2 V, V_{CC} = Typ., V_{IO} = 0 to V_{IH} (MAX)$                                                                                                                                                                                                                                                                                                                                                                             | 3                                                       | 5.5                                                     | 7                                                       | pf                                                      |
|                                             | V <sub>CCIO</sub> = 3.3 V, Hysteresis = Large                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                         | 450                                                     |                                                         | mV                                                      |
|                                             | V <sub>CCIO</sub> = 2.5 V, Hysteresis = Large                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                         | 250                                                     |                                                         | mV                                                      |
|                                             | V <sub>CCIO</sub> = 1.8 V, Hysteresis = Large                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                         | 125                                                     |                                                         | mV                                                      |
| Hysteresis for Schmitt                      | V <sub>CCIO</sub> = 1.5 V, Hysteresis = Large                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                         | 100                                                     |                                                         | mV                                                      |
| Trigger Inputs⁵                             | V <sub>CCIO</sub> = 3.3 V, Hysteresis = Small                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                         | 250                                                     |                                                         | mV                                                      |
|                                             | V <sub>CCIO</sub> = 2.5 V, Hysteresis = Small                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                         | 150                                                     |                                                         | mV                                                      |
|                                             | V <sub>CCIO</sub> = 1.8 V, Hysteresis = Small                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                         | 60                                                      |                                                         | mV                                                      |
|                                             | V <sub>CCIO</sub> = 1.5 V, Hysteresis = Small                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                         | 40                                                      |                                                         | mV                                                      |
|                                             | Input or I/O Leakage         I/O Active Pull-up Current         I/O Active Pull-down         Current         Bus Hold Low sustaining         current         Bus Hold Low sustaining         current         Bus Hold Low Overdrive         current         Bus Hold Low Overdrive         current         Bus Hold High Overdrive         current         Bus Hold Trip Points         I/O Capacitance <sup>2</sup> Dedicated Input         Capacitance <sup>2</sup> | $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$ | $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$ | $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$ | $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$ |

1. Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output driver tri-stated. It is not measured with the output driver active. Bus maintenance circuits are disabled.

2. T<sub>A</sub> 25 °C, f = 1.0 MHz.

3. Please refer to V<sub>IL</sub> and V<sub>IH</sub> in the sysIO Single-Ended DC Electrical Characteristics table of this document.

 When V<sub>IH</sub> is higher than V<sub>CCIO</sub>, a transient current typically of 30 ns in duration or less with a peak current of 6mA can occur on the high-tolow transition. For true LVDS output pins in MachXO3L/LF devices, V<sub>IH</sub> must be less than or equal to V<sub>CCIO</sub>.

5. With bus keeper circuit turned on. For more details, refer to TN1280, MachXO3 sysIO Usage Guide.



# Static Supply Current – C/E Devices<sup>1, 2, 3, 6</sup>

| Symbol          | Parameter                                       | Device                            | Typ.⁴ | Units |
|-----------------|-------------------------------------------------|-----------------------------------|-------|-------|
| I <sub>CC</sub> | Core Power Supply                               | LCMXO3L/LF-1300C 256 Ball Package | 4.8   | mA    |
|                 |                                                 | LCMXO3L/LF-2100C                  | 4.8   | mA    |
|                 |                                                 | LCMXO3L/LF-2100C 324 Ball Package | 8.45  | mA    |
|                 |                                                 | LCMXO3L/LF-4300C                  | 8.45  | mA    |
|                 |                                                 | LCMXO3L/LF-4300C 400 Ball Package | 12.87 | mA    |
|                 |                                                 | LCMXO3L/LF-6900C7                 | 12.87 | mA    |
|                 |                                                 | LCMXO3L/LF-9400C7                 | 17.86 | mA    |
|                 |                                                 | LCMXO3L/LF-640E                   | 1.00  | mA    |
|                 |                                                 | LCMXO3L/LF-1300E                  | 1.00  | mA    |
|                 |                                                 | LCMXO3L/LF-1300E 256 Ball Package | 1.39  | mA    |
|                 |                                                 | LCMXO3L/LF-2100E                  | 1.39  | mA    |
|                 |                                                 | LCMXO3L/LF-2100E 324 Ball Package | 2.55  | mA    |
|                 |                                                 | LCMXO3L/LF-4300E                  | 2.55  | mA    |
|                 |                                                 | LCMXO3L/LF-6900E                  | 4.06  | mA    |
|                 |                                                 | LCMXO3L/LF-9400E                  | 5.66  | mA    |
| ICCIO           | Bank Power Supply <sup>5</sup><br>VCCIO = 2.5 V | All devices                       | 0     | mA    |

1. For further information on supply current, please refer to TN1289, Power Estimation and Management for MachXO3 Devices.

2. Assumes blank pattern with the following characteristics: all outputs are tri-stated, all inputs are configured as LVCMOS and held at V<sub>CCIO</sub> or GND, on-chip oscillator is off, on-chip PLL is off.

3. Frequency = 0 MHz.

4.  $T_J = 25$  °C, power supplies at nominal voltage.

5. Does not include pull-up/pull-down.

6. To determine the MachXO3L/LF peak start-up current data, use the Power Calculator tool.

7. Determination of safe ambient operating conditions requires use of the Diamond Power Calculator tool.



### MIPI D-PHY Emulation

MachXO3L/LF devices can support MIPI D-PHY unidirectional HS (High Speed) and bidirectional LP (Low Power) inputs and outputs via emulation. In conjunction with external resistors High Speed IOs use the LVDS25E buffer and Low Power IOs use the LVCMOS buffers. The scheme shown in Figure 3-4 is one possible solution for MIPI D-PHY Receiver implementation. The scheme shown in Figure 3-5 is one possible solution for MIPI D-PHY Transmitter implementation.

### Figure 3-4. MIPI D-PHY Input Using External Resistors



Table 3-4. MIPI DC Conditions<sup>1</sup>

|                | Description                                          | Min. | Тур. | Max. | Units |
|----------------|------------------------------------------------------|------|------|------|-------|
| Receiver       |                                                      | 1    | 1    | 1    |       |
| External Termi | nation                                               |      |      |      |       |
| RT             | 1% external resistor with VCCIO=2.5 V                |      | 50   |      | Ohms  |
|                | 1% external resistor with VCCIO=3.3 V                |      | 50   | _    | Ohms  |
| High Speed     |                                                      |      |      |      |       |
| VCCIO          | VCCIO of the Bank with LVDS Emulated input<br>buffer | _    | 2.5  | _    | V     |
|                | VCCIO of the Bank with LVDS Emulated input<br>buffer | —    | 3.3  | —    | V     |
| VCMRX          | Common-mode voltage HS receive mode                  | 150  | 200  | 250  | mV    |
| VIDTH          | Differential input high threshold                    |      |      | 100  | mV    |
| VIDTL          | Differential input low threshold                     | -100 |      | _    | mV    |
| VIHHS          | Single-ended input high voltage                      | _    |      | 300  | mV    |
| VILHS          | Single-ended input low voltage                       | 100  | _    | —    | mV    |
| ZID            | Differential input impedance                         | 80   | 100  | 120  | Ohms  |



## Maximum sysIO Buffer Performance

| I/O Standard | Max. Speed | Units |
|--------------|------------|-------|
| MIPI         | 450        | MHz   |
| LVDS25       | 400        | MHz   |
| LVDS25E      | 150        | MHz   |
| BLVDS25      | 150        | MHz   |
| BLVDS25E     | 150        | MHz   |
| MLVDS25      | 150        | MHz   |
| MLVDS25E     | 150        | MHz   |
| LVPECL33     | 150        | MHz   |
| LVPECL33E    | 150        | MHz   |
| LVTTL33      | 150        | MHz   |
| LVTTL33D     | 150        | MHz   |
| LVCMOS33     | 150        | MHz   |
| LVCMOS33D    | 150        | MHz   |
| LVCMOS25     | 150        | MHz   |
| LVCMOS25D    | 150        | MHz   |
| LVCMOS18     | 150        | MHz   |
| LVCMOS18D    | 150        | MHz   |
| LVCMOS15     | 150        | MHz   |
| LVCMOS15D    | 150        | MHz   |
| LVCMOS12     | 91         | MHz   |
| LVCMOS12D    | 91         | MHz   |



### sysCLOCK PLL Timing

| Parameter                       | Descriptions                                         | Conditions                              | Min.   | Max.  | Units      |
|---------------------------------|------------------------------------------------------|-----------------------------------------|--------|-------|------------|
| :<br>IN                         | Input Clock Frequency (CLKI, CLKFB)                  |                                         | 7      | 400   | MHz        |
| OUT                             | Output Clock Frequency (CLKOP, CLKOS, CLKOS2)        |                                         | 1.5625 | 400   | MHz        |
| OUT2                            | Output Frequency (CLKOS3 cascaded from CLKOS2)       |                                         | 0.0122 | 400   | MHz        |
| fvco                            | PLL VCO Frequency                                    |                                         | 200    | 800   | MHz        |
| PFD                             | Phase Detector Input Frequency                       |                                         | 7      | 400   | MHz        |
| AC Characteri                   | istics                                               | •                                       |        |       |            |
| <sup>t</sup> dt                 | Output Clock Duty Cycle                              | Without duty trim selected <sup>3</sup> | 45     | 55    | %          |
| DT_TRIM <sup>7</sup>            | Edge Duty Trim Accuracy                              |                                         | -75    | 75    | %          |
| t <sub>PH</sub> <sup>4</sup>    | Output Phase Accuracy                                |                                         | -6     | 6     | %          |
|                                 | Outrast Clask Daviad Littar                          | f <sub>OUT</sub> > 100 MHz              | —      | 150   | ps p-p     |
|                                 | Output Clock Period Jitter                           | f <sub>OUT</sub> < 100 MHz              | —      | 0.007 | UIPP       |
|                                 | Output Clask Cycle to sycle litter                   | f <sub>OUT</sub> > 100 MHz              | —      | 180   | ps p-p     |
|                                 | Output Clock Cycle-to-cycle Jitter                   | f <sub>OUT</sub> < 100 MHz              | —      | 0.009 | UIPP       |
| 1.8                             | Output Clock Phase Jitter                            | f <sub>PFD</sub> > 100 MHz              | —      | 160   | ps p-p     |
| OPJIT <sup>1, 8</sup>           |                                                      | f <sub>PFD</sub> < 100 MHz              | —      | 0.011 | UIPP       |
|                                 | Output Clock Period Jitter (Fractional-N)            | f <sub>OUT</sub> > 100 MHz              | —      | 230   | ps p-p     |
|                                 |                                                      | f <sub>OUT</sub> < 100 MHz              | —      | 0.12  | UIPP       |
|                                 | Output Clock Cycle-to-cycle Jitter<br>(Fractional-N) | f <sub>OUT</sub> > 100 MHz              | —      | 230   | ps p-p     |
|                                 |                                                      | f <sub>OUT</sub> < 100 MHz              | —      | 0.12  | UIPP       |
| t <sub>SPO</sub>                | Static Phase Offset                                  | Divider ratio = integer                 | -120   | 120   | ps         |
| t <sub>W</sub>                  | Output Clock Pulse Width                             | At 90% or 10% <sup>3</sup>              | 0.9    | _     | ns         |
| LOCK <sup>2, 5</sup>            | PLL Lock-in Time                                     |                                         | —      | 15    | ms         |
| UNLOCK                          | PLL Unlock Time                                      |                                         | —      | 50    | ns         |
|                                 | Innut Clask Davied Litter                            | f <sub>PFD</sub> ≥ 20 MHz               | —      | 1,000 | ps p-p     |
| <sup>t</sup> IPJIT <sup>6</sup> | Input Clock Period Jitter                            | f <sub>PFD</sub> < 20 MHz               | —      | 0.02  | UIPP       |
| thi                             | Input Clock High Time                                | 90% to 90%                              | 0.5    | —     | ns         |
| t <sub>LO</sub>                 | Input Clock Low Time                                 | 10% to 10%                              | 0.5    | —     | ns         |
| STABLE <sup>5</sup>             | STANDBY High to PLL Stable                           |                                         | —      | 15    | ms         |
| RST                             | RST/RESETM Pulse Width                               |                                         | 1      | —     | ns         |
| RSTREC                          | RST Recovery Time                                    |                                         | 1      | —     | ns         |
| RST_DIV                         | RESETC/D Pulse Width                                 |                                         | 10     | —     | ns         |
| t <sub>RSTREC_DIV</sub>         | RESETC/D Recovery Time                               |                                         | 1      | _     | ns         |
| ROTATE-SETUP                    | PHASESTEP Setup Time                                 |                                         | 10     |       | ns         |
| t <sub>ROTATE_WD</sub>          | PHASESTEP Pulse Width                                |                                         | 4      | _     | VCO Cycles |

### **Over Recommended Operating Conditions**

1. Period jitter sample is taken over 10,000 samples of the primary PLL output with a clean reference clock. Cycle-to-cycle jitter is taken over 1000 cycles. Phase jitter is taken over 2000 cycles. All values per JESD65B.

2. Output clock is valid after t<sub>LOCK</sub> for PLL reset and dynamic delay adjustment.

3. Using LVDS output buffers.

4. CLKOS as compared to CLKOP output for one phase step at the maximum VCO frequency. See TN1282, MachXO3 sysCLOCK PLL Design and Usage Guide for more details.

5. At minimum  $\rm f_{PFD}$  As the  $\rm f_{PFD}$  increases the time will decrease to approximately 60% the value listed.

6. Maximum allowed jitter on an input clock. PLL unlock may occur if the input jitter exceeds this specification. Jitter on the input clock may be transferred to the output clocks, resulting in jitter measurements outside the output specifications listed in this table.

7. Edge Duty Trim Accuracy is a percentage of the setting value. Settings available are 70 ps, 140 ps, and 280 ps in addition to the default value of none.

8. Jitter values measured with the internal oscillator operating. The jitter values will increase with loading of the PLD fabric and in the presence of SSO noise.



# **JTAG Port Timing Specifications**

| Symbol               | Parameter                                                          | Min. | Max. | Units |
|----------------------|--------------------------------------------------------------------|------|------|-------|
| f <sub>MAX</sub>     | TCK clock frequency                                                |      | 25   | MHz   |
| t <sub>BTCPH</sub>   | TCK [BSCAN] clock pulse width high                                 | 20   | —    | ns    |
| t <sub>BTCPL</sub>   | TCK [BSCAN] clock pulse width low                                  | 20   | —    | ns    |
| t <sub>BTS</sub>     | TCK [BSCAN] setup time                                             | 10   | _    | ns    |
| t <sub>BTH</sub>     | TCK [BSCAN] hold time                                              | 8    | —    | ns    |
| t <sub>BTCO</sub>    | TAP controller falling edge of clock to valid output               |      | 10   | ns    |
| t <sub>BTCODIS</sub> | TAP controller falling edge of clock to valid disable              |      | 10   | ns    |
| t <sub>BTCOEN</sub>  | TAP controller falling edge of clock to valid enable               |      | 10   | ns    |
| t <sub>BTCRS</sub>   | BSCAN test capture register setup time                             | 8    | —    | ns    |
| t <sub>BTCRH</sub>   | BSCAN test capture register hold time                              | 20   | —    | ns    |
| t <sub>BUTCO</sub>   | BSCAN test update register, falling edge of clock to valid output  | _    | 25   | ns    |
| t <sub>BTUODIS</sub> | BSCAN test update register, falling edge of clock to valid disable | _    | 25   | ns    |
| t <sub>BTUPOEN</sub> | BSCAN test update register, falling edge of clock to valid enable  | _    | 25   | ns    |

### Figure 3-8. JTAG Port Timing Waveforms





# MachXO3 Family Data Sheet Pinout Information

February 2017

Advance Data Sheet DS1047

# **Signal Descriptions**

| Signal Name                              | I/O       | Descriptions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| General Purpose                          |           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                          |           | [Edge] indicates the edge of the device on which the pad is located. Valid edge designations are L (Left), B (Bottom), R (Right), T (Top).                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                          |           | [Row/Column Number] indicates the PFU row or the column of the device on which the PIO Group exists. When Edge is T (Top) or (Bottom), only need to specify Row Number. When Edge is L (Left) or R (Right), only need to specify Column Number.                                                                                                                                                                                                                                                                                                                                                                |
|                                          |           | [A/B/C/D] indicates the PIO within the group to which the pad is connected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| P[Edge] [Row/Column<br>Number]_[A/B/C/D] | I/O       | Some of these user-programmable pins are shared with special function pins. When not used as special function pins, these pins can be programmed as I/Os for user logic.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                          |           | During configuration of the user-programmable I/Os, the user has an option to tri-state the I/Os and enable an internal pull-up, pull-down or buskeeper resistor. This option also applies to unused pins (or those not bonded to a package pin). The default during configuration is for user-programmable I/Os to be tri-stated with an internal pull-down resistor enabled. When the device is erased, I/Os will be tri-stated with an internal pull-down resistor enabled. Some pins, such as PROGRAMN and JTAG pins, default to tri-stated I/Os with pull-up resistors enabled when the device is erased. |
| NC                                       | _         | No connect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| GND                                      | _         | GND – Ground. Dedicated pins. It is recommended that all GNDs are tied together.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| VCC                                      | _         | $V_{CC}$ – The power supply pins for core logic. Dedicated pins. It is recommended that all VCCs are tied to the same supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| VCCIOx                                   |           | VCCIO – The power supply pins for I/O Bank x. Dedicated pins. It is recommended that all VCCIOs located in the same bank are tied to the same supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| PLL and Clock Function                   | ons (Us   | ed as user-programmable I/O pins when not used for PLL or clock pins)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| [LOC]_GPLL[T, C]_IN                      | _         | Reference Clock (PLL) input pads: [LOC] indicates location. Valid designations are L (Left PLL) and R (Right PLL). T = true and C = complement.                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| [LOC]_GPLL[T, C]_FB                      | _         | Optional Feedback (PLL) input pads: [LOC] indicates location. Valid designations are L (Left PLL) and R (Right PLL). T = true and C = complement.                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| PCLK [n]_[2:0]                           | _         | Primary Clock pads. One to three clock pads per side.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Test and Programming                     | g (Dual t | function pins used for test access port and during sysCONFIG™)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| TMS                                      | Ι         | Test Mode Select input pin, used to control the 1149.1 state machine.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| ТСК                                      | Ι         | Test Clock input pin, used to clock the 1149.1 state machine.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| TDI                                      | Ι         | Test Data input pin, used to load data into the device using an 1149.1 state machine.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| TDO                                      | 0         | Output pin – Test Data output pin used to shift data out of the device using 1149.1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                          |           | Optionally controls behavior of TDI, TDO, TMS, TCK. If the device is configured to use the JTAG pins (TDI, TDO, TMS, TCK) as general purpose I/O, then:                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| JTAGENB                                  | Ι         | If JTAGENB is low: TDI, TDO, TMS and TCK can function a general purpose I/O.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                          |           | If JTAGENB is high: TDI, TDO, TMS and TCK function as JTAG pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                          |           | For more details, refer to TN1279, MachXO3 Programming and Configuration Usage Guide.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

© 2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# Signal Descriptions (Cont.)

| Signal Name                                              | I/O | Descriptions                                                                                                                                                 |  |  |  |  |  |
|----------------------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Configuration (Dual function pins used during sysCONFIG) |     |                                                                                                                                                              |  |  |  |  |  |
| PROGRAMN                                                 | I   | Initiates configuration sequence when asserted low. This pin always has an active pull-up.                                                                   |  |  |  |  |  |
| INITN                                                    | I/O | Open Drain pin. Indicates the FPGA is ready to be configured. During configuration, a pull-up is enabled.                                                    |  |  |  |  |  |
| DONE                                                     | I/O | Open Drain pin. Indicates that the configuration sequence is complete, and the start-up sequence is in progress.                                             |  |  |  |  |  |
| MCLK/CCLK                                                | I/O | Input Configuration Clock for configuring an FPGA in Slave SPI mode. Output Configuration Clock for configuring an FPGA in SPI and SPIm configuration modes. |  |  |  |  |  |
| SN                                                       | I   | Slave SPI active low chip select input.                                                                                                                      |  |  |  |  |  |
| CSSPIN                                                   | I/O | Master SPI active low chip select output.                                                                                                                    |  |  |  |  |  |
| SI/SPISI                                                 | I/O | Slave SPI serial data input and master SPI serial data output.                                                                                               |  |  |  |  |  |
| SO/SPISO                                                 | I/O | Slave SPI serial data output and master SPI serial data input.                                                                                               |  |  |  |  |  |
| SCL                                                      | I/O | Slave I <sup>2</sup> C clock input and master I <sup>2</sup> C clock output.                                                                                 |  |  |  |  |  |
| SDA                                                      | I/O | Slave I <sup>2</sup> C data input and master I <sup>2</sup> C data output.                                                                                   |  |  |  |  |  |



# **Pin Information Summary**

|                                                        | MachXO3L/LF<br>-640 MachXO3L/LF-1300 |         |           |           |          |
|--------------------------------------------------------|--------------------------------------|---------|-----------|-----------|----------|
|                                                        | CSFBGA121                            | WLCSP36 | CSFBGA121 | CSFBGA256 | CABGA256 |
| General Purpose IO per Bank                            | •                                    | •       | •         | •         | •        |
| Bank 0                                                 | 24                                   | 15      | 24        | 50        | 50       |
| Bank 1                                                 | 26                                   | 0       | 26        | 52        | 52       |
| Bank 2                                                 | 26                                   | 9       | 26        | 52        | 52       |
| Bank 3                                                 | 24                                   | 4       | 24        | 16        | 16       |
| Bank 4                                                 | 0                                    | 0       | 0         | 16        | 16       |
| Bank 5                                                 | 0                                    | 0       | 0         | 20        | 20       |
| Total General Purpose Single Ended IO                  | 100                                  | 28      | 100       | 206       | 206      |
| Differential IO per Bank                               |                                      | 1       |           |           | L        |
| Bank 0                                                 | 12                                   | 8       | 12        | 25        | 25       |
| Bank 1                                                 | 13                                   | 0       | 13        | 26        | 26       |
| Bank 2                                                 | 13                                   | 4       | 13        | 26        | 26       |
| Bank 3                                                 | 11                                   | 2       | 11        | 8         | 8        |
| Bank 4                                                 | 0                                    | 0       | 0         | 8         | 8        |
| Bank 5                                                 | 0                                    | 0       | 0         | 10        | 10       |
| Total General Purpose Differential IO                  | 49                                   | 14      | 49        | 103       | 103      |
| Dual Function IO                                       | 33                                   | 25      | 33        | 33        | 33       |
| Number 7:1 or 8:1 Gearboxes                            |                                      | I       |           |           | I        |
| Number of 7:1 or 8:1 Output Gearbox Available (Bank 0) | 7                                    | 3       | 7         | 14        | 14       |
| Number of 7:1 or 8:1 Input Gearbox Available (Bank 2)  | 7                                    | 2       | 7         | 14        | 14       |
| High-speed Differential Outputs                        | •                                    | L       |           |           | L        |
| Bank 0                                                 | 7                                    | 3       | 7         | 14        | 14       |
| VCCIO Pins                                             | •                                    | L       |           |           | L        |
| Bank 0                                                 | 1                                    | 1       | 1         | 4         | 4        |
| Bank 1                                                 | 1                                    | 0       | 1         | 3         | 4        |
| Bank 2                                                 | 1                                    | 1       | 1         | 4         | 4        |
| Bank 3                                                 | 3                                    | 1       | 3         | 2         | 1        |
| Bank 4                                                 | 0                                    | 0       | 0         | 2         | 2        |
| Bank 5                                                 | 0                                    | 0       | 0         | 2         | 1        |
| VCC                                                    | 4                                    | 2       | 4         | 8         | 8        |
| GND                                                    | 10                                   | 2       | 10        | 24        | 24       |
| NC                                                     | 0                                    | 0       | 0         | 0         | 1        |
| Reserved for Configuration                             | 1                                    | 1       | 1         | 1         | 1        |
| Total Count of Bonded Pins                             | 121                                  | 36      | 121       | 256       | 256      |



# MachXO3L Ultra Low Power Commercial and Industrial Grade Devices, Halogen Free (RoHS) Packaging

| Part Number          | LUTs | Supply Voltage | Speed | Package             | Leads | Temp. |
|----------------------|------|----------------|-------|---------------------|-------|-------|
| LCMXO3L-640E-5MG121C | 640  | 1.2 V          | 5     | Halogen-Free csfBGA | 121   | COM   |
| LCMXO3L-640E-6MG121C | 640  | 1.2 V          | 6     | Halogen-Free csfBGA | 121   | COM   |
| LCMXO3L-640E-5MG121I | 640  | 1.2 V          | 5     | Halogen-Free csfBGA | 121   | IND   |
| LCMXO3L-640E-6MG121I | 640  | 1.2 V          | 6     | Halogen-Free csfBGA | 121   | IND   |

| Part Number               | LUTs | Supply Voltage | Speed | Package             | Leads | Temp. |
|---------------------------|------|----------------|-------|---------------------|-------|-------|
| LCMXO3L-1300E-5UWG36CTR   | 1300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 36    | COM   |
| LCMXO3L-1300E-5UWG36CTR50 | 1300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 36    | COM   |
| LCMXO3L-1300E-5UWG36CTR1K | 1300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 36    | COM   |
| LCMXO3L-1300E-5UWG36ITR   | 1300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 36    | IND   |
| LCMXO3L-1300E-5UWG36ITR50 | 1300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 36    | IND   |
| LCMXO3L-1300E-5UWG36ITR1K | 1300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 36    | IND   |
| LCMXO3L-1300E-5MG121C     | 1300 | 1.2 V          | 5     | Halogen-Free csfBGA | 121   | COM   |
| LCMXO3L-1300E-6MG121C     | 1300 | 1.2 V          | 6     | Halogen-Free csfBGA | 121   | COM   |
| LCMXO3L-1300E-5MG1211     | 1300 | 1.2 V          | 5     | Halogen-Free csfBGA | 121   | IND   |
| LCMXO3L-1300E-6MG121I     | 1300 | 1.2 V          | 6     | Halogen-Free csfBGA | 121   | IND   |
| LCMXO3L-1300E-5MG256C     | 1300 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3L-1300E-6MG256C     | 1300 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3L-1300E-5MG256I     | 1300 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3L-1300E-6MG256I     | 1300 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3L-1300C-5BG256C     | 1300 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3L-1300C-6BG256C     | 1300 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3L-1300C-5BG256I     | 1300 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3L-1300C-6BG256I     | 1300 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 256   | IND   |

| Part Number               | LUTs | Supply Voltage | Speed | Package             | Leads | Temp. |
|---------------------------|------|----------------|-------|---------------------|-------|-------|
| LCMXO3L-2100E-5UWG49CTR   | 2100 | 1.2 V          | 5     | Halogen-Free WLCSP  | 49    | COM   |
| LCMXO3L-2100E-5UWG49CTR50 | 2100 | 1.2 V          | 5     | Halogen-Free WLCSP  | 49    | COM   |
| LCMXO3L-2100E-5UWG49CTR1K | 2100 | 1.2 V          | 5     | Halogen-Free WLCSP  | 49    | COM   |
| LCMXO3L-2100E-5UWG49ITR   | 2100 | 1.2 V          | 5     | Halogen-Free WLCSP  | 49    | IND   |
| LCMXO3L-2100E-5UWG49ITR50 | 2100 | 1.2 V          | 5     | Halogen-Free WLCSP  | 49    | IND   |
| LCMXO3L-2100E-5UWG49ITR1K | 2100 | 1.2 V          | 5     | Halogen-Free WLCSP  | 49    | IND   |
| LCMXO3L-2100E-5MG121C     | 2100 | 1.2 V          | 5     | Halogen-Free csfBGA | 121   | COM   |
| LCMXO3L-2100E-6MG121C     | 2100 | 1.2 V          | 6     | Halogen-Free csfBGA | 121   | COM   |
| LCMXO3L-2100E-5MG121I     | 2100 | 1.2 V          | 5     | Halogen-Free csfBGA | 121   | IND   |
| LCMXO3L-2100E-6MG121I     | 2100 | 1.2 V          | 6     | Halogen-Free csfBGA | 121   | IND   |
| LCMXO3L-2100E-5MG256C     | 2100 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3L-2100E-6MG256C     | 2100 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3L-2100E-5MG256I     | 2100 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3L-2100E-6MG256I     | 2100 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3L-2100E-5MG324C     | 2100 | 1.2 V          | 5     | Halogen-Free csfBGA | 324   | COM   |
| LCMXO3L-2100E-6MG324C     | 2100 | 1.2 V          | 6     | Halogen-Free csfBGA | 324   | COM   |
| LCMXO3L-2100E-5MG324I     | 2100 | 1.2 V          | 5     | Halogen-Free csfBGA | 324   | IND   |



| Part Number               | LUTs | Supply Voltage | Speed | Package             | Leads | Temp. |
|---------------------------|------|----------------|-------|---------------------|-------|-------|
| LCMXO3L-2100E-6MG324I     | 2100 | 1.2 V          | 6     | Halogen-Free csfBGA | 324   | IND   |
| LCMXO3L-2100C-5BG256C     | 2100 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 256   | СОМ   |
| LCMXO3L-2100C-6BG256C     | 2100 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3L-2100C-5BG256I     | 2100 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3L-2100C-6BG256I     | 2100 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3L-2100C-5BG324C     | 2100 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 324   | COM   |
| LCMXO3L-2100C-6BG324C     | 2100 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 324   | СОМ   |
| LCMXO3L-2100C-5BG324I     | 2100 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 324   | IND   |
| LCMXO3L-2100C-6BG324I     | 2100 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 324   | IND   |
|                           |      |                |       |                     |       |       |
| Part Number               | LUTs | Supply Voltage | Speed | Package             | Leads | Temp. |
| LCMXO3L-4300E-5UWG81CTR   | 4300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 81    | COM   |
| LCMXO3L-4300E-5UWG81CTR50 | 4300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 81    | COM   |
| LCMXO3L-4300E-5UWG81CTR1K | 4300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 81    | COM   |
| LCMXO3L-4300E-5UWG81ITR   | 4300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 81    | IND   |
| LCMXO3L-4300E-5UWG81ITR50 | 4300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 81    | IND   |
| LCMXO3L-4300E-5UWG81ITR1K | 4300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 81    | IND   |
| LCMXO3L-4300E-5MG121C     | 4300 | 1.2 V          | 5     | Halogen-Free csfBGA | 121   | COM   |
| LCMXO3L-4300E-6MG121C     | 4300 | 1.2 V          | 6     | Halogen-Free csfBGA | 121   | COM   |
| LCMXO3L-4300E-5MG121I     | 4300 | 1.2 V          | 5     | Halogen-Free csfBGA | 121   | IND   |
| LCMXO3L-4300E-6MG121I     | 4300 | 1.2 V          | 6     | Halogen-Free csfBGA | 121   | IND   |
| LCMXO3L-4300E-5MG256C     | 4300 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3L-4300E-6MG256C     | 4300 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3L-4300E-5MG256I     | 4300 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3L-4300E-6MG256I     | 4300 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3L-4300E-5MG324C     | 4300 | 1.2 V          | 5     | Halogen-Free csfBGA | 324   | COM   |
| LCMXO3L-4300E-6MG324C     | 4300 | 1.2 V          | 6     | Halogen-Free csfBGA | 324   | COM   |
| LCMXO3L-4300E-5MG324I     | 4300 | 1.2 V          | 5     | Halogen-Free csfBGA | 324   | IND   |
| LCMXO3L-4300E-6MG324I     | 4300 | 1.2 V          | 6     | Halogen-Free csfBGA | 324   | IND   |
| LCMXO3L-4300C-5BG256C     | 4300 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3L-4300C-6BG256C     | 4300 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3L-4300C-5BG256I     | 4300 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3L-4300C-6BG256I     | 4300 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3L-4300C-5BG324C     | 4300 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 324   | COM   |
| LCMXO3L-4300C-6BG324C     | 4300 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 324   | СОМ   |
| LCMXO3L-4300C-5BG324I     | 4300 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 324   | IND   |
| LCMXO3L-4300C-6BG324I     | 4300 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 324   | IND   |
| LCMXO3L-4300C-5BG400C     | 4300 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 400   | СОМ   |
| LCMXO3L-4300C-6BG400C     | 4300 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 400   | СОМ   |
| LCMXO3L-4300C-5BG400I     | 4300 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 400   | IND   |
| LCMXO3L-4300C-6BG400I     | 4300 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 400   | IND   |