Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|---------------------------------------------------------------------------------------| | Product Status | Discontinued at Digi-Key | | Number of LABs/CLBs | 264 | | Number of Logic Elements/Cells | 2112 | | Total RAM Bits | 75776 | | Number of I/O | 38 | | Number of Gates | - | | Voltage - Supply | 1.14V ~ 1.26V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 49-UFBGA, WLCSP | | Supplier Device Package | 49-WLCSP (3.11x3.19) | | Purchase URL | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo3lf-2100e-5uwg49itr50 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Figure 2-4. Slice Diagram For Slices 0 and 1, memory control signals are generated from Slice 2 as follows: - WCK is CLK - WRE is from LSR - DI[3:2] for Slice 1 and DI[1:0] for Slice 0 data from Slice 2 - WAD [A:D] is a 4-bit address from slice 2 LUT input Table 2-2. Slice Signal Descriptions | Function | Туре | Signal Names | Description | |----------|------------------|----------------|----------------------------------------------------------------------| | Input | Data signal | A0, B0, C0, D0 | Inputs to LUT4 | | Input | Data signal | A1, B1, C1, D1 | Inputs to LUT4 | | Input | Multi-purpose | M0/M1 | Multi-purpose input | | Input | Control signal | CE | Clock enable | | Input | Control signal | LSR | Local set/reset | | Input | Control signal | CLK | System clock | | Input | Inter-PFU signal | FCIN | Fast carry in <sup>1</sup> | | Output | Data signals | F0, F1 | LUT4 output register bypass signals | | Output | Data signals | Q0, Q1 | Register outputs | | Output | Data signals | OFX0 | Output of a LUT5 MUX | | Output | Data signals | OFX1 | Output of a LUT6, LUT7, LUT8 <sup>2</sup> MUX depending on the slice | | Output | Inter-PFU signal | FCO | Fast carry out <sup>1</sup> | - 1. See Figure 2-3 for connection details. - 2. Requires two PFUs. ## **Modes of Operation** Each slice has up to four potential modes of operation: Logic, Ripple, RAM and ROM. #### **Logic Mode** In this mode, the LUTs in each slice are configured as 4-input combinatorial lookup tables. A LUT4 can have 16 possible input combinations. Any four input logic functions can be generated by programming this lookup table. Since there are two LUT4s per slice, a LUT5 can be constructed within one slice. Larger look-up tables such as LUT6, LUT7 and LUT8 can be constructed by concatenating other slices. Note LUT8 requires more than four slices. #### **Ripple Mode** Ripple mode supports the efficient implementation of small arithmetic functions. In Ripple mode, the following functions can be implemented by each slice: - · Addition 2-bit - · Subtraction 2-bit - Add/subtract 2-bit using dynamic control - · Up counter 2-bit - · Down counter 2-bit - Up/down counter with asynchronous clear - Up/down counter with preload (sync) - · Ripple mode multiplier building block - Multiplier support - Comparator functions of A and B inputs - A greater-than-or-equal-to B - A not-equal-to B - A less-than-or-equal-to B Ripple mode includes an optional configuration that performs arithmetic using fast carry chain methods. In this configuration (also referred to as CCU2 mode) two additional signals, Carry Generate and Carry Propagate, are generated on a per-slice basis to allow fast arithmetic functions to be constructed by concatenating slices. ## **RAM Mode** In this mode, a 16x4-bit distributed single port RAM (SPR) can be constructed by using each LUT block in Slice 0 and Slice 1 as a 16x1-bit memory. Slice 2 is used to provide memory address and control signals. MachXO3L/LF devices support distributed memory initialization. The Lattice design tools support the creation of a variety of different size memories. Where appropriate, the software will construct these using distributed memory primitives that represent the capabilities of the PFU. Table 2-3 shows the number of slices required to implement different distributed RAM primitives. For more information about using RAM in MachXO3L/LF devices, please see TN1290, Memory Usage Guide for MachXO3 Devices. Table 2-3. Number of Slices Required For Implementing Distributed RAM | | SPR 16x4 | PDPR 16x4 | |------------------|----------|-----------| | Number of slices | 3 | 3 | Note: SPR = Single Port RAM, PDPR = Pseudo Dual Port RAM #### **ROM Mode** ROM mode uses the LUT logic; hence, slices 0-3 can be used in ROM mode. Preloading is accomplished through the programming interface during PFU configuration. For more information on the RAM and ROM modes, please refer to TN1290, Memory Usage Guide for MachXO3 Devices. ## Routing There are many resources provided in the MachXO3L/LF devices to route signals individually or as buses with related control signals. The routing resources consist of switching circuitry, buffers and metal interconnect (routing) segments. The inter-PFU connections are made with three different types of routing resources: x1 (spans two PFUs), x2 (spans three PFUs) and x6 (spans seven PFUs). The x1, x2, and x6 connections provide fast and efficient connections in the horizontal and vertical directions. The design tools take the output of the synthesis tool and places and routes the design. Generally, the place and route tool is completely automatic, although an interactive routing editor is available to optimize the design. ## Clock/Control Distribution Network Each MachXO3L/LF device has eight clock inputs (PCLK [T, C] [Banknum]\_[2..0]) – three pins on the left side, two pins each on the bottom and top sides and one pin on the right side. These clock inputs drive the clock nets. These eight inputs can be differential or single-ended and may be used as general purpose I/O if they are not used to drive the clock nets. When using a single ended clock input, only the PCLKT input can drive the clock tree directly. The MachXO3L/LF architecture has three types of clocking resources: edge clocks, primary clocks and secondary high fanout nets. MachXO3L/LF devices have two edge clocks each on the top and bottom edges. Edge clocks are used to clock I/O registers and have low injection time and skew. Edge clock inputs are from PLL outputs, primary clock pads, edge clock bridge outputs and CIB sources. The eight primary clock lines in the primary clock network drive throughout the entire device and can provide clocks for all resources within the device including PFUs, EBRs and PICs. In addition to the primary clock signals, MachXO3L/LF devices also have eight secondary high fanout signals which can be used for global control signals, such as clock enables, synchronous or asynchronous clears, presets, output enables, etc. Internal logic can drive the global clock network for internally-generated global clocks and control signals. The maximum frequency for the primary clock network is shown in the MachXO3L/LF External Switching Characteristics table. Primary clock signals for the MachXO3L/LF-1300 and larger devices are generated from eight 27:1 muxes The available clock sources include eight I/O sources, 11 routing inputs, eight clock divider inputs and up to eight sys-CLOCK PLL outputs. Secondary High 8.1 Fanout Net 0 Secondary High 8:1 Fanout Net 1 Secondary High 8:1 Fanout Net 2 Secondary High 8:1 Fanout Net 3 Secondary High 8:1 Fanout Net 4 Secondary High 8.-Fanout Net 5 Secondary High 8:1 Fanout Net 6 Secondary High 8:1 Fanout Net 7 Clock Pads Routing Figure 2-6. Secondary High Fanout Nets for MachXO3L/LF Devices ## sysCLOCK Phase Locked Loops (PLLs) The sysCLOCK PLLs provide the ability to synthesize clock frequencies. All MachXO3L/LF devices have one or more sysCLOCK PLL. CLKI is the reference frequency input to the PLL and its source can come from an external I/O pin or from internal routing. CLKFB is the feedback signal to the PLL which can come from internal routing or an external I/O pin. The feedback divider is used to multiply the reference frequency and thus synthesize a higher frequency clock output. The MachXO3L/LF sysCLOCK PLLs support high resolution (16-bit) fractional-N synthesis. Fractional-N frequency synthesis allows the user to generate an output clock which is a non-integer multiple of the input frequency. For more information about using the PLL with Fractional-N synthesis, please see TN1282, MachXO3 sysCLOCK PLL Design and Usage Guide. Each output has its own output divider, thus allowing the PLL to generate different frequencies for each output. The output dividers can have a value from 1 to 128. The output dividers may also be cascaded together to generate low frequency clocks. The CLKOP, CLKOS, CLKOS2, and CLKOS3 outputs can all be used to drive the MachXO3L/LF clock distribution network directly or general purpose routing resources can be used. The LOCK signal is asserted when the PLL determines it has achieved lock and de-asserted if a loss of lock is detected. A block diagram of the PLL is shown in Figure 2-7. The setup and hold times of the device can be improved by programming a phase shift into the CLKOS, CLKOS2, and CLKOS3 output clocks which will advance or delay the output clock with reference to the CLKOP output clock. ## Table 2-4. PLL Signal Descriptions (Continued) | Port Name | I/O | Description | |---------------|-----|---------------------------------------------------------------------------------------------------| | CLKOP | 0 | Primary PLL output clock (with phase shift adjustment) | | CLKOS | 0 | Secondary PLL output clock (with phase shift adjust) | | CLKOS2 | 0 | Secondary PLL output clock2 (with phase shift adjust) | | CLKOS3 | 0 | Secondary PLL output clock3 (with phase shift adjust) | | LOCK | 0 | PLL LOCK, asynchronous signal. Active high indicates PLL is locked to input and feedback signals. | | DPHSRC | 0 | Dynamic Phase source – ports or WISHBONE is active | | STDBY | I | Standby signal to power down the PLL | | RST | I | PLL reset without resetting the M-divider. Active high reset. | | RESETM | I | PLL reset - includes resetting the M-divider. Active high reset. | | RESETC | I | Reset for CLKOS2 output divider only. Active high reset. | | RESETD | I | Reset for CLKOS3 output divider only. Active high reset. | | ENCLKOP | I | Enable PLL output CLKOP | | ENCLKOS | I | Enable PLL output CLKOS when port is active | | ENCLKOS2 | I | Enable PLL output CLKOS2 when port is active | | ENCLKOS3 | I | Enable PLL output CLKOS3 when port is active | | PLLCLK | I | PLL data bus clock input signal | | PLLRST | 1 | PLL data bus reset. This resets only the data bus not any register values. | | PLLSTB | I | PLL data bus strobe signal | | PLLWE | I | PLL data bus write enable signal | | PLLADDR [4:0] | 1 | PLL data bus address | | PLLDATI [7:0] | 1 | PLL data bus data input | | PLLDATO [7:0] | 0 | PLL data bus data output | | PLLACK | 0 | PLL data bus acknowledge signal | ## sysMEM Embedded Block RAM Memory The MachXO3L/LF devices contain sysMEM Embedded Block RAMs (EBRs). The EBR consists of a 9-Kbit RAM, with dedicated input and output registers. This memory can be used for a wide variety of purposes including data buffering, PROM for the soft processor and FIFO. ## sysMEM Memory Block The sysMEM block can implement single port, dual port, pseudo dual port, or FIFO memories. Each block can be used in a variety of depths and widths as shown in Table 2-5. state. The RPRST signal is used to reset the read pointer. The purpose of this reset is to retransmit the data that is in the FIFO. In these applications it is important to keep careful track of when a packet is written into or read from the FIFO. #### **Memory Core Reset** The memory core contains data output latches for ports A and B. These are simple latches that can be reset synchronously or asynchronously. RSTA and RSTB are local signals, which reset the output latches associated with port A and port B respectively. The Global Reset (GSRN) signal resets both ports. The output data latches and associated resets for both ports are as shown in Figure 2-9. Figure 2-9. Memory Core Reset For further information on the sysMEM EBR block, please refer to TN1290, Memory Usage Guide for MachXO3 Devices. ## **EBR Asynchronous Reset** EBR asynchronous reset or GSR (if used) can only be applied if all clock enables are low for a clock cycle before the reset is applied and released a clock cycle after the reset is released, as shown in Figure 2-10. The GSR input to the EBR is always asynchronous. Figure 2-10. EBR Asynchronous Reset (Including GSR) Timing Diagram If all clock enables remain enabled, the EBR asynchronous reset or GSR may only be applied and released after the EBR read and write clock inputs are in a steady state condition for a minimum of 1/f<sub>MAX</sub> (EBR clock). The reset release must adhere to the EBR synchronous reset setup time before the next active read or write clock edge. ## **Input Gearbox** Each PIC on the bottom edge has a built-in 1:8 input gearbox. Each of these input gearboxes may be programmed as a 1:7 de-serializer or as one IDDRX4 (1:8) gearbox or as two IDDRX2 (1:4) gearboxes. Table 2-9 shows the gearbox signals. Table 2-9. Input Gearbox Signal List | Name | I/O Type | Description | |-----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | D | Input | High-speed data input after programmable delay in PIO A input register block | | ALIGNWD | Input | Data alignment signal from device core | | SCLK | Input | Slow-speed system clock | | ECLK[1:0] | Input | High-speed edge clock | | RST | Input | Reset | | Q[7:0] | Output | Low-speed data to device core:<br>Video RX(1:7): Q[6:0]<br>GDDRX4(1:8): Q[7:0]<br>GDDRX2(1:4)(IOL-A): Q4, Q5, Q6, Q7<br>GDDRX2(1:4)(IOL-C): Q0, Q1, Q2, Q3 | These gearboxes have three stage pipeline registers. The first stage registers sample the high-speed input data by the high-speed edge clock on its rising and falling edges. The second stage registers perform data alignment based on the control signals UPDATE and SEL0 from the control block. The third stage pipeline registers pass the data to the device core synchronized to the low-speed system clock. Figure 2-13 shows a block diagram of the input gearbox. ## **Output Gearbox** Each PIC on the top edge has a built-in 8:1 output gearbox. Each of these output gearboxes may be programmed as a 7:1 serializer or as one ODDRX4 (8:1) gearbox or as two ODDRX2 (4:1) gearboxes. Table 2-10 shows the gearbox signals. Table 2-10. Output Gearbox Signal List | Name | I/O Type | Description | |----------------------------|----------|---------------------------------| | Q | Output | High-speed data output | | D[7:0] | Input | Low-speed data from device core | | Video TX(7:1): D[6:0] | | | | GDDRX4(8:1): D[7:0] | | | | GDDRX2(4:1)(IOL-A): D[3:0] | | | | GDDRX2(4:1)(IOL-C): D[7:4] | | | | SCLK | Input | Slow-speed system clock | | ECLK [1:0] | Input | High-speed edge clock | | RST | Input | Reset | The gearboxes have three stage pipeline registers. The first stage registers sample the low-speed input data on the low-speed system clock. The second stage registers transfer data from the low-speed clock registers to the high-speed clock registers. The third stage pipeline registers controlled by high-speed edge clock shift and mux the high-speed data out to the sysIO buffer. Figure 2-14 shows the output gearbox block diagram. ## sysIO Buffer Each I/O is associated with a flexible buffer referred to as a sysIO buffer. These buffers are arranged around the periphery of the device in groups referred to as banks. The sysIO buffers allow users to implement a wide variety of standards that are found in today's systems including LVCMOS, TTL, PCI, LVDS, BLVDS, MLVDS and LVPECL. Each bank is capable of supporting multiple I/O standards. In the MachXO3L/LF devices, single-ended output buffers, ratioed input buffers (LVTTL, LVCMOS and PCI), differential (LVDS) input buffers are powered using I/O supply voltage ( $V_{CCIO}$ ). Each sysIO bank has its own $V_{CCIO}$ . MachXO3L/LF devices contain three types of sysIO buffer pairs. #### 1. Left and Right sysIO Buffer Pairs The sysIO buffer pairs in the left and right banks of the device consist of two single-ended output drivers and two single-ended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the left and right of the devices also have differential input buffers. #### 2. Bottom sysIO Buffer Pairs The sysIO buffer pairs in the bottom bank of the device consist of two single-ended output drivers and two single-ended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the bottom also have differential input buffers. Only the I/Os on the bottom banks have programmable PCI clamps and differential input termination. The PCI clamp is enabled after $V_{CC}$ and $V_{CCIO}$ are at valid operating levels and the device has been configured. #### 3. Top sysIO Buffer Pairs The sysIO buffer pairs in the top bank of the device consist of two single-ended output drivers and two single-ended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the top also have differential I/O buffers. Half of the sysIO buffer pairs on the top edge have true differential outputs. The sysIO buffer pair comprising of the A and B PIOs in every PIC on the top edge have a differential output driver. ## Typical I/O Behavior During Power-up The internal power-on-reset (POR) signal is deactivated when $V_{CC}$ and $V_{CCIOO}$ have reached $V_{PORUP}$ level defined in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. After the POR signal is deactivated, the FPGA core logic becomes active. It is the user's responsibility to ensure that all $V_{CCIO}$ banks are active with valid input logic levels to properly control the output logic states of all the I/O banks that are critical to the application. The default configuration of the I/O pins in a blank device is tri-state with a weak pull-down to GND (some pins such as PROGRAMN and the JTAG pins have weak pull-up to $V_{CCIO}$ as the default functionality). The I/O pins will maintain the blank configuration until $V_{CC}$ and $V_{CCIO}$ (for I/O banks containing configuration I/Os) have reached $V_{PORUP}$ levels at which time the I/Os will take on the user-configured settings only after a proper download/configuration. There are various ways a user can ensure that there are no spurious signals on critical outputs as the device powers up. These are discussed in more detail in TN1280, MachXO3 sysIO Usage Guide. ## **Supported Standards** The MachXO3L/LF sysIO buffer supports both single-ended and differential standards. Single-ended standards can be further subdivided into LVCMOS, LVTTL, and PCI. The buffer supports the LVTTL, PCI, LVCMOS 1.2 V, 1.5 V, 1.8 V, 2.5 V, and 3.3 V standards. In the LVCMOS and LVTTL modes, the buffer has individually configurable options for drive strength, bus maintenance (weak pull-up, weak pull-down, bus-keeper latch or none) and open drain. BLVDS, MLVDS and LVPECL output emulation is supported on all devices. The MachXO3L/LF devices support on-chip LVDS output buffers on approximately 50% of the I/Os on the top bank. Differential receivers for LVDS, BLVDS, MLVDS and LVPECL are supported on all banks of MachXO3L/LF devices. PCI support is provided in the bottom bank of the MachXO3L/LF devices. Table 2-11 summarizes the I/O characteristics of the MachXO3L/LF PLDs. Table 2-11 shows the I/O standards (together with their supply and reference voltages) supported by the MachXO3L/LF devices. For further information on utilizing the sysIO buffer to support a variety of standards please see TN1280, MachXO3 sysIO Usage Guide. Table 2-11. Supported Input Standards | | | VCCIO (Typ.) | | | | | | |----------------------------|-------|--------------|-------|-------|-------|--|--| | Input Standard | 3.3 V | 2.5 V | 1.8 V | 1.5 V | 1.2 V | | | | Single-Ended Interfaces | | | | | | | | | LVTTL | Yes | | | | | | | | LVCMOS33 | Yes | | | | | | | | LVCMOS25 | | Yes | | | | | | | LVCMOS18 | | | Yes | | | | | | LVCMOS15 | | | | Yes | | | | | LVCMOS12 | | | | | Yes | | | | PCI | Yes | | | | | | | | Differential Interfaces | | | | | | | | | LVDS | Yes | Yes | | | | | | | BLVDS, MLVDS, LVPECL, RSDS | Yes | Yes | | | | | | | MIPI <sup>1</sup> | Yes | Yes | | | | | | | LVTTLD | Yes | | | | | | | | LVCMOS33D | Yes | | | | | | | | LVCMOS25D | | Yes | | | | | | | LVCMOS18D | | | Yes | | | | | <sup>1.</sup> These interfaces can be emulated with external resistors in all devices. Figure 2-15. MachXO3L/LF-1300 in 256 Ball Packages, MachXO3L/LF-2100, MachXO3L/LF-4300, MachXO3L/LF-6900 and MachXO3L/LF-9400 Banks Figure 2-16. MachXO3L/LF-640 and MachXO3L/LF-1300 Banks ## **TraceID** Each MachXO3L/LF device contains a unique (per device), TraceID that can be used for tracking purposes or for IP security applications. The TraceID is 64 bits long. Eight out of 64 bits are user-programmable, the remaining 56 bits are factory-programmed. The TraceID is accessible through the EFB WISHBONE interface and can also be accessed through the SPI, I<sup>2</sup>C, or JTAG interfaces. ## **Density Shifting** The MachXO3L/LF family has been designed to enable density migration within the same package. Furthermore, the architecture ensures a high success rate when performing design migration from lower density devices to higher density devices. In many cases, it is also possible to shift a lower utilization design targeted for a high-density device to a lower density device. However, the exact details of the final resource utilization will impact the likely success in each case. When migrating from lower to higher density or higher to lower density, ensure to review all the power supplies and NC pins of the chosen devices. For more details refer to the MachXO3 migration files. ## sysCLOCK PLL Timing ## **Over Recommended Operating Conditions** | Parameter | Descriptions | Conditions | Min. | Max. | Units | |-----------------------------------|----------------------------------------------------------------------------------|------------------------------------------|----------|-------------|------------| | f <sub>IN</sub> | Input Clock Frequency (CLKI, CLKFB) | | 7 | 400 | MHz | | f <sub>OUT</sub> | Output Clock Frequency (CLKOP, CLKOS, CLKOS2) | | 1.5625 | 400 | MHz | | f <sub>OUT2</sub> | Output Frequency (CLKOS3 cascaded from CLKOS2) | | 0.0122 | 400 | MHz | | f <sub>VCO</sub> | PLL VCO Frequency | | 200 | 800 | MHz | | f <sub>PFD</sub> | Phase Detector Input Frequency | | 7 | 400 | MHz | | AC Character | istics | • | | | | | t <sub>DT</sub> | Output Clock Duty Cycle | Without duty trim selected <sup>3</sup> | 45 | 55 | % | | t <sub>DT_TRIM</sub> <sup>7</sup> | Edge Duty Trim Accuracy | | -75 | 75 | % | | t <sub>PH</sub> <sup>4</sup> | Output Phase Accuracy | | -6 | 6 | % | | | Output Clock Ported litter | f <sub>OUT</sub> > 100 MHz | <u> </u> | 150 | ps p-p | | | Output Clock Period Jitter | f <sub>OUT</sub> < 100 MHz | <u> </u> | 0.007 | UIPP | | | Output Clask Cyala ta avala littar | f <sub>OUT</sub> > 100 MHz | <u> </u> | 180 | ps p-p | | | Output Clock Cycle-to-cycle Jitter | f <sub>OUT</sub> < 100 MHz | _ | 0.009 | UIPP | | ± 1.8 | Output Clask Phase litter | f <sub>PFD</sub> > 100 MHz | _ | 160 | ps p-p | | t <sub>OPJIT</sub> 1,8 | Output Clock Phase Jitter | f <sub>PFD</sub> < 100 MHz | _ | 0.011 | UIPP | | | Output Clask Davied Litter (Freetieral NI) | f <sub>OUT</sub> > 100 MHz | <u> </u> | 230 | ps p-p | | | Output Clock Period Jitter (Fractional-N) | f <sub>OUT</sub> < 100 MHz | <u> </u> | 0.12 | UIPP | | | Output Clock Cycle-to-cycle Jitter | f <sub>OUT</sub> > 100 MHz | <u> </u> | 230 | ps p-p | | | (Fractional-N) | f <sub>OUT</sub> < 100 MHz | <u> </u> | 0.12 | UIPP | | t <sub>SPO</sub> | Static Phase Offset | Divider ratio = integer | -120 | 120 | ps | | t <sub>W</sub> | Output Clock Pulse Width | At 90% or 10% <sup>3</sup> | 0.9 | _ | ns | | t <sub>LOCK</sub> 2, 5 | PLL Lock-in Time | | <u> </u> | 15 | ms | | t <sub>UNLOCK</sub> | PLL Unlock Time | | <b>—</b> | 50 | ns | | <b>.</b> 6 | Input Clock Pariod litter | f <sub>PFD</sub> ≥ 20 MHz | <u> </u> | 1,000 | ps p-p | | t <sub>IPJIT</sub> 6 | Input Clock Period Jitter | f <sub>PFD</sub> < 20 MHz | <u> </u> | 0.02 | UIPP | | t <sub>HI</sub> | Input Clock High Time | 90% to 90% | 0.5 | _ | ns | | t <sub>LO</sub> | Input Clock Low Time | 10% to 10% | 0.5 | _ | ns | | t <sub>STABLE</sub> <sup>5</sup> | STANDBY High to PLL Stable | | _ | 15 | ms | | t <sub>RST</sub> | RST/RESETM Pulse Width | | 1 | _ | ns | | t <sub>RSTREC</sub> | RST Recovery Time | | 1 | _ | ns | | t <sub>RST_DIV</sub> | RESETC/D Pulse Width | | 10 | _ | ns | | t <sub>RSTREC_DIV</sub> | RESETC/D Recovery Time | | 1 | _ | ns | | t <sub>ROTATE-SETUP</sub> | PHASESTEP Setup Time | | 10 | _ | ns | | t <sub>ROTATE_WD</sub> | PHASESTEP Pulse Width | | 4 | _ | VCO Cycles | | | PHASESTEP Pulse Width nple is taken over 10,000 samples of the primary PLL outp | ut with a clean reference clock. Cycle-t | | s taken ove | - | Period jitter sample is taken over 10,000 samples of the primary PLL output with a clean reference clock. Cycle-to-cycle jitter is taken over 1000 cycles. Phase jitter is taken over 2000 cycles. All values per JESD65B. - 2. Output clock is valid after $t_{LOCK}$ for PLL reset and dynamic delay adjustment. - 3. Using LVDS output buffers. - CLKOS as compared to CLKOP output for one phase step at the maximum VCO frequency. See TN1282, MachXO3 sysCLOCK PLL Design and Usage Guide for more details. - 5. At minimum $f_{\mbox{\scriptsize PFD}}$ As the $f_{\mbox{\scriptsize PFD}}$ increases the time will decrease to approximately 60% the value listed. - 6. Maximum allowed jitter on an input clock. PLL unlock may occur if the input jitter exceeds this specification. Jitter on the input clock may be transferred to the output clocks, resulting in jitter measurements outside the output specifications listed in this table. - 7. Edge Duty Trim Accuracy is a percentage of the setting value. Settings available are 70 ps, 140 ps, and 280 ps in addition to the default value of none. - 8. Jitter values measured with the internal oscillator operating. The jitter values will increase with loading of the PLD fabric and in the presence of SSO noise. # MachXO3 Family Data Sheet Pinout Information February 2017 Advance Data Sheet DS1047 ## **Signal Descriptions** | Signal Name | I/O | Descriptions | |------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | General Purpose | | | | | | [Edge] indicates the edge of the device on which the pad is located. Valid edge designations are L (Left), B (Bottom), R (Right), T (Top). | | | | [Row/Column Number] indicates the PFU row or the column of the device on which the PIO Group exists. When Edge is T (Top) or (Bottom), only need to specify Row Number. When Edge is L (Left) or R (Right), only need to specify Column Number. | | | | [A/B/C/D] indicates the PIO within the group to which the pad is connected. | | P[Edge] [Row/Column<br>Number]_[A/B/C/D] | I/O | Some of these user-programmable pins are shared with special function pins. When not used as special function pins, these pins can be programmed as I/Os for user logic. | | | | During configuration of the user-programmable I/Os, the user has an option to tri-state the I/Os and enable an internal pull-up, pull-down or buskeeper resistor. This option also applies to unused pins (or those not bonded to a package pin). The default during configuration is for user-programmable I/Os to be tri-stated with an internal pull-down resistor enabled. When the device is erased, I/Os will be tri-stated with an internal pull-down resistor enabled. Some pins, such as PROGRAMN and JTAG pins, default to tri-stated I/Os with pull-up resistors enabled when the device is erased. | | NC | _ | No connect. | | GND | _ | GND – Ground. Dedicated pins. It is recommended that all GNDs are tied together. | | VCC | _ | $V_{\text{CC}}$ – The power supply pins for core logic. Dedicated pins. It is recommended that all VCCs are tied to the same supply. | | VCCIOx | _ | VCCIO – The power supply pins for I/O Bank x. Dedicated pins. It is recommended that all VCCIOs located in the same bank are tied to the same supply. | | PLL and Clock Function | ons (Us | ed as user-programmable I/O pins when not used for PLL or clock pins) | | [LOC]_GPLL[T, C]_IN | _ | Reference Clock (PLL) input pads: [LOC] indicates location. Valid designations are L (Left PLL) and R (Right PLL). T = true and C = complement. | | [LOC]_GPLL[T, C]_FB | _ | Optional Feedback (PLL) input pads: [LOC] indicates location. Valid designations are L (Left PLL) and R (Right PLL). T = true and C = complement. | | PCLK [n]_[2:0] | _ | Primary Clock pads. One to three clock pads per side. | | Test and Programming | <b>g</b> (Dual f | unction pins used for test access port and during sysCONFIG™) | | TMS | | Test Mode Select input pin, used to control the 1149.1 state machine. | | TCK | | Test Clock input pin, used to clock the 1149.1 state machine. | | TDI | I | Test Data input pin, used to load data into the device using an 1149.1 state machine. | | TDO | 0 | Output pin – Test Data output pin used to shift data out of the device using 1149.1. | | | | Optionally controls behavior of TDI, TDO, TMS, TCK. If the device is configured to use the JTAG pins (TDI, TDO, TMS, TCK) as general purpose I/O, then: | | JTAGENB | I | If JTAGENB is low: TDI, TDO, TMS and TCK can function a general purpose I/O. | | | | If JTAGENB is high: TDI, TDO, TMS and TCK function as JTAG pins. | | | | For more details, refer to TN1279, MachXO3 Programming and Configuration Usage Guide. | | | MachXO3L/LF-9400C | | | | | |--------------------------------------------------------|-------------------|----------|----------|----------|--| | | CSFBGA256 | CABGA256 | CABGA400 | CABGA484 | | | General Purpose IO per Bank | | | | I . | | | Bank 0 | 50 | 50 | 83 | 95 | | | Bank 1 | 52 | 52 | 84 | 96 | | | Bank 2 | 52 | 52 | 84 | 96 | | | Bank 3 | 16 | 16 | 28 | 36 | | | Bank 4 | 16 | 16 | 24 | 24 | | | Bank 5 | 20 | 20 | 32 | 36 | | | Total General Purpose Single Ended IO | 206 | 206 | 335 | 383 | | | Differential IO per Bank | • | • | • | • | | | Bank 0 | 25 | 25 | 42 | 48 | | | Bank 1 | 26 | 26 | 42 | 48 | | | Bank 2 | 26 | 26 | 42 | 48 | | | Bank 3 | 8 | 8 | 14 | 18 | | | Bank 4 | 8 | 8 | 12 | 12 | | | Bank 5 | 10 | 10 | 16 | 18 | | | Total General Purpose Differential IO | 103 | 103 | 168 | 192 | | | Dual Function IO | 37 | 37 | 37 | 45 | | | Number 7:1 or 8:1 Gearboxes | • | • | • | • | | | Number of 7:1 or 8:1 Output Gearbox Available (Bank 0) | 20 | 20 | 22 | 24 | | | Number of 7:1 or 8:1 Input Gearbox Available (Bank 2) | 20 | 20 | 22 | 24 | | | High-speed Differential Outputs | | | | • | | | Bank 0 | 20 | 20 | 21 | 24 | | | VCCIO Pins | l | | l | l | | | Bank 0 | 4 | 4 | 5 | 9 | | | Bank 1 | 3 | 4 | 5 | 9 | | | Bank 2 | 4 | 4 | 5 | 9 | | | Bank 3 | 2 | 1 | 2 | 3 | | | Bank 4 | 2 | 2 | 2 | 3 | | | Bank 5 | 2 | 1 | 2 | 3 | | | vcc | 8 | 8 | 10 | 12 | | | GND | 24 | 24 | 33 | 52 | | | NC | 0 | 1 | 0 | 0 | | | Reserved for Configuration | 1 | 1 | 1 | 1 | | | Total Count of Bonded Pins | 256 | 256 | 400 | 484 | | | Part Number | LUTs | Supply Voltage | Speed | Package | Leads | Temp. | |------------------------|------|----------------|-------|---------------------|-------|-------| | LCMXO3LF-6900E-5MG256C | 6900 | 1.2 V | 5 | Halogen-Free csfBGA | 256 | COM | | LCMXO3LF-6900E-6MG256C | 6900 | 1.2 V | 6 | Halogen-Free csfBGA | 256 | COM | | LCMXO3LF-6900E-5MG256I | 6900 | 1.2 V | 5 | Halogen-Free csfBGA | 256 | IND | | LCMXO3LF-6900E-6MG256I | 6900 | 1.2 V | 6 | Halogen-Free csfBGA | 256 | IND | | LCMXO3LF-6900E-5MG324C | 6900 | 1.2 V | 5 | Halogen-Free csfBGA | 324 | COM | | LCMXO3LF-6900E-6MG324C | 6900 | 1.2 V | 6 | Halogen-Free csfBGA | 324 | COM | | LCMXO3LF-6900E-5MG324I | 6900 | 1.2 V | 5 | Halogen-Free csfBGA | 324 | IND | | LCMXO3LF-6900E-6MG324I | 6900 | 1.2 V | 6 | Halogen-Free csfBGA | 324 | IND | | LCMXO3LF-6900C-5BG256C | 6900 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 256 | COM | | LCMXO3LF-6900C-6BG256C | 6900 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 256 | COM | | LCMXO3LF-6900C-5BG256I | 6900 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 256 | IND | | LCMXO3LF-6900C-6BG256I | 6900 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 256 | IND | | LCMXO3LF-6900C-5BG324C | 6900 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 324 | COM | | LCMXO3LF-6900C-6BG324C | 6900 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 324 | COM | | LCMXO3LF-6900C-5BG324I | 6900 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 324 | IND | | LCMXO3LF-6900C-6BG324I | 6900 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 324 | IND | | LCMXO3LF-6900C-5BG400C | 6900 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 400 | COM | | LCMXO3LF-6900C-6BG400C | 6900 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 400 | COM | | LCMXO3LF-6900C-5BG400I | 6900 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 400 | IND | | LCMXO3LF-6900C-6BG400I | 6900 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 400 | IND | | Part Number | LUTs | Supply Voltage | Speed | Package | Leads | Temp. | |------------------------|------|----------------|-------|---------------------|-------|-------| | LCMXO3LF-9400E-5MG256C | 9400 | 1.2 V | 5 | Halogen-Free csfBGA | 256 | COM | | LCMXO3LF-9400E-6MG256C | 9400 | 1.2 V | 6 | Halogen-Free csfBGA | 256 | COM | | LCMXO3LF-9400E-5MG256I | 9400 | 1.2 V | 5 | Halogen-Free csfBGA | 256 | IND | | LCMXO3LF-9400E-6MG256I | 9400 | 1.2 V | 6 | Halogen-Free csfBGA | 256 | IND | | LCMXO3LF-9400C-5BG256C | 9400 | 2.5 V/3.3 V | 5 | Halogen-Free caBGA | 256 | COM | | LCMXO3LF-9400C-6BG256C | 9400 | 2.5 V/3.3 V | 6 | Halogen-Free caBGA | 256 | COM | | LCMXO3LF-9400C-5BG256I | 9400 | 2.5 V/3.3 V | 5 | Halogen-Free caBGA | 256 | IND | | LCMXO3LF-9400C-6BG256I | 9400 | 2.5 V/3.3 V | 6 | Halogen-Free caBGA | 256 | IND | | LCMXO3LF-9400C-5BG400C | 9400 | 2.5 V/3.3 V | 5 | Halogen-Free caBGA | 400 | COM | | LCMXO3LF-9400C-6BG400C | 9400 | 2.5 V/3.3 V | 6 | Halogen-Free caBGA | 400 | COM | | LCMXO3LF-9400C-5BG400I | 9400 | 2.5 V/3.3 V | 5 | Halogen-Free caBGA | 400 | IND | | LCMXO3LF-9400C-6BG400I | 9400 | 2.5 V/3.3 V | 6 | Halogen-Free caBGA | 400 | IND | | LCMXO3LF-9400C-5BG484C | 9400 | 2.5 V/3.3 V | 5 | Halogen-Free caBGA | 484 | COM | | LCMXO3LF-9400C-6BG484C | 9400 | 2.5 V/3.3 V | 6 | Halogen-Free caBGA | 484 | COM | | LCMXO3LF-9400C-5BG484I | 9400 | 2.5 V/3.3 V | 5 | Halogen-Free caBGA | 484 | IND | | LCMXO3LF-9400C-6BG484I | 9400 | 2.5 V/3.3 V | 6 | Halogen-Free caBGA | 484 | IND | # MachXO3 Family Data Sheet Revision History February 2017 Advance Data Sheet DS1047 | Date | Version | Section | Change Summary | |---------------|---------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | February 2017 | 1.8 | Architecture | Updated Supported Standards section. Corrected "MDVS" to "MLDVS" in Table 2-11, Supported Input Standards. | | | | DC and Switching<br>Characteristics | Updated ESD Performance section. Added reference to the MachXO2 Product Family Qualification Summary document. | | | | | Updated Static Supply Current – C/E Devices section. Added footnote 7. | | | | | Updated MachXO3L/LF External Switching Characteristics – C/E Devices section. — Populated values for MachXO3L/LF-9400. — Under 7:1 LVDS Outputs – GDDR71_TX.ECLK.7:1, corrected "t <sub>DVB</sub> " to "t <sub>DIB</sub> " and "t <sub>DVA</sub> " to "t <sub>DIA</sub> " and revised their descriptions. — Added Figure 3-6, Receiver GDDR71_RX Waveforms and Figure 3-7, Transmitter GDDR71_TX Waveforms. | | | | Pinout Information | Updated the Pin Information Summary section. Added MachXO3L/LF-9600C packages. | | May 2016 | 1.7 | DC and Switching<br>Characteristics | Updated Absolute Maximum Ratings section. Modified I/O Tri-state Voltage Applied and Dedicated Input Voltage Applied footnotes. | | | | | Updated sysIO Recommended Operating Conditions section. — Added standards. — Added V <sub>REF</sub> (V) — Added footnote 4. | | | | | Updated sysIO Single-Ended DC Electrical Characteristics section. Added I/O standards. | | | | Ordering Information | Updated MachXO3L Ultra Low Power Commercial and Industrial Grade Devices, Halogen Free (RoHS) Packaging section. Added LCMXO3L-9400C part numbers. | | | | | Updated MachXO3LF Ultra Low Power Commercial and Industrial Grade Devices, Halogen Free (RoHS) Packaging section. Added LCMXO3L-9400C part numbers. | | Date | Version | Section | Change Summary | |------------|---------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | April 2016 | 1.6 | Introduction | Updated Features section. — Revised logic density range and IO to LUT ratio under Flexible Architecture. — Revised 0.8 mm pitch information under Advanced Packaging. — Added MachXO3L-9400/MachXO3LF-9400 information to Table 1-1, MachXO3L/LF Family Selection Guide. | | | | | Updated Introduction section. — Changed density from 6900 to 9400 LUTs. — Changed caBGA packaging to 19 x 19 mm. | | | | Architecture | Updated Architecture Overview section. — Changed statement to "All logic density devices in this family" — Updated Figure 2-2 heading and notes. | | | | | Updated sysCLOCK Phase Locked Loops (PLLs) section. — Changed statement to "All MachXO3L/LF devices have one or more sysCLOCK PLL." | | | | | Updated Programmable I/O Cells (PIC) section. — Changed statement to "All PIO pairs can implement differential receivers." | | | | | Updated sysIO Buffer Banks section. Updated Figure 2-5 heading. | | | | | Updated Device Configuration section. Added Password and Soft Error Correction. | | | | DC and Switching<br>Characteristics | Updated Static Supply Current – C/E Devices section. Added LCMXO3L/LF-9400C and LCMXO3L/LF-9400E devices. | | | | | Updated Programming and Erase Supply Current – C/E Devices section. — Added LCMXO3L/LF-9400C and LCMXO3L/LF-9400E devices. — Changed LCMXO3L/LF-640E and LCMXO3L/LF-1300E Typ. values. | | | | | Updated MachXO3L/LF External Switching Characteristics – C/E Devices section. Added MachXO3L/LF-9400 devices. | | | | | Updated NVCM/Flash Download Time section. Added LCMXO3L/LF-9400C device. | | | | | Updated sysCONFIG Port Timing Specifications section. — Added LCMXO3L/LF-9400C device. — Changed t <sub>INITL</sub> units to from ns to us. — Changed t <sub>DPPINIT</sub> and t <sub>DPPDONE</sub> Max. values are per PCN#03A-16. | | | | Pinout Information | Updated Pin Information Summary section. Added LCMXO3L/LF-9400C device. | | | | Ordering Information | Updated MachXO3 Part Number Description section. — Added 9400 = 9400 LUTs. — Added BG484 package. | | | | | Updated MachXO3L Ultra Low Power Commercial and Industrial Grade Devices, Halogen Free (RoHS) Packaging section. Added LCMXO3L-9400C part numbers. | | | | | Updated MachXO3LF Ultra Low Power Commercial and Industrial Grade Devices, Halogen Free (RoHS) Packaging section. Added LCMXO3L-9400C part numbers. | | Date | Version | Section | Change Summary | |----------------|---------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | September 2015 | 1.5 | DC and Switching<br>Characteristics | Updated the MIPI D-PHY Emulation section. Revised Table 3-5, MIPI D-PHY Output DC Conditions. — Revised RL Typ. value. — Revised RH description and values. | | | | | Updated the Maximum sysIO Buffer Performance section. Revised MIPI Max. Speed value. | | | | | Updated the MachXO3L/LF External Switching Characteristics – C/E Devices section. Added footnotes 14 and 15. | | August 2015 | 1.4 | Architecture | Updated the Device Configuration section. Added JTAGENB to TAP dual purpose pins. | | | | Ordering Information | Updated the top side markings section to indicate the use of LMXO3LF for the LCMXO3LF device. | | March 2015 | 1.3 | All | General update. Added MachXO3LF devices. | | October 2014 | 1.2 | Introduction | Updated Table 1-1, MachXO3L Family Selection Guide. Revised XO3L-2100 and XO3L-4300 IO for 324-ball csfBGA package. | | | | Architecture | Updated the Dual Boot section. Corrected information on where the primary bitstream and the golden image must reside. | | | | Pinout Information | Updated the Pin Information Summary section. | | | | | Changed General Purpose IO Bank 5 values for MachXO3L-2100 and MachXO3L-4300 CSFBGA 324 package. | | | | | Changed Number 7:1 or 8:1 Gearboxes for MachXO3L-640 and MachXO3L-1300. | | | | | Removed DQS Groups (Bank 1) section. | | | | | Changed VCCIO Pins Bank 1 values for MachXO3L-1300, MachXO3L-2100, MachXO3L-4300 and MachXO3L-6900 CSFBGA 256 package. | | | | | Changed GND values for MachXO3L-1300, MachXO3L-2100, MachXO3L-4300 and MachXO3L-6900 CSFBGA 256 package. | | | | | Changed NC values for MachXO3L-2100 and MachXO3L-4300 CSF-BGA 324 package. | | | | DC and Switching<br>Characteristics | Updated the BLVDS section. Changed output impedance nominal values in Table 3-2, BLVDS DC Condition. | | | | | Updated the LVPECL section. Changed output impedance nominal value in Table 3-3, LVPECL DC Condition. | | | | | Updated the sysCONFIG Port Timing Specifications section. Updated INITN low time values. | | July 2014 | 1.1 | DC and Switching<br>Characteristics | Updated the Static Supply Current – C/E Devices section. Added devices. | | | | | Updated the Programming and Erase Supply Current – C/E Device section. Added devices. | | | | | Updated the sysIO Single-Ended DC Electrical Characteristics section. Revised footnote 4. | | | | | Added the NVCM Download Time section. | | | | | Updated the Typical Building Block Function Performance – C/E Devices section. Added information to footnote. | | | | Pinout Information | Updated the Pin Information Summary section. | | | | Ordering Information | Updated the MachXO3L Part Number Description section. Added packages. | | | | | Updated the Ordering Information section. General update. | | Date | Version | Section | Change Summary | |---------------|---------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | June 2014 | 1.0 | _ | Product name/trademark adjustment. | | | | Introduction | Updated Features section. | | | | | Updated Table 1-1, MachXO3L Family Selection Guide. Changed fcCSP packages to csfBGA. Adjusted 121-ball csfBGA arrow. | | | | | Introduction section general update. | | | | Architecture | General update. | | | | DC and Switching<br>Characteristics | Updated sysIO Recommended Operating Conditions section. Removed $V_{REF}$ (V) column. Added standards. | | | | | Updated Maximum sysIO Buffer Performance section. Added MIPI I/O standard. | | | | | Updated MIPI D-PHY Emulation section. Changed Low Speed to Low Power. Updated Table 3-4, MIPI DC Conditions. | | | | | Updated Table 3-5, MIPI D-PHY Output DC Conditions. | | | | | Updated Maximum sysIO Buffer Performance section. | | | | | Updated MachXO3L External Switching Characteristics – C/E Device section. | | May 2014 | 00.3 | Introduction | Updated Features section. | | | | | Updated Table 1-1, MachXO3L Family Selection Guide. Moved 121-ball fcCSP arrow. | | | | | General update of Introduction section. | | | | Architecture | General update. | | | | Pinout Information | Updated Pin Information Summary section. Updated or added data on WLCSP49, WLCSP81, CABGA324, and CABGA400 for specific devices. | | | | Ordering Information | Updated MachXO3L Part Number Description section. Updated or added data on WLCSP49, WLCSP81, CABGA324, and CABGA400 for specific devices. | | | | | Updated Ultra Low Power Commercial and Industrial Grade Devices, Halogen Free (RoHS) Packaging section. Added part numbers. | | February 2014 | 00.2 | DC and Switching<br>Characteristics | Updated MachXO3L External Switching Characteristics – C/E Devices table. Removed LPDDR and DDR2 parameters. | | | 00.1 | _ | Initial release. |