Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|---------------------------------------------------------------------------------------| | Product Status | Discontinued at Digi-Key | | Number of LABs/CLBs | 540 | | Number of Logic Elements/Cells | 4320 | | Total RAM Bits | 94208 | | Number of I/O | 63 | | Number of Gates | - | | Voltage - Supply | 1.14V ~ 1.26V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 81-UFBGA, WLCSP | | Supplier Device Package | 81-WLCSP (3.80x3.69) | | Purchase URL | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo3lf-4300e-5uwg81ctr50 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Figure 2-2. Top View of the MachXO3L/LF-4300 Device Notes: - MachXO3L/LF-1300, MachXO3L/LF-2100, MachXO3L/LF-6900 and MachXO3L/LF-9400 are similar to MachXO3L/LF-4300. MachXO3L/LF-1300 has a lower LUT count, one PLL, and seven EBR blocks. MachXO3L/LF-2100 has a lower LUT count, one PLL, and eight EBR blocks. MachXO3L/LF-6900 has a higher LUT count, two PLLs, and 26 EBR blocks. MachXO3L/LF-9400 has a higher LUT count, two PLLs, and 48 EBR blocks. - MachXO3L devices have NVCM, MachXO3LF devices have Flash. The logic blocks, Programmable Functional Unit (PFU) and sysMEM EBR blocks, are arranged in a two-dimensional grid with rows and columns. Each row has either the logic blocks or the EBR blocks. The PIO cells are located at the periphery of the device, arranged in banks. The PFU contains the building blocks for logic, arithmetic, RAM, ROM, and register functions. The PIOs utilize a flexible I/O buffer referred to as a sysIO buffer that supports operation with a variety of interface standards. The blocks are connected with many vertical and horizontal routing channel resources. The place and route software tool automatically allocates these routing resources. In the MachXO3L/LF family, the number of sysIO banks varies by device. There are different types of I/O buffers on the different banks. Refer to the details in later sections of this document. The sysMEM EBRs are large, dedicated fast memory blocks. These blocks can be configured as RAM, ROM or FIFO. FIFO support includes dedicated FIFO pointer and flag "hard" control logic to minimize LUT usage. The MachXO3L/LF registers in PFU and sysl/O can be configured to be SET or RESET. After power up and device is configured, the device enters into user mode with these registers SET/RESET according to the configuration setting, allowing device entering to a known state for predictable system function. The MachXO3L/LF architecture also provides up to two sysCLOCK Phase Locked Loop (PLL) blocks. These blocks are located at the ends of the on-chip NVCM/Flash block. The PLLs have multiply, divide, and phase shifting capabilities that are used to manage the frequency and phase relationships of the clocks. MachXO3L/LF devices provide commonly used hardened functions such as SPI controller, I<sup>2</sup>C controller and timer/counter. MachXO3LF devices also provide User Flash Memory (UFM). These hardened functions and the UFM interface to the core logic and routing through a WISHBONE interface. The UFM can also be accessed through the SPI, I<sup>2</sup>C and JTAG ports. Every device in the family has a JTAG port that supports programming and configuration of the device as well as access to the user logic. The MachXO3L/LF devices are available for operation from 3.3 V, 2.5 V and 1.2 V power sup-plies, providing easy integration into the overall system. Secondary High 8.1 Fanout Net 0 Secondary High 8:1 Fanout Net 1 Secondary High 8:1 Fanout Net 2 Secondary High 8:1 Fanout Net 3 Secondary High 8:1 Fanout Net 4 Secondary High 8.-Fanout Net 5 Secondary High 8:1 Fanout Net 6 Secondary High 8:1 Fanout Net 7 Clock Pads Routing Figure 2-6. Secondary High Fanout Nets for MachXO3L/LF Devices ### sysCLOCK Phase Locked Loops (PLLs) The sysCLOCK PLLs provide the ability to synthesize clock frequencies. All MachXO3L/LF devices have one or more sysCLOCK PLL. CLKI is the reference frequency input to the PLL and its source can come from an external I/O pin or from internal routing. CLKFB is the feedback signal to the PLL which can come from internal routing or an external I/O pin. The feedback divider is used to multiply the reference frequency and thus synthesize a higher frequency clock output. The MachXO3L/LF sysCLOCK PLLs support high resolution (16-bit) fractional-N synthesis. Fractional-N frequency synthesis allows the user to generate an output clock which is a non-integer multiple of the input frequency. For more information about using the PLL with Fractional-N synthesis, please see TN1282, MachXO3 sysCLOCK PLL Design and Usage Guide. Each output has its own output divider, thus allowing the PLL to generate different frequencies for each output. The output dividers can have a value from 1 to 128. The output dividers may also be cascaded together to generate low frequency clocks. The CLKOP, CLKOS, CLKOS2, and CLKOS3 outputs can all be used to drive the MachXO3L/LF clock distribution network directly or general purpose routing resources can be used. The LOCK signal is asserted when the PLL determines it has achieved lock and de-asserted if a loss of lock is detected. A block diagram of the PLL is shown in Figure 2-7. The setup and hold times of the device can be improved by programming a phase shift into the CLKOS, CLKOS2, and CLKOS3 output clocks which will advance or delay the output clock with reference to the CLKOP output clock. ### sysIO Buffer Each I/O is associated with a flexible buffer referred to as a sysIO buffer. These buffers are arranged around the periphery of the device in groups referred to as banks. The sysIO buffers allow users to implement a wide variety of standards that are found in today's systems including LVCMOS, TTL, PCI, LVDS, BLVDS, MLVDS and LVPECL. Each bank is capable of supporting multiple I/O standards. In the MachXO3L/LF devices, single-ended output buffers, ratioed input buffers (LVTTL, LVCMOS and PCI), differential (LVDS) input buffers are powered using I/O supply voltage ( $V_{CCIO}$ ). Each sysIO bank has its own $V_{CCIO}$ . MachXO3L/LF devices contain three types of sysIO buffer pairs. #### 1. Left and Right sysIO Buffer Pairs The sysIO buffer pairs in the left and right banks of the device consist of two single-ended output drivers and two single-ended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the left and right of the devices also have differential input buffers. #### 2. Bottom sysIO Buffer Pairs The sysIO buffer pairs in the bottom bank of the device consist of two single-ended output drivers and two single-ended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the bottom also have differential input buffers. Only the I/Os on the bottom banks have programmable PCI clamps and differential input termination. The PCI clamp is enabled after $V_{CC}$ and $V_{CCIO}$ are at valid operating levels and the device has been configured. #### 3. Top sysIO Buffer Pairs The sysIO buffer pairs in the top bank of the device consist of two single-ended output drivers and two single-ended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the top also have differential I/O buffers. Half of the sysIO buffer pairs on the top edge have true differential outputs. The sysIO buffer pair comprising of the A and B PIOs in every PIC on the top edge have a differential output driver. ### Typical I/O Behavior During Power-up The internal power-on-reset (POR) signal is deactivated when $V_{CC}$ and $V_{CCIOO}$ have reached $V_{PORUP}$ level defined in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. After the POR signal is deactivated, the FPGA core logic becomes active. It is the user's responsibility to ensure that all $V_{CCIO}$ banks are active with valid input logic levels to properly control the output logic states of all the I/O banks that are critical to the application. The default configuration of the I/O pins in a blank device is tri-state with a weak pull-down to GND (some pins such as PROGRAMN and the JTAG pins have weak pull-up to $V_{CCIO}$ as the default functionality). The I/O pins will maintain the blank configuration until $V_{CC}$ and $V_{CCIO}$ (for I/O banks containing configuration I/Os) have reached $V_{PORUP}$ levels at which time the I/Os will take on the user-configured settings only after a proper download/configuration. There are various ways a user can ensure that there are no spurious signals on critical outputs as the device powers up. These are discussed in more detail in TN1280, MachXO3 sysIO Usage Guide. ### **Supported Standards** The MachXO3L/LF sysIO buffer supports both single-ended and differential standards. Single-ended standards can be further subdivided into LVCMOS, LVTTL, and PCI. The buffer supports the LVTTL, PCI, LVCMOS 1.2 V, 1.5 V, 1.8 V, 2.5 V, and 3.3 V standards. In the LVCMOS and LVTTL modes, the buffer has individually configurable options for drive strength, bus maintenance (weak pull-up, weak pull-down, bus-keeper latch or none) and open drain. BLVDS, MLVDS and LVPECL output emulation is supported on all devices. The MachXO3L/LF devices support on-chip LVDS output buffers on approximately 50% of the I/Os on the top bank. Differential receivers for LVDS, BLVDS, MLVDS and LVPECL are supported on all banks of MachXO3L/LF devices. PCI support is provided in the bottom bank of the MachXO3L/LF devices. Table 2-11 summarizes the I/O characteristics of the MachXO3L/LF PLDs. Figure 2-15. MachXO3L/LF-1300 in 256 Ball Packages, MachXO3L/LF-2100, MachXO3L/LF-4300, MachXO3L/LF-6900 and MachXO3L/LF-9400 Banks Figure 2-16. MachXO3L/LF-640 and MachXO3L/LF-1300 Banks ### **Configuration and Testing** This section describes the configuration and testing features of the MachXO3L/LF family. ### IEEE 1149.1-Compliant Boundary Scan Testability All MachXO3L/LF devices have boundary scan cells that are accessed through an IEEE 1149.1 compliant test access port (TAP). This allows functional testing of the circuit board, on which the device is mounted, through a serial scan path that can access all critical logic nodes. Internal registers are linked internally, allowing test data to be shifted in and loaded directly onto test nodes, or test data to be captured and shifted out for verification. The test access port consists of dedicated I/Os: TDI, TDO, TCK and TMS. The test access port shares its power supply with $V_{\rm CCIO}$ Bank 0 and can operate with LVCMOS3.3, 2.5, 1.8, 1.5, and 1.2 standards. For more details on boundary scan test, see AN8066, Boundary Scan Testability with Lattice sysIO Capability and TN1087, Minimizing System Interruption During Configuration Using TransFR Technology. ### **Device Configuration** All MachXO3L/LF devices contain two ports that can be used for device configuration. The Test Access Port (TAP), which supports bit-wide configuration and the sysCONFIG port which supports serial configuration through I<sup>2</sup>C or SPI. The TAP supports both the IEEE Standard 1149.1 Boundary Scan specification and the IEEE Standard 1532 In-System Configuration specification. There are various ways to configure a MachXO3L/LF device: - Internal NVCM/Flash Download - 2. JTAG - 3. Standard Serial Peripheral Interface (Master SPI mode) interface to boot PROM memory - 4. System microprocessor to drive a serial slave SPI port (SSPI mode) - 5. Standard I<sup>2</sup>C Interface to system microprocessor Upon power-up, the configuration SRAM is ready to be configured using the selected sysCONFIG port. Once a configuration port is selected, it will remain active throughout that configuration cycle. The IEEE 1149.1 port can be activated any time after power-up by sending the appropriate command through the TAP port. Optionally the device can run a CRC check upon entering the user mode. This will ensure that the device was configured correctly. The sysCONFIG port has 10 dual-function pins which can be used as general purpose I/Os if they are not required for configuration. See TN1279, MachXO3 Programming and Configuration Usage Guide for more information about using the dual-use pins as general purpose I/Os. Lattice design software uses proprietary compression technology to compress bit-streams for use in MachXO3L/LF devices. Use of this technology allows Lattice to provide a lower cost solution. In the unlikely event that this technology is unable to compress bitstreams to fit into the amount of on-chip NVCM/Flash, there are a variety of techniques that can be utilized to allow the bitstream to fit in the on-chip NVCM/Flash. For more details, refer to TN1279, MachXO3 Programming and Configuration Usage Guide. The Test Access Port (TAP) has five dual purpose pins (TDI, TDO, TMS, TCK and JTAGENB). These pins are dual function pins - TDI, TDO, TMS and TCK can be used as general purpose I/O if desired. For more details, refer to TN1279, MachXO3 Programming and Configuration Usage Guide. #### TransFR (Transparent Field Reconfiguration) TransFR is a unique Lattice technology that allows users to update their logic in the field without interrupting system operation using a simple push-button solution. For more details refer to TN1087, Minimizing System Interruption During Configuration Using TransFR Technology for details. #### **Security and One-Time Programmable Mode (OTP)** For applications where security is important, the lack of an external bitstream provides a solution that is inherently more secure than SRAM-based FPGAs. This is further enhanced by device locking. MachXO3L/LF devices contain security bits that, when set, prevent the readback of the SRAM configuration and NVCM/Flash spaces. The device can be in one of two modes: - 1. Unlocked Readback of the SRAM configuration and NVCM/Flash spaces is allowed. - 2. Permanently Locked The device is permanently locked. Once set, the only way to clear the security bits is to erase the device. To further complement the security of the device, a One Time Programmable (OTP) mode is available. Once the device is set in this mode it is not possible to erase or re-program the NVCM/Flash and SRAM OTP portions of the device. For more details, refer to TN1279, MachXO3 Programming and Configuration Usage Guide. #### **Password** The MachXO3LF supports a password-based security access feature also known as Flash Protect Key. Optionally, the MachXO3L device can be ordered with a custom specification (c-spec) to support this feature. The Flash Protect Key feature provides a method of controlling access to the Configuration and Programming modes of the device. When enabled, the Configuration and Programming edit mode operations (including Write, Verify and Erase operations) are allowed only when coupled with a Flash Protect Key which matches that expected by the device. Without a valid Flash Protect Key, the user can perform only rudimentary non-configuration operations such as Read Device ID. For more details, refer to TN1313, Using Password Security with MachXO3 Devices. #### **Dual Boot** MachXO3L/LF devices can optionally boot from two patterns, a primary bitstream and a golden bitstream. If the primary bitstream is found to be corrupt while being downloaded into the SRAM, the device shall then automatically re-boot from the golden bitstream. Note that the primary bitstream must reside in the external SPI Flash. The golden image MUST reside in an on-chip NVCM/Flash. For more details, refer to TN1279, MachXO3 Programming and Configuration Usage Guide. #### **Soft Error Detection** The SED feature is a CRC check of the SRAM cells after the device is configured. This check ensures that the SRAM cells were configured successfully. This feature is enabled by a configuration bit option. The Soft Error Detection can also be initiated in user mode via an input to the fabric. The clock for the Soft Error Detection circuit is generated using a dedicated divider. The undivided clock from the on-chip oscillator is the input to this divider. For low power applications users can switch off the Soft Error Detection circuit. For more details, refer to TN1292, MachXO3 Soft Error Detection Usage Guide. #### **Soft Error Correction** The MachXO3LF device supports Soft Error Correction (SEC). Optionally, the MachXO3L device can be ordered with a custom specification (c-spec) to support this feature. When BACKGROUND\_RECONFIG is enabled using the Lattice Diamond Software in a design, asserting the PROGRAMN pin or issuing the REFRESH sysConfig command refreshes the SRAM array from configuration memory. Only the detected error bit is corrected. No other SRAM cells are changed, allowing the user design to function uninterrupted. During the project design phase, if the overall system cannot guarantee containment of the error or its subsequent effects on downstream data or control paths, Lattice recommends using SED only. The MachXO3 can be then be soft-reset by asserting PROGRAMN or issuing the Refresh command over a sysConfig port in response to SED. Soft-reset additionally erases the SRAM array prior to the SRAM refresh, and asserts internal Reset circuitry to guarantee a known state. For more details, refer to TN1292, MachXO3 Soft Error Detection (SED)/Correction (SEC) Usage Guide. # Power-On-Reset Voltage Levels<sup>1, 2, 3, 4, 5</sup> | Symbol | Parameter | Min. | Тур. | Max. | Units | |---------------------------|------------------------------------------------------------------------------------------------------------------|------|------|------|-------| | V <sub>PORUP</sub> | Power-On-Reset ramp up trip point (band gap based circuit monitoring $V_{\text{CCINT}}$ and $V_{\text{CCIO0}}$ ) | 0.9 | _ | 1.06 | V | | V <sub>PORUPEXT</sub> | Power-On-Reset ramp up trip point (band gap based circuit monitoring external $V_{\rm CC}$ power supply) | 1.5 | _ | 2.1 | V | | V <sub>PORDNBG</sub> | Power-On-Reset ramp down trip point (band gap based circuit monitoring $V_{\text{CCINT}}$ ) | 0.75 | _ | 0.93 | V | | V <sub>PORDNBGEXT</sub> | Power-On-Reset ramp down trip point (band gap based circuit monitoring $V_{CC}$ ) | 0.98 | _ | 1.33 | V | | V <sub>PORDNSRAM</sub> | Power-On-Reset ramp down trip point (SRAM based circuit monitoring $V_{\text{CCINT}}$ ) | _ | 0.6 | _ | V | | V <sub>PORDNSRAMEXT</sub> | Power-On-Reset ramp down trip point (SRAM based circuit monitoring $V_{CC}$ ) | _ | 0.96 | _ | V | - 1. These POR trip points are only provided for guidance. Device operation is only characterized for power supply voltages specified under recommended operating conditions. - 2. For devices without voltage regulators $V_{CCINT}$ is the same as the $V_{CC}$ supply voltage. For devices with voltage regulators, $V_{CCINT}$ is regulated from the $V_{CC}$ supply voltage. - 3. Note that V<sub>PORUP</sub> (min.) and V<sub>PORDNBG</sub> (max.) are in different process corners. For any given process corner V<sub>PORDNBG</sub> (max.) is always 12.0 mV below V<sub>PORUP</sub> (min.). - 4. V<sub>PORUPEXT</sub> is for C devices only. In these devices a separate POR circuit monitors the external V<sub>CC</sub> power supply. - 5. V<sub>CCIOO</sub> does not have a Power-On-Reset ramp down trip point. V<sub>CCIOO</sub> must remain within the Recommended Operating Conditions to ensure proper operation. ### Hot Socketing Specifications<sup>1, 2, 3</sup> | Symbol | Parameter | Condition | Max. | Units | |----------|------------------------------|-----------------------------|---------|-------| | $I_{DK}$ | Input or I/O leakage Current | $0 < V_{IN} < V_{IH} (MAX)$ | +/-1000 | μΑ | <sup>1.</sup> Insensitive to sequence of V<sub>CC</sub> and V<sub>CCIO</sub>. However, assumes monotonic rise/fall rates for V<sub>CC</sub> and V<sub>CCIO</sub>. ### **ESD Performance** Please refer to the MachXO2 Product Family Qualification Summary for complete qualification data, including ESD performance. <sup>2.</sup> $0 < V_{CC} < V_{CC}$ (MAX), $0 < V_{CCIO} < V_{CCIO}$ (MAX). <sup>3.</sup> $I_{DK}$ is additive to $I_{PU}$ , $I_{PD}$ or $I_{BH}$ . ### sysIO Single-Ended DC Electrical Characteristics<sup>1, 2</sup> | Input/Output | V | İL | V | Н | V <sub>OL</sub> Max. | V <sub>OH</sub> Min. | I <sub>OL</sub> Max.⁴ | I <sub>OH</sub> Max. <sup>4</sup> | | | | | | | | | | | |---------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-------------------------|-----------------------|-----------------------------------|-----------------------|-----------------------|-----------------------|-----|-----|-----|-----|-----|-------------|---| | Standard | Min. (V) <sup>3</sup> | Max. (V) | Min. (V) | Max. (V) | (V) | (V) | (mA) | (mA) | | | | | | | | | | | | | | | | | | | 4 | -4 | | | | | | | | | | | | 11/04/00 0 0 | | | | | 0.4 | V <sub>CCIO</sub> - 0.4 | 8 | -8 | | | | | | | | | | | | LVCMOS 3.3<br>LVTTL | -0.3 | 0.8 | 2.0 | 3.6 | 0.4 | ACCIO - 0.4 | 12 | -12 | | | | | | | | | | | | | | | | | | | 16 | -16 | | | | | | | | | | | | | | | | | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | | | | | | | | | | | | | | | | | | 4 | -4 | | | | | | | | | | | | | | | | | 0.4 | V <sub>CCIO</sub> - 0.4 | 8 | -8 | | | | | | | | | | | | LVCMOS 2.5 | -0.3 | 0.7 | 1.7 | 3.6 | 0.4 | ACCIO - 0.4 | 12 | -12 | | | | | | | | | | | | | | | | | | | 16 | -16 | | | | | | | | | | | | | | | | | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | | | | | | | | | | | | -0.3 | | | | | | 4 | -4 | | | | | | | | | | | | LVCMOS 1.8 | | 0.35V <sub>CCIO</sub> | 0.65V <sub>CCIO</sub> | 3.6 | 0.4 | V <sub>CCIO</sub> - 0.4 | 8 | -8 | | | | | | | | | | | | LVOIVIOO 1.0 | -0.5 | 0.00 (CCIO | 0.65 V CCIO | 5.0 | 3.0 | | 12 | -12 | | | | | | | | | | | | | | | | | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | | | | | | | | | | | | | | 0.65V <sub>CCIO</sub> | | 0.4 | V <sub>CCIO</sub> - 0.4 | 4 | -4 | | | | | | | | | | | | LVCMOS 1.5 | -0.3 | 0.35V <sub>CCIO</sub> | | 3.6 | 0.4 | • CCIO - 0.4 | 8 | -8 | | | | | | | | | | | | | | | | | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | | | | | | | | | | | | | 0.35V <sub>CCIO</sub> | | | 0.4 | V <sub>CCIO</sub> - 0.4 | 4 | -2 | | | | | | | | | | | | LVCMOS 1.2 | -0.3 | | 0.35V <sub>CCIO</sub> | 0.35V <sub>CCIO</sub> | 0.35V <sub>CCIO</sub> | 0.65V <sub>CCIO</sub> | 0.65V <sub>CCIO</sub> | 0.65V <sub>CCIO</sub> | 0.65V <sub>CCIO</sub> | 0.65V <sub>CCIO</sub> | 0.65V <sub>CCIO</sub> | 3.6 | 3.6 | 3.6 | 3.6 | 0.4 | ACCIO - 0.4 | 8 | | | | | | | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | | | | | | | | | | | LVCMOS25R33 | -0.3 | VREF-0.1 | VREF+0.1 | 3.6 | NA | NA | NA | NA | | | | | | | | | | | | LVCMOS18R33 | -0.3 | VREF-0.1 | VREF+0.1 | 3.6 | NA | NA | NA | NA | | | | | | | | | | | | LVCMOS18R25 | -0.3 | VREF-0.1 | VREF+0.1 | 3.6 | NA | NA | NA | NA | | | | | | | | | | | | LVCMOS15R33 | -0.3 | VREF-0.1 | VREF+0.1 | 3.6 | NA | NA | NA | NA | | | | | | | | | | | | LVCMOS15R25 | -0.3 | VREF-0.1 | VREF+0.1 | 3.6 | NA | NA | NA | NA | | | | | | | | | | | | LVCMOS12R33 | -0.3 | VREF-0.1 | VREF+0.1 | 3.6 | 0.40 | NA Open<br>Drain | 24, 16, 12,<br>8, 4 | NA Open<br>Drain | | | | | | | | | | | | LVCMOS12R25 | -0.3 | VREF-0.1 | VREF+0.1 | 3.6 | 0.40 | NA Open<br>Drain | 16, 12, 8, 4 | NA Open<br>Drain | | | | | | | | | | | | LVCMOS10R33 | -0.3 | VREF-0.1 | VREF+0.1 | 3.6 | 0.40 | NA Open<br>Drain | 24, 16, 12,<br>8, 4 | NA Open<br>Drain | | | | | | | | | | | | LVCMOS10R25 | -0.3 | VREF-0.1 | VREF+0.1 | 3.6 | 0.40 | NA Open<br>Drain | 16, 12, 8, 4 | NA Open<br>Drain | | | | | | | | | | | MachXO3L/LF devices allow LVCMOS inputs to be placed in I/O banks where V<sub>CCIO</sub> is different from what is specified in the applicable JEDEC specification. This is referred to as a ratioed input buffer. In a majority of cases this operation follows or exceeds the applicable JEDEC specification. The cases where MachXO3L/LF devices do not meet the relevant JEDEC specification are documented in the table below. <sup>2.</sup> MachXO3L/LF devices allow for LVCMOS referenced I/Os which follow applicable JEDEC specifications. For more details about mixed mode operation please refer to TN1280, MachXO3 sysIO Usage Guide. <sup>3.</sup> The dual function $I^2C$ pins SCL and SDA are limited to a $V_{IL}$ min of -0.25 V or to -0.3 V with a duration of <10 ns. <sup>4.</sup> For electromigration, the average DC current sourced or sinked by I/O pads between two consecutive VCCIO or GND pad connections, or between the last VCCIO or GND in an I/O bank and the end of an I/O bank, as shown in the Logic Signal Connections table (also shown as I/O grouping) shall not exceed a maximum of n \* 8 mA. "n" is the number of I/O pads between the two consecutive bank VCCIO or GND connections or between the last VCCIO and GND in a bank and the end of a bank. IO Grouping can be found in the Data Sheet Pin Tables, which can also be generated from the Lattice Diamond software. # **Maximum sysIO Buffer Performance** | I/O Standard | Max. Speed | Units | |--------------|------------|-------| | MIPI | 450 | MHz | | LVDS25 | 400 | MHz | | LVDS25E | 150 | MHz | | BLVDS25 | 150 | MHz | | BLVDS25E | 150 | MHz | | MLVDS25 | 150 | MHz | | MLVDS25E | 150 | MHz | | LVPECL33 | 150 | MHz | | LVPECL33E | 150 | MHz | | LVTTL33 | 150 | MHz | | LVTTL33D | 150 | MHz | | LVCMOS33 | 150 | MHz | | LVCMOS33D | 150 | MHz | | LVCMOS25 | 150 | MHz | | LVCMOS25D | 150 | MHz | | LVCMOS18 | 150 | MHz | | LVCMOS18D | 150 | MHz | | LVCMOS15 | 150 | MHz | | LVCMOS15D | 150 | MHz | | LVCMOS12 | 91 | MHz | | LVCMOS12D | 91 | MHz | # MachXO3L/LF External Switching Characteristics – C/E Devices $^{1,\,2,\,3,\,4,\,5,\,6,\,10}$ ### **Over Recommended Operating Conditions** | | | | _ | -6 | | <b>-</b> 5 | | |------------------------------------|----------------------------------------------------------------|-------------------------|-------|------|-------|---------------------------------------------------------------------------------|-------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Units | | Clocks | | | | | | | | | Primary Clo | cks | | | | | | | | f <sub>MAX_PRI</sub> <sup>7</sup> | Frequency for Primary Clock Tree | All MachXO3L/LF devices | | 388 | _ | 323 | MHz | | t <sub>W_PRI</sub> | Clock Pulse Width for Primary Clock | All MachXO3L/LF devices | 0.5 | _ | 0.6 | | ns | | | | MachXO3L/LF-1300 | _ | 867 | _ | 897 | ps | | | | MachXO3L/LF-2100 | _ | 867 | _ | 897 | ps | | t <sub>SKEW_PRI</sub> | Primary Clock Skew Within a Device | MachXO3L/LF-4300 | _ | 865 | _ | 892 | ps | | | | MachXO3L/LF-6900 | _ | 902 | _ | 942 | ps | | | | MachXO3L/LF-9400 | _ | 908 | _ | 950 | ps | | Edge Clock | | | L. | I. | | | l . | | f <sub>MAX EDGE</sub> <sup>7</sup> | Frequency for Edge Clock | MachXO3L/LF | _ | 400 | _ | 333 | MHz | | Pin-LUT-Pin | Propagation Delay | | | | | | | | t <sub>PD</sub> | Best case propagation delay through one LUT-4 | All MachXO3L/LF devices | _ | 6.72 | _ | 6.96 | ns | | General I/O | Pin Parameters (Using Primary Clock with | out PLL) | | • | | | | | | | MachXO3L/LF-1300 | _ | 7.46 | _ | 7.66 | ns | | | | MachXO3L/LF-2100 | _ | 7.46 | _ | 7.66 | ns | | $t_{CO}$ | Clock to Output - PIO Output Register | MachXO3L/LF-4300 | _ | 7.51 | _ | 7.71 | ns | | | | MachXO3L/LF-6900 | _ | 7.54 | _ | 7.75 | ns | | | | MachXO3L/LF-9400 | _ | 7.53 | _ | 323<br>— 897<br>897<br>892<br>942<br>950<br>333<br>6.96<br>7.66<br>7.66<br>7.71 | ns | | | | MachXO3L/LF-1300 | -0.20 | _ | -0.20 | _ | ns | | | | MachXO3L/LF-2100 | -0.20 | _ | -0.20 | | ns | | t <sub>SU</sub> | Clock to Data Setup - PIO Input Register | MachXO3L/LF-4300 | -0.23 | _ | -0.23 | | ns | | t <sub>SU</sub> | | MachXO3L/LF-6900 | -0.23 | _ | -0.23 | _ | ns | | | | MachXO3L/LF-9400 | -0.24 | _ | -0.24 | _ | ns | | | | MachXO3L/LF-1300 | 1.89 | _ | 2.13 | _ | ns | | | | MachXO3L/LF-2100 | 1.89 | _ | 2.13 | _ | ns | | t <sub>H</sub> | Clock to Data Hold - PIO Input Register | MachXO3L/LF-4300 | 1.94 | _ | 2.18 | | ns | | | | MachXO3L/LF-6900 | 1.98 | _ | 2.23 | | ns | | | | MachXO3L/LF-9400 | 1.99 | _ | 2.24 | _ | ns | | | | MachXO3L/LF-1300 | 1.61 | _ | 1.76 | _ | ns | | | | MachXO3L/LF-2100 | 1.61 | _ | 1.76 | _ | ns | | t <sub>SU_DEL</sub> | Clock to Data Setup - PIO Input Register with Data Input Delay | MachXO3L/LF-4300 | 1.66 | | 1.81 | _ | ns | | _ | Will Bata Input Belay | MachXO3L/LF-6900 | 1.53 | _ | 1.67 | _ | ns | | | | MachXO3L/LF-9400 | 1.65 | _ | 1.80 | _ | ns | | | | MachXO3L/LF-1300 | -0.23 | _ | -0.23 | _ | ns | | | | MachXO3L/LF-2100 | -0.23 | _ | -0.23 | _ | ns | | t <sub>H_DEL</sub> | Clock to Data Hold - PIO Input Register with | MachXO3L/LF-4300 | -0.25 | _ | -0.25 | _ | ns | | | Input Data Delay | MachXO3L/LF-6900 | -0.21 | _ | -0.21 | _ | ns | | | | MachXO3L/LF-9400 | -0.24 | _ | -0.24 | _ | ns | | f <sub>MAX_IO</sub> | Clock Frequency of I/O and PFU Register | All MachXO3L/LF devices | _ | 388 | _ | 323 | MHz | | | | | _ | -6 | | 5 | | |----------------------------------|------------------------------------------------------------------------------------|--------------------------------------------|----------|---------|---------|---------|---------------------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Units | | MIPI D-PHY<br>GDDRX4_RX | Inputs with Clock and Data Centered at Pi<br>X.ECLK.Centered <sup>10, 11, 12</sup> | in Using PCLK Pin for Cloc | k Input | - | | | | | t <sub>SU</sub> 15 | Input Data Setup Before ECLK | | 0.200 | _ | 0.200 | _ | UI | | t <sub>HO</sub> 15 | Input Data Hold After ECLK | | 0.200 | _ | 0.200 | _ | UI | | f <sub>DATA</sub> <sup>14</sup> | MIPI D-PHY Input Data Speed | All MachXO3L/LF _devices, bottom side only | _ | 900 | _ | 900 | Mbps | | f <sub>DDRX4</sub> <sup>14</sup> | MIPI D-PHY ECLK Frequency | devices, bottom side only | _ | 450 | _ | 450 | MHz | | f <sub>SCLK</sub> <sup>14</sup> | SCLK Frequency | | _ | 112.5 | _ | 112.5 | MHz | | | R Outputs with Clock and Data Aligned at F | Pin Using PCLK Pin for Clo | ck Input | – GDDF | RX1_TX. | SCLK.A | ligned <sup>8</sup> | | t <sub>DIA</sub> | Output Data Invalid After CLK Output | | _ | 0.520 | _ | 0.550 | ns | | t <sub>DIB</sub> | Output Data Invalid Before CLK Output | All MachXO3L/LF | _ | 0.520 | _ | 0.550 | ns | | f <sub>DATA</sub> | DDRX1 Output Data Speed | devices,<br>all sides | _ | 300 | _ | 250 | Mbps | | f <sub>DDRX1</sub> | DDRX1 SCLK frequency | | _ | 150 | _ | 125 | MHz | | Generic DDF | Outputs with Clock and Data Centered at I | Pin Using PCLK Pin for Cloc | k Input | – GDDR | X1_TX.S | SCLK.Ce | ntered8 | | t <sub>DVB</sub> | Output Data Valid Before CLK Output | | 1.210 | _ | 1.510 | _ | ns | | t <sub>DVA</sub> | Output Data Valid After CLK Output | All MachXO3L/LF | 1.210 | _ | 1.510 | _ | ns | | f <sub>DATA</sub> | DDRX1 Output Data Speed | devices, | _ | 300 | _ | 250 | Mbps | | f <sub>DDRX1</sub> | DDRX1 SCLK Frequency<br>(minimum limited by PLL) | all sides | _ | 150 | _ | 125 | MHz | | Generic DDF | XX2 Outputs with Clock and Data Aligned at | Pin Using PCLK Pin for Clo | ck Inpu | t – GDD | RX2_TX | ECLK.A | ligned <sup>8</sup> | | t <sub>DIA</sub> | Output Data Invalid After CLK Output | | — | 0.200 | _ | 0.215 | ns | | t <sub>DIB</sub> | Output Data Invalid Before CLK Output | | _ | 0.200 | | 0.215 | ns | | f <sub>DATA</sub> | DDRX2 Serial Output Data Speed | MachXO3L/LF devices,<br>top side only | _ | 664 | _ | 554 | Mbps | | f <sub>DDRX2</sub> | DDRX2 ECLK frequency | Top olde olly | _ | 332 | — | 277 | MHz | | f <sub>SCLK</sub> | SCLK Frequency | | — | 166 | — | 139 | MHz | | | RX2 Outputs with Clock and Data Centere K.ECLK.Centered <sup>8, 9</sup> | d at Pin Using PCLK Pin fo | r Clock | Input – | | | | | t <sub>DVB</sub> | Output Data Valid Before CLK Output | | 0.535 | | 0.670 | _ | ns | | t <sub>DVA</sub> | Output Data Valid After CLK Output | | 0.535 | _ | 0.670 | _ | ns | | f <sub>DATA</sub> | DDRX2 Serial Output Data Speed | MachXO3L/LF devices, | _ | 664 | _ | 554 | Mbps | | f <sub>DDRX2</sub> | DDRX2 ECLK Frequency<br>(minimum limited by PLL) | top side only | _ | 332 | _ | 277 | MHz | | f <sub>SCLK</sub> | SCLK Frequency | _ | _ | 166 | _ | 139 | MHz | | | RX4 Outputs with Clock and Data Aligned<br>K.ECLK.Aligned <sup>8, 9</sup> | at Pin Using PCLK Pin for | Clock I | nput – | | | | | t <sub>DIA</sub> | Output Data Invalid After CLK Output | | _ | 0.200 | _ | 0.215 | ns | | t <sub>DIB</sub> | Output Data Invalid Before CLK Output | 1 | _ | 0.200 | _ | 0.215 | ns | | f <sub>DATA</sub> | DDRX4 Serial Output Data Speed | MachXO3L/LF devices, | _ | 800 | _ | 630 | Mbps | | f <sub>DDRX4</sub> | DDRX4 ECLK Frequency | top side only | _ | 400 | _ | 315 | MHz | | f <sub>SCLK</sub> | SCLK Frequency | | _ | 100 | _ | 79 | MHz | | | 1 | 1 | | 1 | l | | 1 | ### sysCLOCK PLL Timing ### **Over Recommended Operating Conditions** | Parameter | Descriptions | Conditions | Min. | Max. | Units | |-----------------------------------|----------------------------------------------------------------------------------|------------------------------------------|----------|-------------|------------| | f <sub>IN</sub> | Input Clock Frequency (CLKI, CLKFB) | | 7 | 400 | MHz | | f <sub>OUT</sub> | Output Clock Frequency (CLKOP, CLKOS, CLKOS2) | | 1.5625 | 400 | MHz | | f <sub>OUT2</sub> | Output Frequency (CLKOS3 cascaded from CLKOS2) | | 0.0122 | 400 | MHz | | f <sub>VCO</sub> | PLL VCO Frequency | | 200 | 800 | MHz | | f <sub>PFD</sub> | Phase Detector Input Frequency | | 7 | 400 | MHz | | AC Character | istics | • | | | | | t <sub>DT</sub> | Output Clock Duty Cycle | Without duty trim selected <sup>3</sup> | 45 | 55 | % | | t <sub>DT_TRIM</sub> <sup>7</sup> | Edge Duty Trim Accuracy | | -75 | 75 | % | | t <sub>PH</sub> <sup>4</sup> | Output Phase Accuracy | | -6 | 6 | % | | | Output Clock Ported litter | f <sub>OUT</sub> > 100 MHz | <u> </u> | 150 | ps p-p | | | Output Clock Period Jitter | f <sub>OUT</sub> < 100 MHz | <u> </u> | 0.007 | UIPP | | | Output Clock Cycle to eyele litter | f <sub>OUT</sub> > 100 MHz | <u> </u> | 180 | ps p-p | | | Output Clock Cycle-to-cycle Jitter | f <sub>OUT</sub> < 100 MHz | _ | 0.009 | UIPP | | ± 1.8 | Output Clask Phase litter | f <sub>PFD</sub> > 100 MHz | _ | 160 | ps p-p | | t <sub>OPJIT</sub> 1,8 | Output Clock Phase Jitter | f <sub>PFD</sub> < 100 MHz | _ | 0.011 | UIPP | | | Output Clask Davied Litter (Freetieral NI) | f <sub>OUT</sub> > 100 MHz | <u> </u> | 230 | ps p-p | | | Output Clock Period Jitter (Fractional-N) | f <sub>OUT</sub> < 100 MHz | <u> </u> | 0.12 | UIPP | | | Output Clock Cycle-to-cycle Jitter | f <sub>OUT</sub> > 100 MHz | <u> </u> | 230 | ps p-p | | | (Fractional-N) | f <sub>OUT</sub> < 100 MHz | <u> </u> | 0.12 | UIPP | | t <sub>SPO</sub> | Static Phase Offset | Divider ratio = integer | -120 | 120 | ps | | t <sub>W</sub> | Output Clock Pulse Width | At 90% or 10% <sup>3</sup> | 0.9 | _ | ns | | t <sub>LOCK</sub> 2, 5 | PLL Lock-in Time | | <u> </u> | 15 | ms | | t <sub>UNLOCK</sub> | PLL Unlock Time | | <b>—</b> | 50 | ns | | <b>.</b> 6 | Input Clock Pariod litter | f <sub>PFD</sub> ≥ 20 MHz | <u> </u> | 1,000 | ps p-p | | t <sub>IPJIT</sub> 6 | Input Clock Period Jitter | f <sub>PFD</sub> < 20 MHz | <u> </u> | 0.02 | UIPP | | t <sub>HI</sub> | Input Clock High Time | 90% to 90% | 0.5 | _ | ns | | t <sub>LO</sub> | Input Clock Low Time | 10% to 10% | 0.5 | _ | ns | | t <sub>STABLE</sub> <sup>5</sup> | STANDBY High to PLL Stable | | _ | 15 | ms | | t <sub>RST</sub> | RST/RESETM Pulse Width | | 1 | _ | ns | | t <sub>RSTREC</sub> | RST Recovery Time | | 1 | _ | ns | | t <sub>RST_DIV</sub> | RESETC/D Pulse Width | | 10 | _ | ns | | t <sub>RSTREC_DIV</sub> | RESETC/D Recovery Time | | 1 | _ | ns | | t <sub>ROTATE-SETUP</sub> | PHASESTEP Setup Time | | 10 | _ | ns | | t <sub>ROTATE_WD</sub> | PHASESTEP Pulse Width | | 4 | _ | VCO Cycles | | | PHASESTEP Pulse Width nple is taken over 10,000 samples of the primary PLL outp | ut with a clean reference clock. Cycle-t | | s taken ove | - | Period jitter sample is taken over 10,000 samples of the primary PLL output with a clean reference clock. Cycle-to-cycle jitter is taken over 1000 cycles. Phase jitter is taken over 2000 cycles. All values per JESD65B. - 2. Output clock is valid after $t_{LOCK}$ for PLL reset and dynamic delay adjustment. - 3. Using LVDS output buffers. - CLKOS as compared to CLKOP output for one phase step at the maximum VCO frequency. See TN1282, MachXO3 sysCLOCK PLL Design and Usage Guide for more details. - 5. At minimum $f_{\mbox{\scriptsize PFD}}$ As the $f_{\mbox{\scriptsize PFD}}$ increases the time will decrease to approximately 60% the value listed. - 6. Maximum allowed jitter on an input clock. PLL unlock may occur if the input jitter exceeds this specification. Jitter on the input clock may be transferred to the output clocks, resulting in jitter measurements outside the output specifications listed in this table. - 7. Edge Duty Trim Accuracy is a percentage of the setting value. Settings available are 70 ps, 140 ps, and 280 ps in addition to the default value of none. - 8. Jitter values measured with the internal oscillator operating. The jitter values will increase with loading of the PLD fabric and in the presence of SSO noise. ### **JTAG Port Timing Specifications** | Symbol | Parameter | Min. | Max. | Units | |----------------------|--------------------------------------------------------------------|------|------|-------| | f <sub>MAX</sub> | TCK clock frequency | _ | 25 | MHz | | t <sub>BTCPH</sub> | TCK [BSCAN] clock pulse width high | 20 | _ | ns | | t <sub>BTCPL</sub> | TCK [BSCAN] clock pulse width low | 20 | _ | ns | | t <sub>BTS</sub> | TCK [BSCAN] setup time | 10 | _ | ns | | t <sub>BTH</sub> | TCK [BSCAN] hold time | 8 | _ | ns | | t <sub>BTCO</sub> | TAP controller falling edge of clock to valid output | _ | 10 | ns | | t <sub>BTCODIS</sub> | TAP controller falling edge of clock to valid disable | _ | 10 | ns | | t <sub>BTCOEN</sub> | TAP controller falling edge of clock to valid enable | _ | 10 | ns | | t <sub>BTCRS</sub> | BSCAN test capture register setup time | 8 | _ | ns | | t <sub>BTCRH</sub> | BSCAN test capture register hold time | 20 | _ | ns | | t <sub>BUTCO</sub> | BSCAN test update register, falling edge of clock to valid output | _ | 25 | ns | | t <sub>BTUODIS</sub> | BSCAN test update register, falling edge of clock to valid disable | _ | 25 | ns | | t <sub>BTUPOEN</sub> | BSCAN test update register, falling edge of clock to valid enable | _ | 25 | ns | Figure 3-8. JTAG Port Timing Waveforms # **Signal Descriptions (Cont.)** | Signal Name | I/O | Descriptions | | | | | | | |----------------------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Configuration (Dual function pins used during sysCONFIG) | | | | | | | | | | PROGRAMN | I | Initiates configuration sequence when asserted low. This pin always has an active pull-up. | | | | | | | | INITN | I/O | Open Drain pin. Indicates the FPGA is ready to be configured. During configuration, a pull-up is enabled. | | | | | | | | DONE | I/O | Open Drain pin. Indicates that the configuration sequence is complete, and the start-up sequence is in progress. | | | | | | | | MCLK/CCLK | I/O | Input Configuration Clock for configuring an FPGA in Slave SPI mode. Output Configuration Clock for configuring an FPGA in SPI and SPIm configuration modes. | | | | | | | | SN | I | Slave SPI active low chip select input. | | | | | | | | CSSPIN | I/O | Master SPI active low chip select output. | | | | | | | | SI/SPISI | I/O | Slave SPI serial data input and master SPI serial data output. | | | | | | | | SO/SPISO | I/O | Slave SPI serial data output and master SPI serial data input. | | | | | | | | SCL | I/O | Slave I <sup>2</sup> C clock input and master I <sup>2</sup> C clock output. | | | | | | | | SDA | I/O | Slave I <sup>2</sup> C data input and master I <sup>2</sup> C data output. | | | | | | | | | MachXO3L/LF-2100 | | | | | | | |--------------------------------------------------------|------------------|-----------|-----------|-----------|----------|----------|--| | | WLCSP49 | CSFBGA121 | CSFBGA256 | CSFBGA324 | CABGA256 | CABGA324 | | | General Purpose IO per Bank | | | I. | l | l | I | | | Bank 0 | 19 | 24 | 50 | 71 | 50 | 71 | | | Bank 1 | 0 | 26 | 52 | 62 | 52 | 68 | | | Bank 2 | 13 | 26 | 52 | 72 | 52 | 72 | | | Bank 3 | 0 | 7 | 16 | 22 | 16 | 24 | | | Bank 4 | 0 | 7 | 16 | 14 | 16 | 16 | | | Bank 5 | 6 | 10 | 20 | 27 | 20 | 28 | | | Total General Purpose Single Ended IO | 38 | 100 | 206 | 268 | 206 | 279 | | | Differential IO per Bank | · · | | ı | l . | ı | l . | | | Bank 0 | 10 | 12 | 25 | 36 | 25 | 36 | | | Bank 1 | 0 | 13 | 26 | 30 | 26 | 34 | | | Bank 2 | 6 | 13 | 26 | 36 | 26 | 36 | | | Bank 3 | 0 | 3 | 8 | 10 | 8 | 12 | | | Bank 4 | 0 | 3 | 8 | 6 | 8 | 8 | | | Bank 5 | 3 | 5 | 10 | 13 | 10 | 14 | | | Total General Purpose Differential IO | 19 | 49 | 103 | 131 | 103 | 140 | | | Dual Function IO | 25 | 33 | 33 | 37 | 33 | 37 | | | Number 7:1 or 8:1 Gearboxes | • | • | | | | | | | Number of 7:1 or 8:1 Output Gearbox Available (Bank 0) | 5 | 7 | 14 | 18 | 14 | 18 | | | Number of 7:1 or 8:1 Input Gearbox Available (Bank 2) | 6 | 13 | 14 | 18 | 14 | 18 | | | High-speed Differential Outputs | • | • | | | | | | | Bank 0 | 5 | 7 | 14 | 18 | 14 | 18 | | | VCCIO Pins | • | • | | | | | | | Bank 0 | 2 | 1 | 4 | 4 | 4 | 4 | | | Bank 1 | 0 | 1 | 3 | 4 | 4 | 4 | | | Bank 2 | 1 | 1 | 4 | 4 | 4 | 4 | | | Bank 3 | 0 | 1 | 2 | 2 | 1 | 2 | | | Bank 4 | 0 | 1 | 2 | 2 | 2 | 2 | | | Bank 5 | 1 | 1 | 2 | 2 | 1 | 2 | | | vcc | 2 | 4 | 8 | 8 | 8 | 10 | | | GND | 4 | 10 | 24 | 16 | 24 | 16 | | | NC | 0 | 0 | 0 | 13 | 1 | 0 | | | Reserved for Configuration | 1 | 1 | 1 | 1 | 1 | 1 | | | Total Count of Bonded Pins | 49 | 121 | 256 | 324 | 256 | 324 | | | | | | Ма | chXO3L/LF | -4300 | | | |--------------------------------------------------------|---------|-----------|-----------|-----------|----------|----------|----------| | | WLCSP81 | CSFBGA121 | CSFBGA256 | CSFBGA324 | CABGA256 | CABGA324 | CABGA400 | | General Purpose IO per Bank | | I . | | | | I | I | | Bank 0 | 29 | 24 | 50 | 71 | 50 | 71 | 83 | | Bank 1 | 0 | 26 | 52 | 62 | 52 | 68 | 84 | | Bank 2 | 20 | 26 | 52 | 72 | 52 | 72 | 84 | | Bank 3 | 7 | 7 | 16 | 22 | 16 | 24 | 28 | | Bank 4 | 0 | 7 | 16 | 14 | 16 | 16 | 24 | | Bank 5 | 7 | 10 | 20 | 27 | 20 | 28 | 32 | | Total General Purpose<br>Single Ended IO | 63 | 100 | 206 | 268 | 206 | 279 | 335 | | Differential IO per Bank | | • | | | | • | • | | Bank 0 | 15 | 12 | 25 | 36 | 25 | 36 | 42 | | Bank 1 | 0 | 13 | 26 | 30 | 26 | 34 | 42 | | Bank 2 | 10 | 13 | 26 | 36 | 26 | 36 | 42 | | Bank 3 | 3 | 3 | 8 | 10 | 8 | 12 | 14 | | Bank 4 | 0 | 3 | 8 | 6 | 8 | 8 | 12 | | Bank 5 | 3 | 5 | 10 | 13 | 10 | 14 | 16 | | Total General Purpose<br>Differential IO | 31 | 49 | 103 | 131 | 103 | 140 | 168 | | Dual Function IO | 25 | 37 | 37 | 37 | 37 | 37 | 37 | | Number 7:1 or 8:1 Gearboxes | | • | | | | • | • | | Number of 7:1 or 8:1 Output Gearbox Available (Bank 0) | 10 | 7 | 18 | 18 | 18 | 18 | 21 | | Number of 7:1 or 8:1 Input Gearbox Available (Bank 2) | 10 | 13 | 18 | 18 | 18 | 18 | 21 | | High-speed Differential Outputs | | • | | | | • | • | | Bank 0 | 10 | 7 | 18 | 18 | 18 | 18 | 21 | | VCCIO Pins | | | | | | | | | Bank 0 | 3 | 1 | 4 | 4 | 4 | 4 | 5 | | Bank 1 | 0 | 1 | 3 | 4 | 4 | 4 | 5 | | Bank 2 | 2 | 1 | 4 | 4 | 4 | 4 | 5 | | Bank 3 | 1 | 1 | 2 | 2 | 1 | 2 | 2 | | Bank 4 | 0 | 1 | 2 | 2 | 2 | 2 | 2 | | Bank 5 | 1 | 1 | 2 | 2 | 1 | 2 | 2 | | vcc | 4 | 4 | 8 | 8 | 8 | 10 | 10 | | GND | 6 | 10 | 24 | 16 | 24 | 16 | 33 | | NC | 0 | 0 | 0 | 13 | 1 | 0 | 0 | | Reserved for Configuration | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Total Count of Bonded Pins | 81 | 121 | 256 | 324 | 256 | 324 | 400 | | | MachXO3L/LF-9400C | | | | | | |--------------------------------------------------------|-------------------|----------|----------|----------|--|--| | | CSFBGA256 | CABGA256 | CABGA400 | CABGA484 | | | | General Purpose IO per Bank | | | | l . | | | | Bank 0 | 50 | 50 | 83 | 95 | | | | Bank 1 | 52 | 52 | 84 | 96 | | | | Bank 2 | 52 | 52 | 84 | 96 | | | | Bank 3 | 16 | 16 | 28 | 36 | | | | Bank 4 | 16 | 16 | 24 | 24 | | | | Bank 5 | 20 | 20 | 32 | 36 | | | | Total General Purpose Single Ended IO | 206 | 206 | 335 | 383 | | | | Differential IO per Bank | | • | • | • | | | | Bank 0 | 25 | 25 | 42 | 48 | | | | Bank 1 | 26 | 26 | 42 | 48 | | | | Bank 2 | 26 | 26 | 42 | 48 | | | | Bank 3 | 8 | 8 | 14 | 18 | | | | Bank 4 | 8 | 8 | 12 | 12 | | | | Bank 5 | 10 | 10 | 16 | 18 | | | | Total General Purpose Differential IO | 103 | 103 | 168 | 192 | | | | Dual Function IO | 37 | 37 | 37 | 45 | | | | Number 7:1 or 8:1 Gearboxes | | • | • | • | | | | Number of 7:1 or 8:1 Output Gearbox Available (Bank 0) | 20 | 20 | 22 | 24 | | | | Number of 7:1 or 8:1 Input Gearbox Available (Bank 2) | 20 | 20 | 22 | 24 | | | | High-speed Differential Outputs | | • | • | • | | | | Bank 0 | 20 | 20 | 21 | 24 | | | | VCCIO Pins | 1 | l | l | l | | | | Bank 0 | 4 | 4 | 5 | 9 | | | | Bank 1 | 3 | 4 | 5 | 9 | | | | Bank 2 | 4 | 4 | 5 | 9 | | | | Bank 3 | 2 | 1 | 2 | 3 | | | | Bank 4 | 2 | 2 | 2 | 3 | | | | Bank 5 | 2 | 1 | 2 | 3 | | | | vcc | 8 | 8 | 10 | 12 | | | | GND | 24 | 24 | 33 | 52 | | | | NC | 0 | 1 | 0 | 0 | | | | Reserved for Configuration | 1 | 1 | 1 | 1 | | | | Total Count of Bonded Pins | 256 | 256 | 400 | 484 | | | # MachXO3 Family Data Sheet Ordering Information May 2016 Advance Data Sheet DS1047 ### **MachXO3 Part Number Description** ### **Ordering Information** MachXO3L/LF devices have top-side markings as shown in the examples below, on the 256-Ball caBGA package with MachXO3-6900 device in Commercial Temperature in Speed Grade 5. Notice that for the MachXO3LF device, *LMXO3LF* is used instead of *LCMXO3LF* as in the Part Number. LCMXO3L-6900C 5BG256C Datecode ### LATTICE LMXO3LF-6900C 5BG256C Datecode Note: LCMXO3LF is marked with LMXO3LF Note: Markings are abbreviated for small packages. | Part Number | LUTs | Supply Voltage | Speed | Package | Leads | Temp. | |-----------------------|------|----------------|-------|---------------------|-------|-------| | LCMXO3L-2100E-6MG324I | 2100 | 1.2 V | 6 | Halogen-Free csfBGA | 324 | IND | | LCMXO3L-2100C-5BG256C | 2100 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 256 | COM | | LCMXO3L-2100C-6BG256C | 2100 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 256 | COM | | LCMXO3L-2100C-5BG256I | 2100 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 256 | IND | | LCMXO3L-2100C-6BG256I | 2100 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 256 | IND | | LCMXO3L-2100C-5BG324C | 2100 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 324 | COM | | LCMXO3L-2100C-6BG324C | 2100 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 324 | COM | | LCMXO3L-2100C-5BG324I | 2100 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 324 | IND | | LCMXO3L-2100C-6BG324I | 2100 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 324 | IND | | Part Number | LUTs | Supply Voltage | Speed | Package | Leads | Temp. | |---------------------------|------|----------------|-------|---------------------|-------|-------| | LCMXO3L-4300E-5UWG81CTR | 4300 | 1.2 V | 5 | Halogen-Free WLCSP | 81 | СОМ | | LCMXO3L-4300E-5UWG81CTR50 | 4300 | 1.2 V | 5 | Halogen-Free WLCSP | 81 | COM | | LCMXO3L-4300E-5UWG81CTR1K | 4300 | 1.2 V | 5 | Halogen-Free WLCSP | 81 | COM | | LCMXO3L-4300E-5UWG81ITR | 4300 | 1.2 V | 5 | Halogen-Free WLCSP | 81 | IND | | LCMXO3L-4300E-5UWG81ITR50 | 4300 | 1.2 V | 5 | Halogen-Free WLCSP | 81 | IND | | LCMXO3L-4300E-5UWG81ITR1K | 4300 | 1.2 V | 5 | Halogen-Free WLCSP | 81 | IND | | LCMXO3L-4300E-5MG121C | 4300 | 1.2 V | 5 | Halogen-Free csfBGA | 121 | COM | | LCMXO3L-4300E-6MG121C | 4300 | 1.2 V | 6 | Halogen-Free csfBGA | 121 | COM | | LCMXO3L-4300E-5MG121I | 4300 | 1.2 V | 5 | Halogen-Free csfBGA | 121 | IND | | LCMXO3L-4300E-6MG121I | 4300 | 1.2 V | 6 | Halogen-Free csfBGA | 121 | IND | | LCMXO3L-4300E-5MG256C | 4300 | 1.2 V | 5 | Halogen-Free csfBGA | 256 | COM | | LCMXO3L-4300E-6MG256C | 4300 | 1.2 V | 6 | Halogen-Free csfBGA | 256 | COM | | LCMXO3L-4300E-5MG256I | 4300 | 1.2 V | 5 | Halogen-Free csfBGA | 256 | IND | | LCMXO3L-4300E-6MG256I | 4300 | 1.2 V | 6 | Halogen-Free csfBGA | 256 | IND | | LCMXO3L-4300E-5MG324C | 4300 | 1.2 V | 5 | Halogen-Free csfBGA | 324 | COM | | LCMXO3L-4300E-6MG324C | 4300 | 1.2 V | 6 | Halogen-Free csfBGA | 324 | COM | | LCMXO3L-4300E-5MG324I | 4300 | 1.2 V | 5 | Halogen-Free csfBGA | 324 | IND | | LCMXO3L-4300E-6MG324I | 4300 | 1.2 V | 6 | Halogen-Free csfBGA | 324 | IND | | LCMXO3L-4300C-5BG256C | 4300 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 256 | COM | | LCMXO3L-4300C-6BG256C | 4300 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 256 | COM | | LCMXO3L-4300C-5BG256I | 4300 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 256 | IND | | LCMXO3L-4300C-6BG256I | 4300 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 256 | IND | | LCMXO3L-4300C-5BG324C | 4300 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 324 | COM | | LCMXO3L-4300C-6BG324C | 4300 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 324 | COM | | LCMXO3L-4300C-5BG324I | 4300 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 324 | IND | | LCMXO3L-4300C-6BG324I | 4300 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 324 | IND | | LCMXO3L-4300C-5BG400C | 4300 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 400 | COM | | LCMXO3L-4300C-6BG400C | 4300 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 400 | COM | | LCMXO3L-4300C-5BG400I | 4300 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 400 | IND | | LCMXO3L-4300C-6BG400I | 4300 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 400 | IND | # MachXO3LF Ultra Low Power Commercial and Industrial Grade Devices, Halogen Free (RoHS) Packaging | Part Number | LUTs | Supply Voltage | Speed | Package | Leads | Temp. | |-----------------------|------|----------------|-------|---------------------|-------|-------| | LCMXO3LF-640E-5MG121C | 640 | 1.2 V | 5 | Halogen-Free csfBGA | 121 | COM | | LCMXO3LF-640E-6MG121C | 640 | 1.2 V | 6 | Halogen-Free csfBGA | 121 | COM | | LCMXO3LF-640E-5MG121I | 640 | 1.2 V | 5 | Halogen-Free csfBGA | 121 | IND | | LCMXO3LF-640E-6MG121I | 640 | 1.2 V | 6 | Halogen-Free csfBGA | 121 | IND | | Part Number | LUTs | Supply Voltage | Speed | Package | Leads | Temp. | |----------------------------|------|----------------|-------|---------------------|-------|-------| | LCMXO3LF-1300E-5UWG36CTR | 1300 | 1.2 V | 5 | Halogen-Free WLCSP | 36 | COM | | LCMXO3LF-1300E-5UWG36CTR50 | 1300 | 1.2 V | 5 | Halogen-Free WLCSP | 36 | COM | | LCMXO3LF-1300E-5UWG36CTR1K | 1300 | 1.2 V | 5 | Halogen-Free WLCSP | 36 | COM | | LCMXO3LF-1300E-5UWG36ITR | 1300 | 1.2 V | 5 | Halogen-Free WLCSP | 36 | IND | | LCMXO3LF-1300E-5UWG36ITR50 | 1300 | 1.2 V | 5 | Halogen-Free WLCSP | 36 | IND | | LCMXO3LF-1300E-5UWG36ITR1K | 1300 | 1.2 V | 5 | Halogen-Free WLCSP | 36 | IND | | LCMXO3LF-1300E-5MG121C | 1300 | 1.2 V | 5 | Halogen-Free csfBGA | 121 | COM | | LCMXO3LF-1300E-6MG121C | 1300 | 1.2 V | 6 | Halogen-Free csfBGA | 121 | COM | | LCMXO3LF-1300E-5MG121I | 1300 | 1.2 V | 5 | Halogen-Free csfBGA | 121 | IND | | LCMXO3LF-1300E-6MG121I | 1300 | 1.2 V | 6 | Halogen-Free csfBGA | 121 | IND | | LCMXO3LF-1300E-5MG256C | 1300 | 1.2 V | 5 | Halogen-Free csfBGA | 256 | COM | | LCMXO3LF-1300E-6MG256C | 1300 | 1.2 V | 6 | Halogen-Free csfBGA | 256 | COM | | LCMXO3LF-1300E-5MG256I | 1300 | 1.2 V | 5 | Halogen-Free csfBGA | 256 | IND | | LCMXO3LF-1300E-6MG256I | 1300 | 1.2 V | 6 | Halogen-Free csfBGA | 256 | IND | | LCMXO3LF-1300C-5BG256C | 1300 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 256 | COM | | LCMXO3LF-1300C-6BG256C | 1300 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 256 | COM | | LCMXO3LF-1300C-5BG256I | 1300 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 256 | IND | | LCMXO3LF-1300C-6BG256I | 1300 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 256 | IND | | Part Number | LUTs | Supply Voltage | Speed | Package | Leads | Temp. | |----------------------------|------|----------------|-------|---------------------|-------|-------| | LCMXO3LF-2100E-5UWG49CTR | 2100 | 1.2 V | 5 | Halogen-Free WLCSP | 49 | COM | | LCMXO3LF-2100E-5UWG49CTR50 | 2100 | 1.2 V | 5 | Halogen-Free WLCSP | 49 | COM | | LCMXO3LF-2100E-5UWG49CTR1K | 2100 | 1.2 V | 5 | Halogen-Free WLCSP | 49 | COM | | LCMXO3LF-2100E-5UWG49ITR | 2100 | 1.2 V | 5 | Halogen-Free WLCSP | 49 | IND | | LCMXO3LF-2100E-5UWG49ITR50 | 2100 | 1.2 V | 5 | Halogen-Free WLCSP | 49 | IND | | LCMXO3LF-2100E-5UWG49ITR1K | 2100 | 1.2 V | 5 | Halogen-Free WLCSP | 49 | IND | | LCMXO3LF-2100E-5MG121C | 2100 | 1.2 V | 5 | Halogen-Free csfBGA | 121 | COM | | LCMXO3LF-2100E-6MG121C | 2100 | 1.2 V | 6 | Halogen-Free csfBGA | 121 | COM | | LCMXO3LF-2100E-5MG121I | 2100 | 1.2 V | 5 | Halogen-Free csfBGA | 121 | IND | | LCMXO3LF-2100E-6MG121I | 2100 | 1.2 V | 6 | Halogen-Free csfBGA | 121 | IND | | LCMXO3LF-2100E-5MG256C | 2100 | 1.2 V | 5 | Halogen-Free csfBGA | 256 | COM | | LCMXO3LF-2100E-6MG256C | 2100 | 1.2 V | 6 | Halogen-Free csfBGA | 256 | COM | | LCMXO3LF-2100E-5MG256I | 2100 | 1.2 V | 5 | Halogen-Free csfBGA | 256 | IND | | LCMXO3LF-2100E-6MG256I | 2100 | 1.2 V | 6 | Halogen-Free csfBGA | 256 | IND | | LCMXO3LF-2100E-5MG324C | 2100 | 1.2 V | 5 | Halogen-Free csfBGA | 324 | COM | | LCMXO3LF-2100E-6MG324C | 2100 | 1.2 V | 6 | Halogen-Free csfBGA | 324 | COM | | LCMXO3LF-2100E-5MG324I | 2100 | 1.2 V | 5 | Halogen-Free csfBGA | 324 | IND |