# Lattice Semiconductor Corporation - LCMX03LF-4300E-5UWG81ITR1K Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                                |
|--------------------------------|---------------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 540                                                                                   |
| Number of Logic Elements/Cells | 4320                                                                                  |
| Total RAM Bits                 | 94208                                                                                 |
| Number of I/O                  | 63                                                                                    |
| Number of Gates                | -                                                                                     |
| Voltage - Supply               | 1.14V ~ 1.26V                                                                         |
| Mounting Type                  | Surface Mount                                                                         |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                                    |
| Package / Case                 | 81-UFBGA, WLCSP                                                                       |
| Supplier Device Package        | 81-WLCSP (3.80x3.69)                                                                  |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo3lf-4300e-5uwg81itr1k |
|                                |                                                                                       |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



state. The RPRST signal is used to reset the read pointer. The purpose of this reset is to retransmit the data that is in the FIFO. In these applications it is important to keep careful track of when a packet is written into or read from the FIFO.

#### Memory Core Reset

The memory core contains data output latches for ports A and B. These are simple latches that can be reset synchronously or asynchronously. RSTA and RSTB are local signals, which reset the output latches associated with port A and port B respectively. The Global Reset (GSRN) signal resets both ports. The output data latches and associated resets for both ports are as shown in Figure 2-9.

#### Figure 2-9. Memory Core Reset



For further information on the sysMEM EBR block, please refer to TN1290, Memory Usage Guide for MachXO3 Devices.

#### EBR Asynchronous Reset

EBR asynchronous reset or GSR (if used) can only be applied if all clock enables are low for a clock cycle before the reset is applied and released a clock cycle after the reset is released, as shown in Figure 2-10. The GSR input to the EBR is always asynchronous.

#### Figure 2-10. EBR Asynchronous Reset (Including GSR) Timing Diagram

| Reset |  |
|-------|--|
| Clock |  |
| Clock |  |

If all clock enables remain enabled, the EBR asynchronous reset or GSR may only be applied and released after the EBR read and write clock inputs are in a steady state condition for a minimum of 1/f<sub>MAX</sub> (EBR clock). The reset release must adhere to the EBR synchronous reset setup time before the next active read or write clock edge.



If an EBR is pre-loaded during configuration, the GSR input must be disabled or the release of the GSR during device wake up must occur before the release of the device I/Os becoming active.

These instructions apply to all EBR RAM, ROM and FIFO implementations. For the EBR FIFO mode, the GSR signal is always enabled and the WE and RE signals act like the clock enable signals in Figure 2-10. The reset timing rules apply to the RPReset input versus the RE input and the RST input versus the WE and RE inputs. Both RST and RPReset are always asynchronous EBR inputs. For more details refer to TN1290, Memory Usage Guide for MachXO3 Devices.

Note that there are no reset restrictions if the EBR synchronous reset is used and the EBR GSR input is disabled.

### Programmable I/O Cells (PIC)

The programmable logic associated with an I/O is called a PIO. The individual PIO are connected to their respective sysIO buffers and pads. On the MachXO3L/LF devices, the PIO cells are assembled into groups of four PIO cells called a Programmable I/O Cell or PIC. The PICs are placed on all four sides of the device.

On all the MachXO3L/LF devices, two adjacent PIOs can be combined to provide a complementary output driver pair.

All PIO pairs can implement differential receivers. Half of the PIO pairs on the top edge of these devices can be configured as true LVDS transmit pairs. The PIO pairs on the bottom edge of these devices have on-chip differential termination and also provide PCI support.



### Input Gearbox

Each PIC on the bottom edge has a built-in 1:8 input gearbox. Each of these input gearboxes may be programmed as a 1:7 de-serializer or as one IDDRX4 (1:8) gearbox or as two IDDRX2 (1:4) gearboxes. Table 2-9 shows the gearbox signals.

### Table 2-9. Input Gearbox Signal List

| Name      | I/O Type | Description                                                                                                                                                |
|-----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D         | Input    | High-speed data input after programmable delay in PIO A input register block                                                                               |
| ALIGNWD   | Input    | Data alignment signal from device core                                                                                                                     |
| SCLK      | Input    | Slow-speed system clock                                                                                                                                    |
| ECLK[1:0] | Input    | High-speed edge clock                                                                                                                                      |
| RST       | Input    | Reset                                                                                                                                                      |
| Q[7:0]    | Output   | Low-speed data to device core:<br>Video RX(1:7): Q[6:0]<br>GDDRX4(1:8): Q[7:0]<br>GDDRX2(1:4)(IOL-A): Q4, Q5, Q6, Q7<br>GDDRX2(1:4)(IOL-C): Q0, Q1, Q2, Q3 |

These gearboxes have three stage pipeline registers. The first stage registers sample the high-speed input data by the high-speed edge clock on its rising and falling edges. The second stage registers perform data alignment based on the control signals UPDATE and SEL0 from the control block. The third stage pipeline registers pass the data to the device core synchronized to the low-speed system clock. Figure 2-13 shows a block diagram of the input gearbox.



### Figure 2-13. Input Gearbox



More information on the input gearbox is available in TN1281, Implementing High-Speed Interfaces with MachXO3 Devices.



### Output Gearbox

Each PIC on the top edge has a built-in 8:1 output gearbox. Each of these output gearboxes may be programmed as a 7:1 serializer or as one ODDRX4 (8:1) gearbox or as two ODDRX2 (4:1) gearboxes. Table 2-10 shows the gearbox signals.

### Table 2-10. Output Gearbox Signal List

| Name                       | I/O Type | Description                     |
|----------------------------|----------|---------------------------------|
| Q                          | Output   | High-speed data output          |
| D[7:0]                     | Input    | Low-speed data from device core |
| Video TX(7:1): D[6:0]      |          |                                 |
| GDDRX4(8:1): D[7:0]        |          |                                 |
| GDDRX2(4:1)(IOL-A): D[3:0] |          |                                 |
| GDDRX2(4:1)(IOL-C): D[7:4] |          |                                 |
| SCLK                       | Input    | Slow-speed system clock         |
| ECLK [1:0]                 | Input    | High-speed edge clock           |
| RST                        | Input    | Reset                           |

The gearboxes have three stage pipeline registers. The first stage registers sample the low-speed input data on the low-speed system clock. The second stage registers transfer data from the low-speed clock registers to the high-speed clock registers. The third stage pipeline registers controlled by high-speed edge clock shift and mux the high-speed data out to the sysIO buffer. Figure 2-14 shows the output gearbox block diagram.



### Figure 2-14. Output Gearbox



More information on the output gearbox is available in TN1281, Implementing High-Speed Interfaces with MachXO3 Devices.



### Hot Socketing

The MachXO3L/LF devices have been carefully designed to ensure predictable behavior during power-up and power-down. Leakage into I/O pins is controlled to within specified limits. This allows for easy integration with the rest of the system. These capabilities make the MachXO3L/LF ideal for many multiple power supply and hot-swap applications.

### **On-chip Oscillator**

Every MachXO3L/LF device has an internal CMOS oscillator. The oscillator output can be routed as a clock to the clock tree or as a reference clock to the sysCLOCK PLL using general routing resources. The oscillator frequency can be divided by internal logic. There is a dedicated programming bit and a user input to enable/disable the oscillator. The oscillator frequency ranges from 2.08 MHz to 133 MHz. The software default value of the Master Clock (MCLK) is nominally 2.08 MHz. When a different MCLK is selected during the design process, the following sequence takes place:

- 1. Device powers up with a nominal MCLK frequency of 2.08 MHz.
- 2. During configuration, users select a different master clock frequency.
- 3. The MCLK frequency changes to the selected frequency once the clock configuration bits are received.
- 4. If the user does not select a master clock frequency, then the configuration bitstream defaults to the MCLK frequency of 2.08 MHz.

Table 2-13 lists all the available MCLK frequencies.

### Table 2-13. Available MCLK Frequencies

| MCLK (MHz, Nominal) | MCLK (MHz, Nominal) | MCLK (MHz, Nominal) |
|---------------------|---------------------|---------------------|
| 2.08 (default)      | 9.17                | 33.25               |
| 2.46                | 10.23               | 38                  |
| 3.17                | 13.3                | 44.33               |
| 4.29                | 14.78               | 53.2                |
| 5.54                | 20.46               | 66.5                |
| 7                   | 26.6                | 88.67               |
| 8.31                | 29.56               | 133                 |



There are some limitations on the use of the hardened user SPI. These are defined in the following technical notes:

- TN1087, Minimizing System Interruption During Configuration Using TransFR Technology (Appendix B)
- TN1293, Using Hardened Control Functions in MachXO3 Devices

### Figure 2-19. SPI Core Block Diagram



Table 2-15 describes the signals interfacing with the SPI cores.

Table 2-15. SPI Core Signal Description

| Signal Name | I/O | Master/Slave | Description                                                                                                                                                                               |  |  |
|-------------|-----|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| spi_csn[0]  | 0   | Master       | SPI master chip-select output                                                                                                                                                             |  |  |
| spi_csn[17] | 0   | Master       | Additional SPI chip-select outputs (total up to eight slaves)                                                                                                                             |  |  |
| spi_scsn    | I   | Slave        | SPI slave chip-select input                                                                                                                                                               |  |  |
| spi_irq     | 0   | Master/Slave | Interrupt request                                                                                                                                                                         |  |  |
| spi_clk     | I/O | Master/Slave | SPI clock. Output in master mode. Input in slave mode.                                                                                                                                    |  |  |
| spi_miso    | I/O | Master/Slave | SPI data. Input in master mode. Output in slave mode.                                                                                                                                     |  |  |
| spi_mosi    | I/O | Master/Slave | SPI data. Output in master mode. Input in slave mode.                                                                                                                                     |  |  |
| sn          | I   | Slave        | Configuration Slave Chip Select (active low), dedicated for selecting the Con-<br>figuration Logic.                                                                                       |  |  |
| cfg_stdby   | 0   | Master/Slave | Stand-by signal – To be connected only to the power module of the MachXO3L/LF device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, SPI Tab. |  |  |
| cfg_wake    | О   | Master/Slave | Wake-up signal – To be connected only to the power module of the MachXO3L/LF device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, SPI Tab.  |  |  |



For more details on these embedded functions, please refer to TN1293, Using Hardened Control Functions in MachXO3 Devices.

### **User Flash Memory (UFM)**

MachXO3LF devices provide a User Flash Memory block, which can be used for a variety of applications including storing a portion of the configuration image, initializing EBRs, to store PROM data or, as a general purpose user Flash memory. The UFM block connects to the device core through the embedded function block WISHBONE interface. Users can also access the UFM block through the JTAG, I2C and SPI interfaces of the device. The UFM block offers the following features:

- Non-volatile storage up to 256 kbits
- 100K write cycles
- Write access is performed page-wise; each page has 128 bits (16 bytes)
- Auto-increment addressing
- WISHBONE interface

For more information on the UFM, please refer to TN1293, Using Hardened Control Functions in MachXO3 Devices.

### **Standby Mode and Power Saving Options**

MachXO3L/LF devices are available in two options, the C and E devices. The C devices have a built-in voltage regulator to allow for 2.5 V V<sub>CC</sub> and 3.3 V V<sub>CC</sub> while the E devices operate at 1.2 V V<sub>CC</sub>.

MachXO3L/LF devices have been designed with features that allow users to meet the static and dynamic power requirements of their applications by controlling various device subsystems such as the bandgap, power-on-reset circuitry, I/O bank controllers, power guard, on-chip oscillator, PLLs, etc. In order to maximize power savings, MachXO3L/LF devices support a low power Stand-by mode.

In the stand-by mode the MachXO3L/LF devices are powered on and configured. Internal logic, I/Os and memories are switched on and remain operational, as the user logic waits for an external input. The device enters this mode when the standby input of the standby controller is toggled or when an appropriate I<sup>2</sup>C or JTAG instruction is issued by an external master. Various subsystems in the device such as the band gap, power-on-reset circuitry etc can be configured such that they are automatically turned "off" or go into a low power consumption state to save power when the device enters this state. Note that the MachXO3L/LF devices are powered on when in standby mode and all power supplies should remain in the Recommended Operating Conditions.



### Security and One-Time Programmable Mode (OTP)

For applications where security is important, the lack of an external bitstream provides a solution that is inherently more secure than SRAM-based FPGAs. This is further enhanced by device locking. MachXO3L/LF devices contain security bits that, when set, prevent the readback of the SRAM configuration and NVCM/Flash spaces. The device can be in one of two modes:

- 1. Unlocked Readback of the SRAM configuration and NVCM/Flash spaces is allowed.
- 2. Permanently Locked The device is permanently locked.

Once set, the only way to clear the security bits is to erase the device. To further complement the security of the device, a One Time Programmable (OTP) mode is available. Once the device is set in this mode it is not possible to erase or re-program the NVCM/Flash and SRAM OTP portions of the device. For more details, refer to TN1279, MachXO3 Programming and Configuration Usage Guide.

#### Password

The MachXO3LF supports a password-based security access feature also known as Flash Protect Key. Optionally, the MachXO3L device can be ordered with a custom specification (c-spec) to support this feature. The Flash Protect Key feature provides a method of controlling access to the Configuration and Programming modes of the device. When enabled, the Configuration and Programming edit mode operations (including Write, Verify and Erase operations) are allowed only when coupled with a Flash Protect Key which matches that expected by the device. Without a valid Flash Protect Key, the user can perform only rudimentary non-configuration operations such as Read Device ID. For more details, refer to TN1313, Using Password Security with MachXO3 Devices.

#### **Dual Boot**

MachXO3L/LF devices can optionally boot from two patterns, a primary bitstream and a golden bitstream. If the primary bitstream is found to be corrupt while being downloaded into the SRAM, the device shall then automatically re-boot from the golden bitstream. Note that the primary bitstream must reside in the external SPI Flash. The golden image MUST reside in an on-chip NVCM/Flash. For more details, refer to TN1279, MachXO3 Programming and Configuration Usage Guide.

#### Soft Error Detection

The SED feature is a CRC check of the SRAM cells after the device is configured. This check ensures that the SRAM cells were configured successfully. This feature is enabled by a configuration bit option. The Soft Error Detection can also be initiated in user mode via an input to the fabric. The clock for the Soft Error Detection circuit is generated using a dedicated divider. The undivided clock from the on-chip oscillator is the input to this divider. For low power applications users can switch off the Soft Error Detection circuit. For more details, refer to TN1292, MachXO3 Soft Error Detection Usage Guide.

#### Soft Error Correction

The MachXO3LF device supports Soft Error Correction (SEC). Optionally, the MachXO3L device can be ordered with a custom specification (c-spec) to support this feature. When BACKGROUND\_RECONFIG is enabled using the Lattice Diamond Software in a design, asserting the PROGRAMN pin or issuing the REFRESH sysConfig command refreshes the SRAM array from configuration memory. Only the detected error bit is corrected. No other SRAM cells are changed, allowing the user design to function uninterrupted.

During the project design phase, if the overall system cannot guarantee containment of the error or its subsequent effects on downstream data or control paths, Lattice recommends using SED only. The MachXO3 can be then be soft-reset by asserting PROGRAMN or issuing the Refresh command over a sysConfig port in response to SED. Soft-reset additionally erases the SRAM array prior to the SRAM refresh, and asserts internal Reset circuitry to guarantee a known state. For more details, refer to TN1292, MachXO3 Soft Error Detection (SED)/Correction (SEC) Usage Guide.



### sysIO Recommended Operating Conditions

|                        |       | V <sub>CCIO</sub> (V) |       |      | V <sub>REF</sub> (V) |      |
|------------------------|-------|-----------------------|-------|------|----------------------|------|
| Standard               | Min.  | Тур.                  | Max.  | Min. | Тур.                 | Max. |
| LVCMOS 3.3             | 3.135 | 3.3                   | 3.465 | —    | —                    | —    |
| LVCMOS 2.5             | 2.375 | 2.5                   | 2.625 | —    | —                    | —    |
| LVCMOS 1.8             | 1.71  | 1.8                   | 1.89  | —    | —                    | —    |
| LVCMOS 1.5             | 1.425 | 1.5                   | 1.575 | —    | —                    | —    |
| LVCMOS 1.2             | 1.14  | 1.2                   | 1.26  | —    | —                    | —    |
| LVTTL                  | 3.135 | 3.3                   | 3.465 | —    | —                    | —    |
| LVDS25 <sup>1, 2</sup> | 2.375 | 2.5                   | 2.625 | —    | —                    | —    |
| LVDS33 <sup>1, 2</sup> | 3.135 | 3.3                   | 3.465 | —    | —                    | —    |
| LVPECL <sup>1</sup>    | 3.135 | 3.3                   | 3.465 | —    | —                    | —    |
| BLVDS <sup>1</sup>     | 2.375 | 2.5                   | 2.625 | —    | —                    | —    |
| MIPI <sup>3</sup>      | 2.375 | 2.5                   | 2.625 | —    | —                    | —    |
| MIPI_LP <sup>3</sup>   | 1.14  | 1.2                   | 1.26  | —    | —                    | _    |
| LVCMOS25R33            | 3.135 | 3.3                   | 3.6   | 1.1  | 1.25                 | 1.4  |
| LVCMOS18R33            | 3.135 | 3.3                   | 3.6   | 0.75 | 0.9                  | 1.05 |
| LVCMOS18R25            | 2.375 | 2.5                   | 2.625 | 0.75 | 0.9                  | 1.05 |
| LVCMOS15R33            | 3.135 | 3.3                   | 3.6   | 0.6  | 0.75                 | 0.9  |
| LVCMOS15R25            | 2.375 | 2.5                   | 2.625 | 0.6  | 0.75                 | 0.9  |
| LVCMOS12R334           | 3.135 | 3.3                   | 3.6   | 0.45 | 0.6                  | 0.75 |
| LVCMOS12R254           | 2.375 | 2.5                   | 2.625 | 0.45 | 0.6                  | 0.75 |
| LVCMOS10R334           | 3.135 | 3.3                   | 3.6   | 0.35 | 0.5                  | 0.65 |
| LVCMOS10R254           | 2.375 | 2.5                   | 2.625 | 0.35 | 0.5                  | 0.65 |

1. Inputs on-chip. Outputs are implemented with the addition of external resistors.

2. For the dedicated LVDS buffers.

3. Requires the addition of external resistors.

4. Supported only for inputs and BIDIs for -6 speed grade devices.



### LVPECL

The MachXO3L/LF family supports the differential LVPECL standard through emulation. This output standard is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs on all the devices. The LVPECL input standard is supported by the LVDS differential input buffer. The scheme shown in Differential LVPECL is one possible solution for point-to-point signals.

### Figure 3-3. Differential LVPECL



### Table 3-3. LVPECL DC Conditions<sup>1</sup>

| Symbol            | Description                 | Nominal | Units |  |
|-------------------|-----------------------------|---------|-------|--|
| Z <sub>OUT</sub>  | Output impedance            | 20      | Ohms  |  |
| R <sub>S</sub>    | Driver series resistor      | 93      | Ohms  |  |
| R <sub>P</sub>    | Driver parallel resistor    | 196     | Ohms  |  |
| R <sub>T</sub>    | Receiver termination        | 100     | Ohms  |  |
| V <sub>OH</sub>   | Output high voltage         | 2.05    | V     |  |
| V <sub>OL</sub>   | Output low voltage          | 1.25    | V     |  |
| V <sub>OD</sub>   | Output differential voltage | 0.80    | V     |  |
| V <sub>CM</sub>   | Output common mode voltage  | 1.65    | V     |  |
| Z <sub>BACK</sub> | Back impedance              | 100.5   | Ohms  |  |
| I <sub>DC</sub>   | DC output current           | 12.11   | mA    |  |

#### **Over Recommended Operating Conditions**

1. For input buffer, see LVDS table.

For further information on LVPECL, BLVDS and other differential interfaces please see details of additional technical documentation at the end of the data sheet.



|           | Description                                                            | Min. | Тур. | Max. | Units |
|-----------|------------------------------------------------------------------------|------|------|------|-------|
| Low Power |                                                                        |      |      |      |       |
| VCCIO     | VCCIO of the Bank with LVCMOS12D 6 mA<br>drive bidirectional IO buffer |      | 1.2  |      | V     |
| VIH       | Logic 1 input voltage                                                  | —    | _    | 0.88 | V     |
| VIL       | Logic 0 input voltage, not in ULP State                                | 0.55 | _    | _    | V     |
| VHYST     | Input hysteresis                                                       | 25   | —    | —    | mV    |

1. Over Recommended Operating Conditions

### Figure 3-5. MIPI D-PHY Output Using External Resistors





### Table 3-5. MIPI D-PHY Output DC Conditions<sup>1</sup>

|                | Description                                                                                                   | Min. | Тур. | Max. | Units |
|----------------|---------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| Transmitter    |                                                                                                               |      |      |      |       |
| External Termi | nation                                                                                                        |      |      |      |       |
| RL             | 1% external resistor with VCCIO = 2.5 V                                                                       |      | 50   | —    | Ohms  |
|                | 1% external resistor with VCCIO = 3.3 V                                                                       |      | 50   | —    |       |
| RH             | 1% external resistor with performance up to 800<br>Mbps or with performance up 900 Mbps when<br>VCCIO = 2.5 V | _    | 330  | —    | Ohms  |
|                | 1% external resistor with performance between 800 Mbps to 900 Mbps when VCCIO = 3.3 V                         | —    | 464  | _    | Ohms  |
| High Speed     |                                                                                                               |      | •    |      | •     |
| VCCIO          | VCCIO of the Bank with LVDS Emulated output<br>buffer                                                         |      | 2.5  | _    | V     |
|                | VCCIO of the Bank with LVDS Emulated output<br>buffer                                                         | _    | 3.3  | —    | V     |
| VCMTX          | HS transmit static common mode voltage                                                                        | 150  | 200  | 250  | mV    |
| VOD            | HS transmit differential voltage                                                                              | 140  | 200  | 270  | mV    |
| VOHHS          | HS output high voltage                                                                                        |      | —    | 360  | V     |
| ZOS            | Single ended output impedance                                                                                 |      | 50   | —    | Ohms  |
| ΔZOS           | Single ended output impedance mismatch                                                                        |      | _    | 10   | %     |
| Low Power      |                                                                                                               |      | •    |      | •     |
| VCCIO          | CIO VCCIO of the Bank with LVCMOS12D 6 mA<br>drive bidirectional IO buffer                                    |      | 1.2  | —    | V     |
| VOH            | Output high level                                                                                             | 1.1  | 1.2  | 1.3  | V     |
| VOL            | Output low level                                                                                              | -50  | 0    | 50   | mV    |
| ZOLP           | Output impedance of LP transmitter                                                                            | 110  |      | —    | Ohms  |

1. Over Recommended Operating Conditions



### Maximum sysIO Buffer Performance

| I/O Standard | Max. Speed | Units |
|--------------|------------|-------|
| MIPI         | 450        | MHz   |
| LVDS25       | 400        | MHz   |
| LVDS25E      | 150        | MHz   |
| BLVDS25      | 150        | MHz   |
| BLVDS25E     | 150        | MHz   |
| MLVDS25      | 150        | MHz   |
| MLVDS25E     | 150        | MHz   |
| LVPECL33     | 150        | MHz   |
| LVPECL33E    | 150        | MHz   |
| LVTTL33      | 150        | MHz   |
| LVTTL33D     | 150        | MHz   |
| LVCMOS33     | 150        | MHz   |
| LVCMOS33D    | 150        | MHz   |
| LVCMOS25     | 150        | MHz   |
| LVCMOS25D    | 150        | MHz   |
| LVCMOS18     | 150        | MHz   |
| LVCMOS18D    | 150        | MHz   |
| LVCMOS15     | 150        | MHz   |
| LVCMOS15D    | 150        | MHz   |
| LVCMOS12     | 91         | MHz   |
| LVCMOS12D    | 91         | MHz   |



|                        |                                                                            |                                          | _         | -6      | _       | -5      |                      |
|------------------------|----------------------------------------------------------------------------|------------------------------------------|-----------|---------|---------|---------|----------------------|
| Parameter              | Description                                                                | Device                                   | Min.      | Max.    | Min.    | Max.    | Units                |
|                        | RX1 Inputs with Clock and Data Aligned at                                  | Pin Using PCLK Pin for Cl                | ock Inpu  | it —    |         |         |                      |
|                        | X.SCLK.Aligned <sup>8,9</sup>                                              | J                                        | •         |         |         |         |                      |
| t <sub>DVA</sub>       | Input Data Valid After CLK                                                 |                                          | —         | 0.317   |         | 0.344   | UI                   |
| t <sub>DVE</sub>       | Input Data Hold After CLK                                                  | All MachXO3L/LF<br>devices,              | 0.742     | —       | 0.702   |         | UI                   |
| f <sub>DATA</sub>      | DDRX1 Input Data Speed                                                     | all sides                                | —         | 300     | —       | 250     | Mbps                 |
| f <sub>DDRX1</sub>     | DDRX1 SCLK Frequency                                                       |                                          | —         | 150     |         | 125     | MHz                  |
| Generic DD<br>GDDRX1_R | RX1 Inputs with Clock and Data Centered<br>X.SCLK.Centered <sup>8, 9</sup> | d at Pin Using PCLK Pin fo               | or Clock  | Input – |         |         |                      |
| t <sub>SU</sub>        | Input Data Setup Before CLK                                                |                                          | 0.566     | —       | 0.560   | —       | ns                   |
| t <sub>HO</sub>        | Input Data Hold After CLK                                                  | All MachXO3L/LF<br>devices,              | 0.778     |         | 0.879   |         | ns                   |
| f <sub>DATA</sub>      | DDRX1 Input Data Speed                                                     | all sides                                | —         | 300     | —       |         | Mbps                 |
| f <sub>DDRX1</sub>     | DDRX1 SCLK Frequency                                                       |                                          | —         | 150     | —       | 125     | MHz                  |
|                        | RX2 Inputs with Clock and Data Aligned a X.ECLK.Aligned <sup>8, 9</sup>    | t Pin Using PCLK Pin for (               | Clock Inp | out –   |         |         |                      |
| t <sub>DVA</sub>       | Input Data Valid After CLK                                                 |                                          |           | 0.316   |         | 0.342   | UI                   |
| t <sub>DVE</sub>       | Input Data Hold After CLK                                                  | MachXO3L/LF devices,<br>bottom side only | 0.710     | _       | 0.675   |         | UI                   |
| f <sub>DATA</sub>      | DDRX2 Serial Input Data Speed                                              |                                          |           | 664     |         | 554     | Mbps                 |
| f <sub>DDRX2</sub>     | DDRX2 ECLK Frequency                                                       |                                          |           | 332     |         | 277     | MHz                  |
| f <sub>SCLK</sub>      | SCLK Frequency                                                             |                                          |           | 166     |         | 139     | MHz                  |
| Generic DD             | RX2 Inputs with Clock and Data Centered<br>X.ECLK.Centered <sup>8,9</sup>  | at Pin Using PCLK Pin for                | Clock I   | nput –  |         |         |                      |
| t <sub>SU</sub>        | Input Data Setup Before CLK                                                |                                          | 0.233     |         | 0.219   |         | ns                   |
| t <sub>HO</sub>        | Input Data Hold After CLK                                                  |                                          | 0.287     |         | 0.287   |         | ns                   |
| f <sub>DATA</sub>      | DDRX2 Serial Input Data Speed                                              | MachXO3L/LF devices,                     | _         | 664     |         | 554     | Mbps                 |
| f <sub>DDRX2</sub>     | DDRX2 ECLK Frequency                                                       | bottom side only                         | _         | 332     |         | 277     | MHz                  |
| f <sub>SCLK</sub>      | SCLK Frequency                                                             |                                          | _         | 166     |         | 139     | MHz                  |
| -                      | R4 Inputs with Clock and Data Aligned at F                                 | In Using PCLK Pin for Clo                | ck Input  | – GDDR  | X4_RX.  | ECLK.A  | ligned <sup>8</sup>  |
| t <sub>DVA</sub>       | Input Data Valid After ECLK                                                |                                          | · -       | 0.307   |         | 0.320   | UI                   |
| t <sub>DVE</sub>       | Input Data Hold After ECLK                                                 |                                          | 0.782     |         | 0.699   |         | UI                   |
| f <sub>DATA</sub>      | DDRX4 Serial Input Data Speed                                              | MachXO3L/LF devices,                     | _         | 800     |         | 630     | Mbps                 |
| f <sub>DDRX4</sub>     | DDRX4 ECLK Frequency                                                       | bottom side only                         | _         | 400     |         | 315     | MHz                  |
| f <sub>SCLK</sub>      | SCLK Frequency                                                             | -                                        | _         | 100     |         | 79      | MHz                  |
|                        | R4 Inputs with Clock and Data Centered at I                                | Pin Using PCLK Pin for Cloc              | k Input - | - GDDR  | X4_RX.E | ECLK.Ce | entered <sup>8</sup> |
| t <sub>SU</sub>        | Input Data Setup Before ECLK                                               |                                          | 0.233     | —       | 0.219   | —       | ns                   |
| t <sub>HO</sub>        | Input Data Hold After ECLK                                                 | -                                        | 0.287     | _       | 0.287   |         | ns                   |
| f <sub>DATA</sub>      | DDRX4 Serial Input Data Speed                                              | MachXO3L/LF devices,                     | _         | 800     |         | 630     | Mbps                 |
| f <sub>DDRX4</sub>     | DDRX4 ECLK Frequency                                                       | bottom side only                         | _         | 400     |         | 315     | MHz                  |
| f <sub>SCLK</sub>      | SCLK Frequency                                                             | -                                        | _         | 100     |         | 79      | MHz                  |
|                        | puts (GDDR71_RX.ECLK.7:1) <sup>9</sup>                                     |                                          |           |         |         |         | ł                    |
| t <sub>DVA</sub>       | Input Data Valid After ECLK                                                |                                          |           | 0.290   | _       | 0.320   | UI                   |
| t <sub>DVE</sub>       | Input Data Hold After ECLK                                                 | 1                                        | 0.739     |         | 0.699   |         | UI                   |
| f <sub>DATA</sub>      | DDR71 Serial Input Data Speed                                              | MachXO3L/LF devices,                     |           | 756     | _       | 630     | Mbps                 |
| f <sub>DDR71</sub>     | DDR71 ECLK Frequency                                                       | bottom side only                         |           | 378     | _       | 315     | MHz                  |
| fCLKIN                 | 7:1 Input Clock Frequency (SCLK) (mini-<br>mum limited by PLL)             |                                          | _         | 108     | _       | 90      | MHz                  |



|                                                        | MachXO3L/LF-2100 |           |           |           |          |          |
|--------------------------------------------------------|------------------|-----------|-----------|-----------|----------|----------|
|                                                        | WLCSP49          | CSFBGA121 | CSFBGA256 | CSFBGA324 | CABGA256 | CABGA324 |
| General Purpose IO per Bank                            | 1                |           |           |           |          |          |
| Bank 0                                                 | 19               | 24        | 50        | 71        | 50       | 71       |
| Bank 1                                                 | 0                | 26        | 52        | 62        | 52       | 68       |
| Bank 2                                                 | 13               | 26        | 52        | 72        | 52       | 72       |
| Bank 3                                                 | 0                | 7         | 16        | 22        | 16       | 24       |
| Bank 4                                                 | 0                | 7         | 16        | 14        | 16       | 16       |
| Bank 5                                                 | 6                | 10        | 20        | 27        | 20       | 28       |
| Total General Purpose Single Ended IO                  | 38               | 100       | 206       | 268       | 206      | 279      |
| Differential IO per Bank                               | 1                |           |           |           |          |          |
| Bank 0                                                 | 10               | 12        | 25        | 36        | 25       | 36       |
| Bank 1                                                 | 0                | 13        | 26        | 30        | 26       | 34       |
| Bank 2                                                 | 6                | 13        | 26        | 36        | 26       | 36       |
| Bank 3                                                 | 0                | 3         | 8         | 10        | 8        | 12       |
| Bank 4                                                 | 0                | 3         | 8         | 6         | 8        | 8        |
| Bank 5                                                 | 3                | 5         | 10        | 13        | 10       | 14       |
| Total General Purpose Differential IO                  | 19               | 49        | 103       | 131       | 103      | 140      |
| Dual Function IO                                       | 25               | 33        | 33        | 37        | 33       | 37       |
| Number 7:1 or 8:1 Gearboxes                            | •                |           |           | •         | •        | •        |
| Number of 7:1 or 8:1 Output Gearbox Available (Bank 0) | 5                | 7         | 14        | 18        | 14       | 18       |
| Number of 7:1 or 8:1 Input Gearbox Available (Bank 2)  | 6                | 13        | 14        | 18        | 14       | 18       |
| High-speed Differential Outputs                        | •                |           |           | •         | •        | •        |
| Bank 0                                                 | 5                | 7         | 14        | 18        | 14       | 18       |
| VCCIO Pins                                             | 1                |           |           |           |          |          |
| Bank 0                                                 | 2                | 1         | 4         | 4         | 4        | 4        |
| Bank 1                                                 | 0                | 1         | 3         | 4         | 4        | 4        |
| Bank 2                                                 | 1                | 1         | 4         | 4         | 4        | 4        |
| Bank 3                                                 | 0                | 1         | 2         | 2         | 1        | 2        |
| Bank 4                                                 | 0                | 1         | 2         | 2         | 2        | 2        |
| Bank 5                                                 | 1                | 1         | 2         | 2         | 1        | 2        |
| VCC                                                    | 2                | 4         | 8         | 8         | 8        | 10       |
| GND                                                    | 4                | 10        | 24        | 16        | 24       | 16       |
| NC                                                     | 0                | 0         | 0         | 13        | 1        | 0        |
| Reserved for Configuration                             | 1                | 1         | 1         | 1         | 1        | 1        |
| Total Count of Bonded Pins                             | 49               | 121       | 256       | 324       | 256      | 324      |



|                                                        | MachXO3L/LF-6900 |           |          |          |          |
|--------------------------------------------------------|------------------|-----------|----------|----------|----------|
|                                                        | CSFBGA256        | CSFBGA324 | CABGA256 | CABGA324 | CABGA400 |
| General Purpose IO per Bank                            |                  |           | 1        | I        |          |
| Bank 0                                                 | 50               | 73        | 50       | 71       | 83       |
| Bank 1                                                 | 52               | 68        | 52       | 68       | 84       |
| Bank 2                                                 | 52               | 72        | 52       | 72       | 84       |
| Bank 3                                                 | 16               | 24        | 16       | 24       | 28       |
| Bank 4                                                 | 16               | 16        | 16       | 16       | 24       |
| Bank 5                                                 | 20               | 28        | 20       | 28       | 32       |
| Total General Purpose Single Ended IO                  | 206              | 281       | 206      | 279      | 335      |
| Differential IO per Bank                               |                  | •         | •        | •        |          |
| Bank 0                                                 | 25               | 36        | 25       | 36       | 42       |
| Bank 1                                                 | 26               | 34        | 26       | 34       | 42       |
| Bank 2                                                 | 26               | 36        | 26       | 36       | 42       |
| Bank 3                                                 | 8                | 12        | 8        | 12       | 14       |
| Bank 4                                                 | 8                | 8         | 8        | 8        | 12       |
| Bank 5                                                 | 10               | 14        | 10       | 14       | 16       |
| Total General Purpose Differential IO                  | 103              | 140       | 103      | 140      | 168      |
| Dual Function IO                                       | 37               | 37        | 37       | 37       | 37       |
| Number 7:1 or 8:1 Gearboxes                            | •                | •         | •        | •        | •        |
| Number of 7:1 or 8:1 Output Gearbox Available (Bank 0) | 20               | 21        | 20       | 21       | 21       |
| Number of 7:1 or 8:1 Input Gearbox Available (Bank 2)  | 20               | 21        | 20       | 21       | 21       |
| High-speed Differential Outputs                        |                  |           |          |          |          |
| Bank 0                                                 | 20               | 21        | 20       | 21       | 21       |
| VCCIO Pins                                             |                  | •         | •        | •        |          |
| Bank 0                                                 | 4                | 4         | 4        | 4        | 5        |
| Bank 1                                                 | 3                | 4         | 4        | 4        | 5        |
| Bank 2                                                 | 4                | 4         | 4        | 4        | 5        |
| Bank 3                                                 | 2                | 2         | 1        | 2        | 2        |
| Bank 4                                                 | 2                | 2         | 2        | 2        | 2        |
| Bank 5                                                 | 2                | 2         | 1        | 2        | 2        |
| VCC                                                    | 8                | 8         | 8        | 10       | 10       |
| GND                                                    | 24               | 16        | 24       | 16       | 33       |
| NC                                                     | 0                | 0         | 1        | 0        | 0        |
| Reserved for Configuration                             | 1                | 1         | 1        | 1        | 1        |
| Total Count of Bonded Pins                             | 256              | 324       | 256      | 324      | 400      |



## MachXO3 Family Data Sheet Ordering Information

May 2016

Advance Data Sheet DS1047

### MachXO3 Part Number Description



### **Ordering Information**

MachXO3L/LF devices have top-side markings as shown in the examples below, on the 256-Ball caBGA package with MachXO3-6900 device in Commercial Temperature in Speed Grade 5. Notice that for the MachXO3LF device, *LMXO3LF* is used instead of *LCMXO3LF* as in the Part Number.



with LMXO3LF

Note: Markings are abbreviated for small packages.

<sup>© 2016</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# MachXO3L Ultra Low Power Commercial and Industrial Grade Devices, Halogen Free (RoHS) Packaging

| Part Number          | LUTs | Supply Voltage | Speed | Package             | Leads | Temp. |
|----------------------|------|----------------|-------|---------------------|-------|-------|
| LCMXO3L-640E-5MG121C | 640  | 1.2 V          | 5     | Halogen-Free csfBGA | 121   | COM   |
| LCMXO3L-640E-6MG121C | 640  | 1.2 V          | 6     | Halogen-Free csfBGA | 121   | COM   |
| LCMXO3L-640E-5MG121I | 640  | 1.2 V          | 5     | Halogen-Free csfBGA | 121   | IND   |
| LCMXO3L-640E-6MG121I | 640  | 1.2 V          | 6     | Halogen-Free csfBGA | 121   | IND   |

| Part Number               | LUTs | Supply Voltage | Speed | Package             | Leads | Temp. |
|---------------------------|------|----------------|-------|---------------------|-------|-------|
| LCMXO3L-1300E-5UWG36CTR   | 1300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 36    | COM   |
| LCMXO3L-1300E-5UWG36CTR50 | 1300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 36    | COM   |
| LCMXO3L-1300E-5UWG36CTR1K | 1300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 36    | COM   |
| LCMXO3L-1300E-5UWG36ITR   | 1300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 36    | IND   |
| LCMXO3L-1300E-5UWG36ITR50 | 1300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 36    | IND   |
| LCMXO3L-1300E-5UWG36ITR1K | 1300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 36    | IND   |
| LCMXO3L-1300E-5MG121C     | 1300 | 1.2 V          | 5     | Halogen-Free csfBGA | 121   | COM   |
| LCMXO3L-1300E-6MG121C     | 1300 | 1.2 V          | 6     | Halogen-Free csfBGA | 121   | COM   |
| LCMXO3L-1300E-5MG1211     | 1300 | 1.2 V          | 5     | Halogen-Free csfBGA | 121   | IND   |
| LCMXO3L-1300E-6MG121I     | 1300 | 1.2 V          | 6     | Halogen-Free csfBGA | 121   | IND   |
| LCMXO3L-1300E-5MG256C     | 1300 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3L-1300E-6MG256C     | 1300 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3L-1300E-5MG256I     | 1300 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3L-1300E-6MG256I     | 1300 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3L-1300C-5BG256C     | 1300 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3L-1300C-6BG256C     | 1300 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3L-1300C-5BG256I     | 1300 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3L-1300C-6BG256I     | 1300 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 256   | IND   |

| Part Number               | LUTs | Supply Voltage | Speed | Package             | Leads | Temp. |
|---------------------------|------|----------------|-------|---------------------|-------|-------|
| LCMXO3L-2100E-5UWG49CTR   | 2100 | 1.2 V          | 5     | Halogen-Free WLCSP  | 49    | COM   |
| LCMXO3L-2100E-5UWG49CTR50 | 2100 | 1.2 V          | 5     | Halogen-Free WLCSP  | 49    | COM   |
| LCMXO3L-2100E-5UWG49CTR1K | 2100 | 1.2 V          | 5     | Halogen-Free WLCSP  | 49    | COM   |
| LCMXO3L-2100E-5UWG49ITR   | 2100 | 1.2 V          | 5     | Halogen-Free WLCSP  | 49    | IND   |
| LCMXO3L-2100E-5UWG49ITR50 | 2100 | 1.2 V          | 5     | Halogen-Free WLCSP  | 49    | IND   |
| LCMXO3L-2100E-5UWG49ITR1K | 2100 | 1.2 V          | 5     | Halogen-Free WLCSP  | 49    | IND   |
| LCMXO3L-2100E-5MG121C     | 2100 | 1.2 V          | 5     | Halogen-Free csfBGA | 121   | COM   |
| LCMXO3L-2100E-6MG121C     | 2100 | 1.2 V          | 6     | Halogen-Free csfBGA | 121   | COM   |
| LCMXO3L-2100E-5MG121I     | 2100 | 1.2 V          | 5     | Halogen-Free csfBGA | 121   | IND   |
| LCMXO3L-2100E-6MG121I     | 2100 | 1.2 V          | 6     | Halogen-Free csfBGA | 121   | IND   |
| LCMXO3L-2100E-5MG256C     | 2100 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3L-2100E-6MG256C     | 2100 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3L-2100E-5MG256I     | 2100 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3L-2100E-6MG256I     | 2100 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3L-2100E-5MG324C     | 2100 | 1.2 V          | 5     | Halogen-Free csfBGA | 324   | COM   |
| LCMXO3L-2100E-6MG324C     | 2100 | 1.2 V          | 6     | Halogen-Free csfBGA | 324   | COM   |
| LCMXO3L-2100E-5MG324I     | 2100 | 1.2 V          | 5     | Halogen-Free csfBGA | 324   | IND   |