Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|---------------------------------------------------------------------------------------| | Product Status | Discontinued at Digi-Key | | Number of LABs/CLBs | 540 | | Number of Logic Elements/Cells | 4320 | | Total RAM Bits | 94208 | | Number of I/O | 63 | | Number of Gates | - | | Voltage - Supply | 1.14V ~ 1.26V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 81-UFBGA, WLCSP | | Supplier Device Package | 81-WLCSP (3.80x3.69) | | Purchase URL | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo3lf-4300e-5uwg81itr50 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Figure 2-4. Slice Diagram For Slices 0 and 1, memory control signals are generated from Slice 2 as follows: - WCK is CLK - WRE is from LSR - DI[3:2] for Slice 1 and DI[1:0] for Slice 0 data from Slice 2 - WAD [A:D] is a 4-bit address from slice 2 LUT input Table 2-2. Slice Signal Descriptions | Function | Туре | Signal Names | Description | | | |----------|------------------|----------------|----------------------------------------------------------------------|--|--| | Input | Data signal | A0, B0, C0, D0 | Inputs to LUT4 | | | | Input | Data signal | A1, B1, C1, D1 | Inputs to LUT4 | | | | Input | Multi-purpose | M0/M1 | Multi-purpose input | | | | Input | Control signal | CE | Clock enable | | | | Input | Control signal | LSR | Local set/reset | | | | Input | Control signal | CLK | System clock | | | | Input | Inter-PFU signal | FCIN | Fast carry in <sup>1</sup> | | | | Output | Data signals | F0, F1 | LUT4 output register bypass signals | | | | Output | Data signals | Q0, Q1 | Register outputs | | | | Output | Data signals | OFX0 | Output of a LUT5 MUX | | | | Output | Data signals | OFX1 | Output of a LUT6, LUT7, LUT8 <sup>2</sup> MUX depending on the slice | | | | Output | Inter-PFU signal | FCO | Fast carry out <sup>1</sup> | | | - 1. See Figure 2-3 for connection details. - 2. Requires two PFUs. #### **ROM Mode** ROM mode uses the LUT logic; hence, slices 0-3 can be used in ROM mode. Preloading is accomplished through the programming interface during PFU configuration. For more information on the RAM and ROM modes, please refer to TN1290, Memory Usage Guide for MachXO3 Devices. ## Routing There are many resources provided in the MachXO3L/LF devices to route signals individually or as buses with related control signals. The routing resources consist of switching circuitry, buffers and metal interconnect (routing) segments. The inter-PFU connections are made with three different types of routing resources: x1 (spans two PFUs), x2 (spans three PFUs) and x6 (spans seven PFUs). The x1, x2, and x6 connections provide fast and efficient connections in the horizontal and vertical directions. The design tools take the output of the synthesis tool and places and routes the design. Generally, the place and route tool is completely automatic, although an interactive routing editor is available to optimize the design. #### Clock/Control Distribution Network Each MachXO3L/LF device has eight clock inputs (PCLK [T, C] [Banknum]\_[2..0]) – three pins on the left side, two pins each on the bottom and top sides and one pin on the right side. These clock inputs drive the clock nets. These eight inputs can be differential or single-ended and may be used as general purpose I/O if they are not used to drive the clock nets. When using a single ended clock input, only the PCLKT input can drive the clock tree directly. The MachXO3L/LF architecture has three types of clocking resources: edge clocks, primary clocks and secondary high fanout nets. MachXO3L/LF devices have two edge clocks each on the top and bottom edges. Edge clocks are used to clock I/O registers and have low injection time and skew. Edge clock inputs are from PLL outputs, primary clock pads, edge clock bridge outputs and CIB sources. The eight primary clock lines in the primary clock network drive throughout the entire device and can provide clocks for all resources within the device including PFUs, EBRs and PICs. In addition to the primary clock signals, MachXO3L/LF devices also have eight secondary high fanout signals which can be used for global control signals, such as clock enables, synchronous or asynchronous clears, presets, output enables, etc. Internal logic can drive the global clock network for internally-generated global clocks and control signals. The maximum frequency for the primary clock network is shown in the MachXO3L/LF External Switching Characteristics table. Primary clock signals for the MachXO3L/LF-1300 and larger devices are generated from eight 27:1 muxes The available clock sources include eight I/O sources, 11 routing inputs, eight clock divider inputs and up to eight sys-CLOCK PLL outputs. Table 2-5. sysMEM Block Configurations | Memory Mode | Configurations | |------------------|--------------------------------------------------------------| | Single Port | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9 | | True Dual Port | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9 | | Pseudo Dual Port | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9<br>512 x 18 | | FIFO | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9<br>512 x 18 | #### **Bus Size Matching** All of the multi-port memory modes support different widths on each of the ports. The RAM bits are mapped LSB word 0 to MSB word 0, LSB word 1 to MSB word 1, and so on. Although the word size and number of words for each port varies, this mapping scheme applies to each port. #### **RAM Initialization and ROM Operation** If desired, the contents of the RAM can be pre-loaded during device configuration. EBR initialization data can be loaded from the NVCM or Configuration Flash. MachXO3LF EBR initialization data can also be loaded from the UFM. To maximize the number of UFM bits, initialize the EBRs used in your design to an all-zero pattern. Initializing to an all-zero pattern does not use up UFM bits. MachXO3LF devices have been designed such that multiple EBRs share the same initialization memory space if they are initialized to the same pattern. By preloading the RAM block during the chip configuration cycle and disabling the write controls, the sysMEM block can also be utilized as a ROM. #### **Memory Cascading** Larger and deeper blocks of RAM can be created using EBR sysMEM Blocks. Typically, the Lattice design tools cascade memory transparently, based on specific design inputs. #### Single, Dual, Pseudo-Dual Port and FIFO Modes Figure 2-8 shows the five basic memory configurations and their input/output names. In all the sysMEM RAM modes, the input data and addresses for the ports are registered at the input of the memory array. The output data of the memory is optionally registered at the memory array output. Figure 2-8. sysMEM Memory Primitives ## **PIO** The PIO contains three blocks: an input register block, output register block and tri-state register block. These blocks contain registers for operating in a variety of modes along with the necessary clock and selection logic. Table 2-8. PIO Signal List | Pin Name | I/O Type | Description | | |----------|----------|-----------------------------------------------------|--| | CE | Input | Clock Enable | | | D | Input | Pin input from sysIO buffer. | | | INDD | Output | Register bypassed input. | | | INCK | Output | Clock input | | | Q0 | Output | DDR positive edge input | | | Q1 | Output | Registered input/DDR negative edge input | | | D0 | Input | Output signal from the core (SDR and DDR) | | | D1 | Input | Output signal from the core (DDR) | | | TD | Input | Tri-state signal from the core | | | Q | Output | Data output signals to sysIO Buffer | | | TQ | Output | Tri-state output signals to sysIO Buffer | | | SCLK | Input | System clock for input and output/tri-state blocks. | | | RST | Input | Local set reset signal | | ## **Input Register Block** The input register blocks for the PIOs on all edges contain delay elements and registers that can be used to condition high-speed interface signals before they are passed to the device core. #### Left, Top, Bottom Edges Input signals are fed from the sysIO buffer to the input register block (as signal D). If desired, the input signal can bypass the register and delay elements and be used directly as a combinatorial signal (INDD), and a clock (INCK). If an input delay is desired, users can select a fixed delay. I/Os on the bottom edge also have a dynamic delay, DEL[4:0]. The delay, if selected, reduces input register hold time requirements when using a global clock. The input block allows two modes of operation. In single data rate (SDR) the data is registered with the system clock (SCLK) by one of the registers in the single data rate sync register block. In Generic DDR mode, two registers are used to sample the data on the positive and negative edges of the system clock (SCLK) signal, creating two data streams. Figure 2-13. Input Gearbox More information on the input gearbox is available in TN1281, Implementing High-Speed Interfaces with MachXO3 Devices. ## **Output Gearbox** Each PIC on the top edge has a built-in 8:1 output gearbox. Each of these output gearboxes may be programmed as a 7:1 serializer or as one ODDRX4 (8:1) gearbox or as two ODDRX2 (4:1) gearboxes. Table 2-10 shows the gearbox signals. Table 2-10. Output Gearbox Signal List | Name | I/O Type | Description | |----------------------------|----------|---------------------------------| | Q | Output | High-speed data output | | D[7:0] | Input | Low-speed data from device core | | Video TX(7:1): D[6:0] | | | | GDDRX4(8:1): D[7:0] | | | | GDDRX2(4:1)(IOL-A): D[3:0] | | | | GDDRX2(4:1)(IOL-C): D[7:4] | | | | SCLK | Input | Slow-speed system clock | | ECLK [1:0] | Input | High-speed edge clock | | RST | Input | Reset | The gearboxes have three stage pipeline registers. The first stage registers sample the low-speed input data on the low-speed system clock. The second stage registers transfer data from the low-speed clock registers to the high-speed clock registers. The third stage pipeline registers controlled by high-speed edge clock shift and mux the high-speed data out to the sysIO buffer. Figure 2-14 shows the output gearbox block diagram. Figure 2-15. MachXO3L/LF-1300 in 256 Ball Packages, MachXO3L/LF-2100, MachXO3L/LF-4300, MachXO3L/LF-6900 and MachXO3L/LF-9400 Banks Figure 2-16. MachXO3L/LF-640 and MachXO3L/LF-1300 Banks #### **Hardened Timer/Counter** MachXO3L/LF devices provide a hard Timer/Counter IP core. This Timer/Counter is a general purpose, bi-directional, 16-bit timer/counter module with independent output compare units and PWM support. The Timer/Counter supports the following functions: - Supports the following modes of operation: - Watchdog timer - Clear timer on compare match - Fast PWM - Phase and Frequency Correct PWM - · Programmable clock input source - Programmable input clock prescaler - · One static interrupt output to routing - One wake-up interrupt to on-chip standby mode controller. - · Three independent interrupt sources: overflow, output compare match, and input capture - · Auto reload - · Time-stamping support on the input capture unit - · Waveform generation on the output - · Glitch-free PWM waveform generation with variable PWM period - · Internal WISHBONE bus access to the control and status registers - Stand-alone mode with preloaded control registers and direct reset input Figure 2-20. Timer/Counter Block Diagram Table 2-16. Timer/Counter Signal Description | Port | I/O | Description | |---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | tc_clki | I | Timer/Counter input clock signal | | tc_rstn | I | Register tc_rstn_ena is preloaded by configuration to always keep this pin enabled | | tc_ic | I | Input capture trigger event, applicable for non-pwm modes with WISHBONE interface. If enabled, a rising edge of this signal will be detected and synchronized to capture tc_cnt value into tc_icr for time-stamping. | | tc_int | 0 | Without WISHBONE – Can be used as overflow flag With WISHBONE – Controlled by three IRQ registers | | tc_oc | 0 | Timer counter output signal | ## **Configuration and Testing** This section describes the configuration and testing features of the MachXO3L/LF family. ## IEEE 1149.1-Compliant Boundary Scan Testability All MachXO3L/LF devices have boundary scan cells that are accessed through an IEEE 1149.1 compliant test access port (TAP). This allows functional testing of the circuit board, on which the device is mounted, through a serial scan path that can access all critical logic nodes. Internal registers are linked internally, allowing test data to be shifted in and loaded directly onto test nodes, or test data to be captured and shifted out for verification. The test access port consists of dedicated I/Os: TDI, TDO, TCK and TMS. The test access port shares its power supply with $V_{\rm CCIO}$ Bank 0 and can operate with LVCMOS3.3, 2.5, 1.8, 1.5, and 1.2 standards. For more details on boundary scan test, see AN8066, Boundary Scan Testability with Lattice sysIO Capability and TN1087, Minimizing System Interruption During Configuration Using TransFR Technology. ## **Device Configuration** All MachXO3L/LF devices contain two ports that can be used for device configuration. The Test Access Port (TAP), which supports bit-wide configuration and the sysCONFIG port which supports serial configuration through I<sup>2</sup>C or SPI. The TAP supports both the IEEE Standard 1149.1 Boundary Scan specification and the IEEE Standard 1532 In-System Configuration specification. There are various ways to configure a MachXO3L/LF device: - Internal NVCM/Flash Download - 2. JTAG - 3. Standard Serial Peripheral Interface (Master SPI mode) interface to boot PROM memory - 4. System microprocessor to drive a serial slave SPI port (SSPI mode) - 5. Standard I<sup>2</sup>C Interface to system microprocessor Upon power-up, the configuration SRAM is ready to be configured using the selected sysCONFIG port. Once a configuration port is selected, it will remain active throughout that configuration cycle. The IEEE 1149.1 port can be activated any time after power-up by sending the appropriate command through the TAP port. Optionally the device can run a CRC check upon entering the user mode. This will ensure that the device was configured correctly. The sysCONFIG port has 10 dual-function pins which can be used as general purpose I/Os if they are not required for configuration. See TN1279, MachXO3 Programming and Configuration Usage Guide for more information about using the dual-use pins as general purpose I/Os. Lattice design software uses proprietary compression technology to compress bit-streams for use in MachXO3L/LF devices. Use of this technology allows Lattice to provide a lower cost solution. In the unlikely event that this technology is unable to compress bitstreams to fit into the amount of on-chip NVCM/Flash, there are a variety of techniques that can be utilized to allow the bitstream to fit in the on-chip NVCM/Flash. For more details, refer to TN1279, MachXO3 Programming and Configuration Usage Guide. The Test Access Port (TAP) has five dual purpose pins (TDI, TDO, TMS, TCK and JTAGENB). These pins are dual function pins - TDI, TDO, TMS and TCK can be used as general purpose I/O if desired. For more details, refer to TN1279, MachXO3 Programming and Configuration Usage Guide. #### TransFR (Transparent Field Reconfiguration) TransFR is a unique Lattice technology that allows users to update their logic in the field without interrupting system operation using a simple push-button solution. For more details refer to TN1087, Minimizing System Interruption During Configuration Using TransFR Technology for details. ### **TraceID** Each MachXO3L/LF device contains a unique (per device), TraceID that can be used for tracking purposes or for IP security applications. The TraceID is 64 bits long. Eight out of 64 bits are user-programmable, the remaining 56 bits are factory-programmed. The TraceID is accessible through the EFB WISHBONE interface and can also be accessed through the SPI, I<sup>2</sup>C, or JTAG interfaces. ## **Density Shifting** The MachXO3L/LF family has been designed to enable density migration within the same package. Furthermore, the architecture ensures a high success rate when performing design migration from lower density devices to higher density devices. In many cases, it is also possible to shift a lower utilization design targeted for a high-density device to a lower density device. However, the exact details of the final resource utilization will impact the likely success in each case. When migrating from lower to higher density or higher to lower density, ensure to review all the power supplies and NC pins of the chosen devices. For more details refer to the MachXO3 migration files. # MachXO3 Family Data Sheet DC and Switching Characteristics February 2017 Advance Data Sheet DS1047 # Absolute Maximum Ratings<sup>1, 2, 3</sup> | | MachXO3L/LF E (1.2 V) | MachXO3L/LF C (2.5 V/3.3 V) | |-----------------------------------------------|-----------------------|-----------------------------| | Supply Voltage V <sub>CC</sub> | –0.5 V to 1.32 V | 0.5 V to 3.75 V | | Output Supply Voltage V <sub>CCIO</sub> | –0.5 V to 3.75 V | –0.5 V to 3.75 V | | I/O Tri-state Voltage Applied <sup>4, 5</sup> | –0.5 V to 3.75 V | 0.5 V to 3.75 V | | Dedicated Input Voltage Applied <sup>4</sup> | –0.5 V to 3.75 V | 0.5 V to 3.75 V | | Storage Temperature (Ambient) | –55 °C to 125 °C | –55 °C to 125 °C | | Junction Temperature (T <sub>J</sub> ) | –40 °C to 125 °C | –40 °C to 125 °C | <sup>1.</sup> Stress above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. ## Recommended Operating Conditions<sup>1</sup> | Symbol | Symbol Parameter | | Max. | Units | |-------------------------------------------------------------|---------------------------------------------|-------|-------|-------| | V 1 | Core Supply Voltage for 1.2 V Devices | 1.14 | 1.26 | V | | V <sub>CC</sub> <sup>1</sup> | Core Supply Voltage for 2.5 V/3.3 V Devices | 2.375 | 3.465 | V | | V <sub>CCIO</sub> <sup>1, 2, 3</sup> | I/O Driver Supply Voltage | 1.14 | 3.465 | V | | t <sub>JCOM</sub> | Junction Temperature Commercial Operation | 0 | 85 | °C | | t <sub>JIND</sub> Junction Temperature Industrial Operation | | -40 | 100 | °C | Like power supplies must be tied together. For example, if V<sub>CCIO</sub> and V<sub>CC</sub> are both the same voltage, they must also be the same supply. ## Power Supply Ramp Rates<sup>1</sup> | Symbol | Parameter | Min. | Тур. | Max. | Units | |-------------------|-------------------------------------------------|------|------|------|-------| | t <sub>RAMP</sub> | Power supply ramp rates for all power supplies. | 0.01 | _ | 100 | V/ms | <sup>1.</sup> Assumes monotonic ramp rates. <sup>2.</sup> Compliance with the Lattice Thermal Management document is required. <sup>3.</sup> All voltages referenced to GND. <sup>4.</sup> Overshoot and undershoot of -2 V to $(V_{IHMAX} + 2)$ volts is permitted for a duration of <20 ns. <sup>5.</sup> The dual function $I^2C$ pins SCL and SDA are limited to -0.25 V to 3.75 V or to -0.3 V with a duration of <20 ns. <sup>2.</sup> See recommended voltages by I/O standard in subsequent table. <sup>3.</sup> $V_{CCIO}$ pins of unused I/O banks should be connected to the $V_{CC}$ power supply on boards. # sysIO Single-Ended DC Electrical Characteristics<sup>1, 2</sup> | Input/Output | V | İL | V | Н | V <sub>OL</sub> Max. | V <sub>OH</sub> Min. | I <sub>OL</sub> Max.⁴ | I <sub>OH</sub> Max. <sup>4</sup> | |---------------------|-----------------------|-----------------------|-----------------------|----------|----------------------|-------------------------|-----------------------|-----------------------------------| | Standard | Min. (V) <sup>3</sup> | Max. (V) | Min. (V) | Max. (V) | (V) | (V) | (mA) | (mA) | | | | | | | | | 4 | -4 | | 11/04/00 0 0 | | | | | 0.4 | V <sub>CCIO</sub> - 0.4 | 8 | -8 | | LVCMOS 3.3<br>LVTTL | -0.3 | 0.8 | 2.0 | 3.6 | 0.4 | ACCIO - 0.4 | 12 | -12 | | | | | | | | | 16 | -16 | | | | | | | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | | | | | | | | 4 | -4 | | | | | | | 0.4 | V <sub>CCIO</sub> - 0.4 | 8 | -8 | | LVCMOS 2.5 | -0.3 | 0.7 | 1.7 | 3.6 | 0.4 | ACCIO - 0.4 | 12 | -12 | | | | | | | | | 16 | -16 | | | | | | | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | | | | | | | | 4 | -4 | | LVCMOS 1.8 | -0.3 | 0.35V <sub>CCIO</sub> | 0.65V <sub>CCIO</sub> | 3.6 | 0.4 | V <sub>CCIO</sub> - 0.4 | 8 | -8 | | LVOIVIOO 1.0 | | 0.00 (CCIO | 0.03 4 CCIO | 5.0 | | | 12 | -12 | | | | | | | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | | | | | | 0.4 | V <sub>CCIO</sub> - 0.4 | 4 | -4 | | LVCMOS 1.5 | -0.3 | 0.35V <sub>CCIO</sub> | 0.65V <sub>CCIO</sub> | 3.6 | 0.4 | 4 CCIO - 0.4 | 8 | -8 | | | | | | | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | | | | | | 0.4 | V <sub>CCIO</sub> - 0.4 | 4 | -2 | | LVCMOS 1.2 | -0.3 | 0.35V <sub>CCIO</sub> | 0.65V <sub>CCIO</sub> | 3.6 | 0.4 | ACCIO - 0.4 | 8 | -6 | | | | | | | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | LVCMOS25R33 | -0.3 | VREF-0.1 | VREF+0.1 | 3.6 | NA | NA | NA | NA | | LVCMOS18R33 | -0.3 | VREF-0.1 | VREF+0.1 | 3.6 | NA | NA | NA | NA | | LVCMOS18R25 | -0.3 | VREF-0.1 | VREF+0.1 | 3.6 | NA | NA | NA | NA | | LVCMOS15R33 | -0.3 | VREF-0.1 | VREF+0.1 | 3.6 | NA | NA | NA | NA | | LVCMOS15R25 | -0.3 | VREF-0.1 | VREF+0.1 | 3.6 | NA | NA | NA | NA | | LVCMOS12R33 | -0.3 | VREF-0.1 | VREF+0.1 | 3.6 | 0.40 | NA Open<br>Drain | 24, 16, 12,<br>8, 4 | NA Open<br>Drain | | LVCMOS12R25 | -0.3 | VREF-0.1 | VREF+0.1 | 3.6 | 0.40 | NA Open<br>Drain | 16, 12, 8, 4 | NA Open<br>Drain | | LVCMOS10R33 | -0.3 | VREF-0.1 | VREF+0.1 | 3.6 | 0.40 | NA Open<br>Drain | 24, 16, 12,<br>8, 4 | NA Open<br>Drain | | LVCMOS10R25 | -0.3 | VREF-0.1 | VREF+0.1 | 3.6 | 0.40 | NA Open<br>Drain | 16, 12, 8, 4 | NA Open<br>Drain | MachXO3L/LF devices allow LVCMOS inputs to be placed in I/O banks where V<sub>CCIO</sub> is different from what is specified in the applicable JEDEC specification. This is referred to as a ratioed input buffer. In a majority of cases this operation follows or exceeds the applicable JEDEC specification. The cases where MachXO3L/LF devices do not meet the relevant JEDEC specification are documented in the table below. <sup>2.</sup> MachXO3L/LF devices allow for LVCMOS referenced I/Os which follow applicable JEDEC specifications. For more details about mixed mode operation please refer to TN1280, MachXO3 sysIO Usage Guide. <sup>3.</sup> The dual function $I^2C$ pins SCL and SDA are limited to a $V_{IL}$ min of -0.25 V or to -0.3 V with a duration of <10 ns. <sup>4.</sup> For electromigration, the average DC current sourced or sinked by I/O pads between two consecutive VCCIO or GND pad connections, or between the last VCCIO or GND in an I/O bank and the end of an I/O bank, as shown in the Logic Signal Connections table (also shown as I/O grouping) shall not exceed a maximum of n \* 8 mA. "n" is the number of I/O pads between the two consecutive bank VCCIO or GND connections or between the last VCCIO and GND in a bank and the end of a bank. IO Grouping can be found in the Data Sheet Pin Tables, which can also be generated from the Lattice Diamond software. ## sysIO Differential Electrical Characteristics The LVDS differential output buffers are available on the top side of the MachXO3L/LF PLD family. ## **LVDS** ## **Over Recommended Operating Conditions** | Parameter<br>Symbol | Parameter Description | Test Conditions | Min. | Тур. | Max. | Units | |-----------------------------------|------------------------------------------------------------|-------------------------------------------------|-------|-------|-------|-------| | V V | Input Voltage | V <sub>CCIO</sub> = 3.3 V | 0 | _ | 2.605 | V | | V <sub>INP</sub> V <sub>INM</sub> | | V <sub>CCIO</sub> = 2.5 V | 0 | _ | 2.05 | V | | $V_{THD}$ | Differential Input Threshold | | ±100 | _ | | mV | | V | Input Common Mode Voltage | V <sub>CCIO</sub> = 3.3 V | 0.05 | _ | 2.6 | V | | V <sub>CM</sub> | Imput Common wode voltage | V <sub>CCIO</sub> = 2.5 V | 0.05 | _ | 2.0 | V | | I <sub>IN</sub> | Input current | Power on | _ | | ±10 | μΑ | | V <sub>OH</sub> | Output high voltage for V <sub>OP</sub> or V <sub>OM</sub> | R <sub>T</sub> = 100 Ohm | _ | 1.375 | | V | | V <sub>OL</sub> | Output low voltage for V <sub>OP</sub> or V <sub>OM</sub> | R <sub>T</sub> = 100 Ohm | 0.90 | 1.025 | _ | V | | V <sub>OD</sub> | Output voltage differential | $(V_{OP} - V_{OM}), R_T = 100 Ohm$ | 250 | 350 | 450 | mV | | $\Delta V_{OD}$ | Change in V <sub>OD</sub> between high and low | | _ | _ | 50 | mV | | V <sub>OS</sub> | Output voltage offset | $(V_{OP} - V_{OM})/2$ , $R_T = 100 \text{ Ohm}$ | 1.125 | 1.20 | 1.395 | V | | ΔV <sub>OS</sub> | Change in V <sub>OS</sub> between H and L | | _ | _ | 50 | mV | | I <sub>OSD</sub> | Output short circuit current | V <sub>OD</sub> = 0 V driver outputs shorted | _ | _ | 24 | mA | # Typical Building Block Function Performance – C/E Devices<sup>1</sup> ## Pin-to-Pin Performance (LVCMOS25 12 mA Drive) | Function | –6 Timing | Units | |-----------------|-----------|-------| | Basic Functions | | | | 16-bit decoder | 8.9 | ns | | 4:1 MUX | 7.5 | ns | | 16:1 MUX | 8.3 | ns | ## **Register-to-Register Performance** | –6 Timing | Units | |-----------|--------------------------| | | • | | 412 | MHz | | 297 | MHz | | 324 | MHz | | 161 | MHz | | | • | | 183 | MHz | | | <u> </u> | | 500 | MHz | | | 412<br>297<br>324<br>161 | <sup>1.</sup> The above timing numbers are generated using the Diamond design tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the Diamond software. ## **Derating Logic Timing** Logic timing provided in the following sections of the data sheet and the Lattice design tools are worst case numbers in the operating range. Actual delays may be much faster. Lattice design tools can provide logic timing numbers at a particular temperature and voltage. | | | | -6 | | -5 | | | |----------------------|----------------------------------------------------------------|------------------|-------|------|-------|------|-------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Units | | General I/O | Pin Parameters (Using Edge Clock without | t PLL) | 1 | | | | | | t <sub>COE</sub> | | MachXO3L/LF-1300 | _ | 7.53 | _ | 7.76 | ns | | | | MachXO3L/LF-2100 | _ | 7.53 | _ | 7.76 | ns | | | Clock to Output - PIO Output Register | MachXO3L/LF-4300 | _ | 7.45 | _ | 7.68 | ns | | | | MachXO3L/LF-6900 | | 7.53 | _ | 7.76 | ns | | | | MachXO3L/LF-9400 | _ | 8.93 | _ | 9.35 | ns | | | | MachXO3L/LF-1300 | -0.19 | | -0.19 | | ns | | | | MachXO3L/LF-2100 | -0.19 | _ | -0.19 | _ | ns | | t <sub>SUE</sub> | Clock to Data Setup - PIO Input Register | MachXO3L/LF-4300 | -0.16 | _ | -0.16 | _ | ns | | | | MachXO3L/LF-6900 | -0.19 | _ | -0.19 | _ | ns | | | | MachXO3L/LF-9400 | -0.20 | | -0.20 | | ns | | | | MachXO3L/LF-1300 | 1.97 | _ | 2.24 | _ | ns | | | | MachXO3L/LF-2100 | 1.97 | _ | 2.24 | _ | ns | | t <sub>HE</sub> | Clock to Data Hold - PIO Input Register | MachXO3L/LF-4300 | 1.89 | _ | 2.16 | _ | ns | | | | MachXO3L/LF-6900 | 1.97 | _ | 2.24 | _ | ns | | | | MachXO3L/LF-9400 | 1.98 | _ | 2.25 | _ | ns | | | | MachXO3L/LF-1300 | 1.56 | _ | 1.69 | _ | ns | | | | MachXO3L/LF-2100 | 1.56 | _ | 1.69 | _ | ns | | t <sub>SU_DELE</sub> | Clock to Data Setup - PIO Input Register with Data Input Delay | MachXO3L/LF-4300 | 1.74 | | 1.88 | _ | ns | | | With Bata input Bolay | MachXO3L/LF-6900 | 1.66 | _ | 1.81 | _ | ns | | | | MachXO3L/LF-9400 | 1.71 | _ | 1.85 | _ | ns | | | | MachXO3L/LF-1300 | -0.23 | | -0.23 | _ | ns | | | | MachXO3L/LF-2100 | -0.23 | _ | -0.23 | | ns | | t <sub>H_DELE</sub> | Clock to Data Hold - PIO Input Register with Input Data Delay | MachXO3L/LF-4300 | -0.34 | _ | -0.34 | | ns | | | Input Bata Belay | MachXO3L/LF-6900 | -0.29 | _ | -0.29 | _ | ns | | | | MachXO3L/LF-9400 | -0.30 | | -0.30 | | ns | | General I/O | Pin Parameters (Using Primary Clock with | PLL) | | | | | | | | Clock to Output - PIO Output Register | MachXO3L/LF-1300 | | 5.98 | _ | 6.01 | ns | | | | MachXO3L/LF-2100 | _ | 5.98 | _ | 6.01 | ns | | t <sub>COPLL</sub> | | MachXO3L/LF-4300 | _ | 5.99 | _ | 6.02 | ns | | | | MachXO3L/LF-6900 | _ | 6.02 | _ | 6.06 | ns | | | | MachXO3L/LF-9400 | _ | 5.55 | _ | 6.13 | ns | | | | MachXO3L/LF-1300 | 0.36 | | 0.36 | | ns | | t <sub>SUPLL</sub> | | MachXO3L/LF-2100 | 0.36 | | 0.36 | | ns | | | Clock to Data Setup - PIO Input Register | MachXO3L/LF-4300 | 0.35 | | 0.35 | | ns | | | | MachXO3L/LF-6900 | 0.34 | | 0.34 | | ns | | | | MachXO3L/LF-9400 | 0.33 | _ | 0.33 | | ns | | t <sub>HPLL</sub> | | MachXO3L/LF-1300 | 0.42 | 1 | 0.49 | l | ns | | | | MachXO3L/LF-2100 | 0.42 | | 0.49 | | ns | | | Clock to Data Hold - PIO Input Register | MachXO3L/LF-4300 | 0.43 | | 0.50 | | ns | | | | MachXO3L/LF-6900 | 0.46 | l | 0.54 | l | ns | | | | MachXO3L/LF-9400 | 0.47 | | 0.55 | | ns | # sysCLOCK PLL Timing #### **Over Recommended Operating Conditions** | Parameter | Descriptions Conditions | | Min. | Max. | Units | | |-----------------------------------|-----------------------------------------------------------|-----------------------------------------|------------------|-------------|---------------------|--| | f <sub>IN</sub> | Input Clock Frequency (CLKI, CLKFB) | | 7 | 400 | MHz | | | f <sub>OUT</sub> | Output Clock Frequency (CLKOP, CLKOS, CLKOS2) | | 1.5625 | 400 | MHz | | | f <sub>OUT2</sub> | Output Frequency (CLKOS3 cascaded from CLKOS2) | | 0.0122 | 400 | MHz | | | f <sub>VCO</sub> | PLL VCO Frequency | | 200 | 800 | MHz | | | f <sub>PFD</sub> | Phase Detector Input Frequency | | 7 | 400 | MHz | | | AC Character | istics | | | | | | | t <sub>DT</sub> | Output Clock Duty Cycle | Without duty trim selected <sup>3</sup> | 45 | 55 | % | | | t <sub>DT_TRIM</sub> <sup>7</sup> | Edge Duty Trim Accuracy | | -75 | 75 | % | | | t <sub>PH</sub> <sup>4</sup> | Output Phase Accuracy | | -6 | 6 | % | | | | Output Clask Paried litter | f <sub>OUT</sub> > 100 MHz | _ | 150 | ps p-p | | | | Output Clock Period Jitter | f <sub>OUT</sub> < 100 MHz | _ | 0.007 | UIPP | | | | Outrot Clask Cyala to avala littar | f <sub>OUT</sub> > 100 MHz | _ | 180 | ps p-p | | | | Output Clock Cycle-to-cycle Jitter | f <sub>OUT</sub> < 100 MHz | _ | 0.009 | UIPP | | | t <sub>OPJIT</sub> 1,8 | 0 0 | f <sub>PFD</sub> > 100 MHz | _ | 160 | ps p-p | | | | Output Clock Phase Jitter | f <sub>PFD</sub> < 100 MHz | _ | 0.011 | UIPP | | | | Output Clock Period Jitter (Fractional-N) | f <sub>OUT</sub> > 100 MHz | _ | 230 | ps p-p | | | | | f <sub>OUT</sub> < 100 MHz | _ | 0.12 | UIPP | | | | Output Clock Cycle-to-cycle Jitter | f <sub>OUT</sub> > 100 MHz | _ | 230 | ps p-p | | | | (Fractional-N) | f <sub>OUT</sub> < 100 MHz | _ | 0.12 | UIPP | | | t <sub>SPO</sub> | Static Phase Offset | Divider ratio = integer | -120 | 120 | ps | | | t <sub>W</sub> | Output Clock Pulse Width | At 90% or 10%3 | 0.9 | _ | ns | | | t <sub>LOCK</sub> 2,5 | PLL Lock-in Time | | _ | 15 | ms | | | t <sub>UNLOCK</sub> | PLL Unlock Time | | _ | 50 | ns | | | <b>.</b> 6 | Innut Clark Paried Litter | f <sub>PFD</sub> ≥ 20 MHz | _ | 1,000 | ps p-p | | | t <sub>IPJIT</sub> 6 | Input Clock Period Jitter | f <sub>PFD</sub> < 20 MHz | _ | 0.02 | UIPP | | | t <sub>HI</sub> | Input Clock High Time | 90% to 90% | 0.5 | _ | ns | | | t <sub>LO</sub> | Input Clock Low Time | 10% to 10% | 0.5 | _ | ns | | | t <sub>STABLE</sub> <sup>5</sup> | STANDBY High to PLL Stable | | _ | 15 | ms | | | t <sub>RST</sub> | RST/RESETM Pulse Width | | 1 | _ | ns | | | t <sub>RSTREC</sub> | RST Recovery Time | | 1 | _ | ns | | | t <sub>RST_DIV</sub> | RESETC/D Pulse Width | | 10 | _ | ns | | | t <sub>RSTREC_DIV</sub> | RESETC/D Recovery Time | | 1 | _ | ns | | | t <sub>ROTATE-SETUP</sub> | PHASESTEP Setup Time | | 10 | _ | ns | | | t <sub>ROTATE_WD</sub> | PHASESTEP Pulse Width | | 4 | _ | VCO Cycles | | | | nple is taken over 10,000 samples of the primary PLL outp | ut with a clean reference clock Cycle-t | o-cycle iitter i | s takon ovo | r 1000 ovolge Phase | | Period jitter sample is taken over 10,000 samples of the primary PLL output with a clean reference clock. Cycle-to-cycle jitter is taken over 1000 cycles. Phase jitter is taken over 2000 cycles. All values per JESD65B. - 2. Output clock is valid after $t_{LOCK}$ for PLL reset and dynamic delay adjustment. - 3. Using LVDS output buffers. - CLKOS as compared to CLKOP output for one phase step at the maximum VCO frequency. See TN1282, MachXO3 sysCLOCK PLL Design and Usage Guide for more details. - 5. At minimum $f_{\mbox{\scriptsize PFD}}$ As the $f_{\mbox{\scriptsize PFD}}$ increases the time will decrease to approximately 60% the value listed. - 6. Maximum allowed jitter on an input clock. PLL unlock may occur if the input jitter exceeds this specification. Jitter on the input clock may be transferred to the output clocks, resulting in jitter measurements outside the output specifications listed in this table. - 7. Edge Duty Trim Accuracy is a percentage of the setting value. Settings available are 70 ps, 140 ps, and 280 ps in addition to the default value of none. - 8. Jitter values measured with the internal oscillator operating. The jitter values will increase with loading of the PLD fabric and in the presence of SSO noise. # **Signal Descriptions (Cont.)** | Signal Name | I/O | Descriptions | | | | |----------------------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Configuration (Dual function pins used during sysCONFIG) | | | | | | | PROGRAMN | I | Initiates configuration sequence when asserted low. This pin always has an active pull-up. | | | | | INITN | I/O | Open Drain pin. Indicates the FPGA is ready to be configured. During configuration, a pull-up is enabled. | | | | | DONE | I/O | Open Drain pin. Indicates that the configuration sequence is complete, and the start-up sequence is in progress. | | | | | MCLK/CCLK | I/O | Input Configuration Clock for configuring an FPGA in Slave SPI mode. Output Configuration Clock for configuring an FPGA in SPI and SPIm configuration modes. | | | | | SN | I | Slave SPI active low chip select input. | | | | | CSSPIN | I/O | Master SPI active low chip select output. | | | | | SI/SPISI | I/O | Slave SPI serial data input and master SPI serial data output. | | | | | SO/SPISO | I/O | Slave SPI serial data output and master SPI serial data input. | | | | | SCL | I/O | Slave I <sup>2</sup> C clock input and master I <sup>2</sup> C clock output. | | | | | SDA | I/O | Slave I <sup>2</sup> C data input and master I <sup>2</sup> C data output. | | | | | | MachXO3L/LF-9400C | | | | |--------------------------------------------------------|-------------------|----------|----------|----------| | | CSFBGA256 | CABGA256 | CABGA400 | CABGA484 | | General Purpose IO per Bank | | | | l . | | Bank 0 | 50 | 50 | 83 | 95 | | Bank 1 | 52 | 52 | 84 | 96 | | Bank 2 | 52 | 52 | 84 | 96 | | Bank 3 | 16 | 16 | 28 | 36 | | Bank 4 | 16 | 16 | 24 | 24 | | Bank 5 | 20 | 20 | 32 | 36 | | Total General Purpose Single Ended IO | 206 | 206 | 335 | 383 | | Differential IO per Bank | | • | • | • | | Bank 0 | 25 | 25 | 42 | 48 | | Bank 1 | 26 | 26 | 42 | 48 | | Bank 2 | 26 | 26 | 42 | 48 | | Bank 3 | 8 | 8 | 14 | 18 | | Bank 4 | 8 | 8 | 12 | 12 | | Bank 5 | 10 | 10 | 16 | 18 | | Total General Purpose Differential IO | 103 | 103 | 168 | 192 | | Dual Function IO | 37 | 37 | 37 | 45 | | Number 7:1 or 8:1 Gearboxes | | • | • | • | | Number of 7:1 or 8:1 Output Gearbox Available (Bank 0) | 20 | 20 | 22 | 24 | | Number of 7:1 or 8:1 Input Gearbox Available (Bank 2) | 20 | 20 | 22 | 24 | | High-speed Differential Outputs | | • | • | • | | Bank 0 | 20 | 20 | 21 | 24 | | VCCIO Pins | 1 | l | l | l | | Bank 0 | 4 | 4 | 5 | 9 | | Bank 1 | 3 | 4 | 5 | 9 | | Bank 2 | 4 | 4 | 5 | 9 | | Bank 3 | 2 | 1 | 2 | 3 | | Bank 4 | 2 | 2 | 2 | 3 | | Bank 5 | 2 | 1 | 2 | 3 | | vcc | 8 | 8 | 10 | 12 | | GND | 24 | 24 | 33 | 52 | | NC | 0 | 1 | 0 | 0 | | Reserved for Configuration | 1 | 1 | 1 | 1 | | Total Count of Bonded Pins | 256 | 256 | 400 | 484 | | Date | Version | Section | Change Summary | |------------|---------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | April 2016 | 1.6 | Introduction | Updated Features section. — Revised logic density range and IO to LUT ratio under Flexible Architecture. — Revised 0.8 mm pitch information under Advanced Packaging. — Added MachXO3L-9400/MachXO3LF-9400 information to Table 1-1, MachXO3L/LF Family Selection Guide. | | | | | Updated Introduction section. — Changed density from 6900 to 9400 LUTs. — Changed caBGA packaging to 19 x 19 mm. | | | | Architecture | Updated Architecture Overview section. — Changed statement to "All logic density devices in this family" — Updated Figure 2-2 heading and notes. | | | | | Updated sysCLOCK Phase Locked Loops (PLLs) section. — Changed statement to "All MachXO3L/LF devices have one or more sysCLOCK PLL." | | | | | Updated Programmable I/O Cells (PIC) section. — Changed statement to "All PIO pairs can implement differential receivers." | | | | | Updated sysIO Buffer Banks section. Updated Figure 2-5 heading. | | | | | Updated Device Configuration section. Added Password and Soft Error Correction. | | | | DC and Switching<br>Characteristics | Updated Static Supply Current – C/E Devices section. Added LCMXO3L/LF-9400C and LCMXO3L/LF-9400E devices. | | | | | Updated Programming and Erase Supply Current – C/E Devices section. — Added LCMXO3L/LF-9400C and LCMXO3L/LF-9400E devices. — Changed LCMXO3L/LF-640E and LCMXO3L/LF-1300E Typ. values. | | | | | Updated MachXO3L/LF External Switching Characteristics – C/E Devices section. Added MachXO3L/LF-9400 devices. | | | | | Updated NVCM/Flash Download Time section. Added LCMXO3L/LF-9400C device. | | | | | Updated sysCONFIG Port Timing Specifications section. — Added LCMXO3L/LF-9400C device. — Changed t <sub>INITL</sub> units to from ns to us. — Changed t <sub>DPPINIT</sub> and t <sub>DPPDONE</sub> Max. values are per PCN#03A-16. | | | | Pinout Information | Updated Pin Information Summary section. Added LCMXO3L/LF-9400C device. | | | | Ordering Information | Updated MachXO3 Part Number Description section. — Added 9400 = 9400 LUTs. — Added BG484 package. | | | | | Updated MachXO3L Ultra Low Power Commercial and Industrial Grade Devices, Halogen Free (RoHS) Packaging section. Added LCMXO3L-9400C part numbers. | | | | | Updated MachXO3LF Ultra Low Power Commercial and Industrial Grade Devices, Halogen Free (RoHS) Packaging section. Added LCMXO3L-9400C part numbers. |