# E · ) ( Fattice Semiconductor Corporation - LCMXO3LF-4300E-6MG256I Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                            |
|--------------------------------|-----------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 540                                                                               |
| Number of Logic Elements/Cells | 4320                                                                              |
| Total RAM Bits                 | 94208                                                                             |
| Number of I/O                  | 206                                                                               |
| Number of Gates                | -                                                                                 |
| Voltage - Supply               | 1.14V ~ 1.26V                                                                     |
| Mounting Type                  | Surface Mount                                                                     |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                                |
| Package / Case                 | 256-VFBGA                                                                         |
| Supplier Device Package        | 256-CSFBGA (9x9)                                                                  |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo3lf-4300e-6mg256i |
|                                |                                                                                   |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# MachXO3 Family Data Sheet Introduction

#### January 2016

### **Features**

#### Solutions

- Smallest footprint, lowest power, high data throughput bridging solutions for mobile applications
- Optimized footprint, logic density, IO count, IO performance devices for IO management and logic applications
- High IO/logic, lowest cost/IO, high IO devices for IO expansion applications

#### ■ Flexible Architecture

- Logic Density ranging from 640 to 9.4K LUT4
- High IO to LUT ratio with up to 384 IO pins

#### Advanced Packaging

- 0.4 mm pitch: 1K to 4K densities in very small footprint WLCSP (2.5 mm x 2.5 mm to 3.8 mm x 3.8 mm) with 28 to 63 IOs
- 0.5 mm pitch: 640 to 6.9K LUT densities in 6 mm x 6 mm to 10 mm x 10 mm BGA packages with up to 281 IOs
- 0.8 mm pitch: 1K to 9.4K densities with up to 384 IOs in BGA packages

#### Pre-Engineered Source Synchronous I/O

- DDR registers in I/O cells
- Dedicated gearing logic
- 7:1 Gearing for Display I/Os
- Generic DDR, DDRx2, DDRx4

#### High Performance, Flexible I/O Buffer

- Programmable sysIO<sup>™</sup> buffer supports wide range of interfaces:
  - LVCMOS 3.3/2.5/1.8/1.5/1.2
  - LVTTL
  - LVDS, Bus-LVDS, MLVDS, LVPECL
  - MIPI D-PHY Emulated
  - Schmitt trigger inputs, up to 0.5 V hysteresis
- Ideal for IO bridging applications
- I/Os support hot socketing
- On-chip differential termination
- Programmable pull-up or pull-down mode

#### ■ Flexible On-Chip Clocking

- · Eight primary clocks
- Up to two edge clocks for high-speed I/O interfaces (top and bottom sides only)
- Up to two analog PLLs per device with fractional-n frequency synthesis
  - Wide input frequency range (7 MHz to 400 MHz)
- Non-volatile, Multi-time Programmable
  - Instant-on
    - Powers up in microseconds
    - · Optional dual boot with external SPI memory
    - Single-chip, secure solution
    - Programmable through JTAG, SPI or I<sup>2</sup>C
    - MachXO3L includes multi-time programmable NVCM
    - MachXO3LF infinitely reconfigurable Flash

       Supports background programming of non-volatile memory

#### TransFR Reconfiguration

In-field logic update while IO holds the system state

#### Enhanced System Level Support

- On-chip hardened functions: SPI, I<sup>2</sup>C, timer/ counter
- On-chip oscillator with 5.5% accuracy
- Unique TraceID for system tracking
- Single power supply with extended operating range
- IEEE Standard 1149.1 boundary scan
- IEEE 1532 compliant in-system programming

#### Applications

- Consumer Electronics
- Compute and Storage
- Wireless Communications
- Industrial Control Systems
- Automotive System

#### Low Cost Migration Path

- Migration from the Flash based MachXO3LF to the NVCM based MachXO3L
- · Pin compatible and equivalent timing

© 2016 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.

#### Advance Data Sheet DS1047



#### Figure 2-4. Slice Diagram



For Slices 0 and 1, memory control signals are generated from Slice 2 as follows:

- WCK is CLK
   WRE is from LSR
- DI[3:2] for Slice 1 and DI[1:0] for Slice 0 data from Slice 2
- WAD [A:D] is a 4-bit address from slice 2 LUT input

 Table 2-2. Slice Signal Descriptions

| Function | Туре             | Signal Names   | Description                                                          |
|----------|------------------|----------------|----------------------------------------------------------------------|
| Input    | Data signal      | A0, B0, C0, D0 | Inputs to LUT4                                                       |
| Input    | Data signal      | A1, B1, C1, D1 | Inputs to LUT4                                                       |
| Input    | Multi-purpose    | M0/M1          | Multi-purpose input                                                  |
| Input    | Control signal   | CE             | Clock enable                                                         |
| Input    | Control signal   | LSR            | Local set/reset                                                      |
| Input    | Control signal   | CLK            | System clock                                                         |
| Input    | Inter-PFU signal | FCIN           | Fast carry in <sup>1</sup>                                           |
| Output   | Data signals     | F0, F1         | LUT4 output register bypass signals                                  |
| Output   | Data signals     | Q0, Q1         | Register outputs                                                     |
| Output   | Data signals     | OFX0           | Output of a LUT5 MUX                                                 |
| Output   | Data signals     | OFX1           | Output of a LUT6, LUT7, LUT8 <sup>2</sup> MUX depending on the slice |
| Output   | Inter-PFU signal | FCO            | Fast carry out <sup>1</sup>                                          |

1. See Figure 2-3 for connection details.

2. Requires two PFUs.



### Modes of Operation

Each slice has up to four potential modes of operation: Logic, Ripple, RAM and ROM.

#### Logic Mode

In this mode, the LUTs in each slice are configured as 4-input combinatorial lookup tables. A LUT4 can have 16 possible input combinations. Any four input logic functions can be generated by programming this lookup table. Since there are two LUT4s per slice, a LUT5 can be constructed within one slice. Larger look-up tables such as LUT6, LUT7 and LUT8 can be constructed by concatenating other slices. Note LUT8 requires more than four slices.

#### **Ripple Mode**

Ripple mode supports the efficient implementation of small arithmetic functions. In Ripple mode, the following functions can be implemented by each slice:

- Addition 2-bit
- Subtraction 2-bit
- Add/subtract 2-bit using dynamic control
- Up counter 2-bit
- Down counter 2-bit
- Up/down counter with asynchronous clear
- Up/down counter with preload (sync)
- Ripple mode multiplier building block
- Multiplier support
- Comparator functions of A and B inputs
  - A greater-than-or-equal-to B
  - A not-equal-to B
  - A less-than-or-equal-to B

Ripple mode includes an optional configuration that performs arithmetic using fast carry chain methods. In this configuration (also referred to as CCU2 mode) two additional signals, Carry Generate and Carry Propagate, are generated on a per-slice basis to allow fast arithmetic functions to be constructed by concatenating slices.

#### **RAM Mode**

In this mode, a 16x4-bit distributed single port RAM (SPR) can be constructed by using each LUT block in Slice 0 and Slice 1 as a 16x1-bit memory. Slice 2 is used to provide memory address and control signals.

MachXO3L/LF devices support distributed memory initialization.

The Lattice design tools support the creation of a variety of different size memories. Where appropriate, the software will construct these using distributed memory primitives that represent the capabilities of the PFU. Table 2-3 shows the number of slices required to implement different distributed RAM primitives. For more information about using RAM in MachXO3L/LF devices, please see TN1290, Memory Usage Guide for MachXO3 Devices.

#### Table 2-3. Number of Slices Required For Implementing Distributed RAM

|                                                         | SPR 16x4 | PDPR 16x4 |  |  |
|---------------------------------------------------------|----------|-----------|--|--|
| Number of slices                                        | 3        | 3         |  |  |
| Note: SPB = Single Port RAM_PDPB = Pseudo Dual Port RAM |          |           |  |  |

ote: SPR = Single Port RAM, PDPR = Pseudo Dual



### **ROM Mode**

ROM mode uses the LUT logic; hence, slices 0-3 can be used in ROM mode. Preloading is accomplished through the programming interface during PFU configuration.

For more information on the RAM and ROM modes, please refer to TN1290, Memory Usage Guide for MachXO3 Devices.

### Routing

There are many resources provided in the MachXO3L/LF devices to route signals individually or as buses with related control signals. The routing resources consist of switching circuitry, buffers and metal interconnect (routing) segments.

The inter-PFU connections are made with three different types of routing resources: x1 (spans two PFUs), x2 (spans three PFUs) and x6 (spans seven PFUs). The x1, x2, and x6 connections provide fast and efficient connections in the horizontal and vertical directions.

The design tools take the output of the synthesis tool and places and routes the design. Generally, the place and route tool is completely automatic, although an interactive routing editor is available to optimize the design.

# **Clock/Control Distribution Network**

Each MachXO3L/LF device has eight clock inputs (PCLK [T, C] [Banknum]\_[2..0]) – three pins on the left side, two pins each on the bottom and top sides and one pin on the right side. These clock inputs drive the clock nets. These eight inputs can be differential or single-ended and may be used as general purpose I/O if they are not used to drive the clock nets. When using a single ended clock input, only the PCLKT input can drive the clock tree directly.

The MachXO3L/LF architecture has three types of clocking resources: edge clocks, primary clocks and secondary high fanout nets. MachXO3L/LF devices have two edge clocks each on the top and bottom edges. Edge clocks are used to clock I/O registers and have low injection time and skew. Edge clock inputs are from PLL outputs, primary clock pads, edge clock bridge outputs and CIB sources.

The eight primary clock lines in the primary clock network drive throughout the entire device and can provide clocks for all resources within the device including PFUs, EBRs and PICs. In addition to the primary clock signals, MachXO3L/LF devices also have eight secondary high fanout signals which can be used for global control signals, such as clock enables, synchronous or asynchronous clears, presets, output enables, etc. Internal logic can drive the global clock network for internally-generated global clocks and control signals.

The maximum frequency for the primary clock network is shown in the MachXO3L/LF External Switching Characteristics table.

Primary clock signals for the MachXO3L/LF-1300 and larger devices are generated from eight 27:1 muxes The available clock sources include eight I/O sources, 11 routing inputs, eight clock divider inputs and up to eight sys-CLOCK PLL outputs.



This phase shift can be either programmed during configuration or can be adjusted dynamically. In dynamic mode, the PLL may lose lock after a phase adjustment on the output used as the feedback source and not relock until the  $t_{I,OCK}$  parameter has been satisfied.

The MachXO3L/LF also has a feature that allows the user to select between two different reference clock sources dynamically. This feature is implemented using the PLLREFCS primitive. The timing parameters for the PLL are shown in the sysCLOCK PLL Timing table.

The MachXO3L/LF PLL contains a WISHBONE port feature that allows the PLL settings, including divider values, to be dynamically changed from the user logic. When using this feature the EFB block must also be instantiated in the design to allow access to the WISHBONE ports. Similar to the dynamic phase adjustment, when PLL settings are updated through the WISHBONE port the PLL may lose lock and not relock until the t<sub>LOCK</sub> parameter has been satisfied. The timing parameters for the PLL are shown in the sysCLOCK PLL Timing table.

For more details on the PLL and the WISHBONE interface, see TN1282, MachXO3 sysCLOCK PLL Design and Usage Guide.



#### Figure 2-7. PLL Diagram

Table 2-4 provides signal descriptions of the PLL block.

| Table 2-4 | . PLL | Signal | Descriptions |
|-----------|-------|--------|--------------|
|-----------|-------|--------|--------------|

| Port Name     | I/O | Description                                                       |
|---------------|-----|-------------------------------------------------------------------|
| CLKI          | Ι   | Input clock to PLL                                                |
| CLKFB         | I   | Feedback clock                                                    |
| PHASESEL[1:0] | Ι   | Select which output is affected by Dynamic Phase adjustment ports |
| PHASEDIR      | I   | Dynamic Phase adjustment direction                                |
| PHASESTEP     | Ι   | Dynamic Phase step – toggle shifts VCO phase adjust by one step.  |



 Table 2-5. sysMEM Block Configurations

| Memory Mode      | Configurations                                               |
|------------------|--------------------------------------------------------------|
| Single Port      | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9             |
| True Dual Port   | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9             |
| Pseudo Dual Port | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9<br>512 x 18 |
| FIFO             | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9<br>512 x 18 |

#### Bus Size Matching

All of the multi-port memory modes support different widths on each of the ports. The RAM bits are mapped LSB word 0 to MSB word 0, LSB word 1 to MSB word 1, and so on. Although the word size and number of words for each port varies, this mapping scheme applies to each port.

#### **RAM Initialization and ROM Operation**

If desired, the contents of the RAM can be pre-loaded during device configuration. EBR initialization data can be loaded from the NVCM or Configuration Flash.

MachXO3LF EBR initialization data can also be loaded from the UFM. To maximize the number of UFM bits, initialize the EBRs used in your design to an all-zero pattern. Initializing to an all-zero pattern does not use up UFM bits. MachXO3LF devices have been designed such that multiple EBRs share the same initialization memory space if they are initialized to the same pattern.

By preloading the RAM block during the chip configuration cycle and disabling the write controls, the sysMEM block can also be utilized as a ROM.

#### Memory Cascading

Larger and deeper blocks of RAM can be created using EBR sysMEM Blocks. Typically, the Lattice design tools cascade memory transparently, based on specific design inputs.

#### Single, Dual, Pseudo-Dual Port and FIFO Modes

Figure 2-8 shows the five basic memory configurations and their input/output names. In all the sysMEM RAM modes, the input data and addresses for the ports are registered at the input of the memory array. The output data of the memory is optionally registered at the memory array output.



Figure 2-11. Group of Four Programmable I/O Cells





# Hot Socketing

The MachXO3L/LF devices have been carefully designed to ensure predictable behavior during power-up and power-down. Leakage into I/O pins is controlled to within specified limits. This allows for easy integration with the rest of the system. These capabilities make the MachXO3L/LF ideal for many multiple power supply and hot-swap applications.

# **On-chip Oscillator**

Every MachXO3L/LF device has an internal CMOS oscillator. The oscillator output can be routed as a clock to the clock tree or as a reference clock to the sysCLOCK PLL using general routing resources. The oscillator frequency can be divided by internal logic. There is a dedicated programming bit and a user input to enable/disable the oscillator. The oscillator frequency ranges from 2.08 MHz to 133 MHz. The software default value of the Master Clock (MCLK) is nominally 2.08 MHz. When a different MCLK is selected during the design process, the following sequence takes place:

- 1. Device powers up with a nominal MCLK frequency of 2.08 MHz.
- 2. During configuration, users select a different master clock frequency.
- 3. The MCLK frequency changes to the selected frequency once the clock configuration bits are received.
- 4. If the user does not select a master clock frequency, then the configuration bitstream defaults to the MCLK frequency of 2.08 MHz.

Table 2-13 lists all the available MCLK frequencies.

#### Table 2-13. Available MCLK Frequencies

| MCLK (MHz, Nominal) | MCLK (MHz, Nominal) | MCLK (MHz, Nominal) |
|---------------------|---------------------|---------------------|
| 2.08 (default)      | 9.17                | 33.25               |
| 2.46                | 10.23               | 38                  |
| 3.17                | 13.3                | 44.33               |
| 4.29                | 14.78               | 53.2                |
| 5.54                | 20.46               | 66.5                |
| 7                   | 26.6                | 88.67               |
| 8.31                | 29.56               | 133                 |



There are some limitations on the use of the hardened user SPI. These are defined in the following technical notes:

- TN1087, Minimizing System Interruption During Configuration Using TransFR Technology (Appendix B)
- TN1293, Using Hardened Control Functions in MachXO3 Devices

#### Figure 2-19. SPI Core Block Diagram



Table 2-15 describes the signals interfacing with the SPI cores.

Table 2-15. SPI Core Signal Description

| Signal Name | I/O | Master/Slave | Description                                                                                                                                                                               |
|-------------|-----|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| spi_csn[0]  | 0   | Master       | SPI master chip-select output                                                                                                                                                             |
| spi_csn[17] | 0   | Master       | Additional SPI chip-select outputs (total up to eight slaves)                                                                                                                             |
| spi_scsn    | I   | Slave        | SPI slave chip-select input                                                                                                                                                               |
| spi_irq     | 0   | Master/Slave | Interrupt request                                                                                                                                                                         |
| spi_clk     | I/O | Master/Slave | SPI clock. Output in master mode. Input in slave mode.                                                                                                                                    |
| spi_miso    | I/O | Master/Slave | SPI data. Input in master mode. Output in slave mode.                                                                                                                                     |
| spi_mosi    | I/O | Master/Slave | SPI data. Output in master mode. Input in slave mode.                                                                                                                                     |
| sn          | I   | Slave        | Configuration Slave Chip Select (active low), dedicated for selecting the Con-<br>figuration Logic.                                                                                       |
| cfg_stdby   | 0   | Master/Slave | Stand-by signal – To be connected only to the power module of the MachXO3L/LF device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, SPI Tab. |
| cfg_wake    | 0   | Master/Slave | Wake-up signal – To be connected only to the power module of the MachXO3L/LF device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, SPI Tab.  |



# Static Supply Current – C/E Devices<sup>1, 2, 3, 6</sup>

| Symbol            | Parameter                                       | Device                            | Typ.⁴ | Units |
|-------------------|-------------------------------------------------|-----------------------------------|-------|-------|
| I <sub>CC</sub>   | Core Power Supply                               | LCMXO3L/LF-1300C 256 Ball Package | 4.8   | mA    |
|                   |                                                 | LCMXO3L/LF-2100C                  | 4.8   | mA    |
|                   |                                                 | LCMXO3L/LF-2100C 324 Ball Package | 8.45  | mA    |
|                   |                                                 | LCMXO3L/LF-4300C                  | 8.45  | mA    |
|                   |                                                 | LCMXO3L/LF-4300C 400 Ball Package | 12.87 | mA    |
|                   |                                                 | LCMXO3L/LF-6900C <sup>7</sup>     | 12.87 | mA    |
|                   |                                                 | LCMXO3L/LF-9400C <sup>7</sup>     | 17.86 | mA    |
|                   |                                                 | LCMXO3L/LF-640E                   | 1.00  | mA    |
|                   |                                                 | LCMXO3L/LF-1300E                  | 1.00  | mA    |
|                   |                                                 | LCMXO3L/LF-1300E 256 Ball Package | 1.39  | mA    |
|                   |                                                 | LCMXO3L/LF-2100E                  | 1.39  | mA    |
|                   |                                                 | LCMXO3L/LF-2100E 324 Ball Package | 2.55  | mA    |
|                   |                                                 | LCMXO3L/LF-4300E                  | 2.55  | mA    |
|                   |                                                 | LCMXO3L/LF-6900E                  | 4.06  | mA    |
|                   |                                                 | LCMXO3L/LF-9400E                  | 5.66  | mA    |
| I <sub>CCIO</sub> | Bank Power Supply <sup>5</sup><br>VCCIO = 2.5 V | All devices                       | 0     | mA    |

1. For further information on supply current, please refer to TN1289, Power Estimation and Management for MachXO3 Devices.

2. Assumes blank pattern with the following characteristics: all outputs are tri-stated, all inputs are configured as LVCMOS and held at V<sub>CCIO</sub> or GND, on-chip oscillator is off, on-chip PLL is off.

3. Frequency = 0 MHz.

4.  $T_J = 25$  °C, power supplies at nominal voltage.

5. Does not include pull-up/pull-down.

6. To determine the MachXO3L/LF peak start-up current data, use the Power Calculator tool.

7. Determination of safe ambient operating conditions requires use of the Diamond Power Calculator tool.



# sysIO Differential Electrical Characteristics

The LVDS differential output buffers are available on the top side of the MachXO3L/LF PLD family.

### LVDS

| Parameter<br>Symbol | Parameter Description                          | Test Conditions                                                  | Min.  | Тур.  | Max.  | Units |
|---------------------|------------------------------------------------|------------------------------------------------------------------|-------|-------|-------|-------|
| V V                 | Input Voltage                                  | V <sub>CCIO</sub> = 3.3 V                                        | 0     | _     | 2.605 | V     |
| VINP VINM           |                                                | V <sub>CCIO</sub> = 2.5 V                                        | 0     | _     | 2.05  | V     |
| V <sub>THD</sub>    | Differential Input Threshold                   |                                                                  | ±100  | _     |       | mV    |
| V                   | Input Common Mode Voltage                      | V <sub>CCIO</sub> = 3.3 V                                        | 0.05  | _     | 2.6   | V     |
| V <sub>CM</sub>     | Input Common Mode Voltage                      | V <sub>CCIO</sub> = 2.5 V                                        | 0.05  | _     | 2.0   | V     |
| I <sub>IN</sub>     | Input current                                  | Power on                                                         | _     | _     | ±10   | μA    |
| V <sub>OH</sub>     | Output high voltage for $V_{OP}$ or $V_{OM}$   | R <sub>T</sub> = 100 Ohm                                         | _     | 1.375 | _     | V     |
| V <sub>OL</sub>     | Output low voltage for $V_{OP}$ or $V_{OM}$    | R <sub>T</sub> = 100 Ohm                                         | 0.90  | 1.025 | _     | V     |
| V <sub>OD</sub>     | Output voltage differential                    | (V <sub>OP</sub> - V <sub>OM</sub> ), R <sub>T</sub> = 100 Ohm   | 250   | 350   | 450   | mV    |
| $\Delta V_{OD}$     | Change in V <sub>OD</sub> between high and low |                                                                  | _     | _     | 50    | mV    |
| V <sub>OS</sub>     | Output voltage offset                          | (V <sub>OP</sub> - V <sub>OM</sub> )/2, R <sub>T</sub> = 100 Ohm | 1.125 | 1.20  | 1.395 | V     |
| $\Delta V_{OS}$     | Change in V <sub>OS</sub> between H and L      |                                                                  | —     | —     | 50    | mV    |
| IOSD                | Output short circuit current                   | V <sub>OD</sub> = 0 V driver outputs shorted                     | _     | _     | 24    | mA    |

### **Over Recommended Operating Conditions**



### BLVDS

The MachXO3L/LF family supports the BLVDS standard through emulation. The output is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs. The input standard is supported by the LVDS differential input buffer. BLVDS is intended for use when multi-drop and bi-directional multi-point differential signaling is required. The scheme shown in Figure 3-2 is one possible solution for bi-directional multi-point differential signals.

#### Figure 3-2. BLVDS Multi-point Output Example



#### Table 3-2. BLVDS DC Conditions<sup>1</sup>

| Over Recommended | Operating | Conditions |
|------------------|-----------|------------|
|                  | operating | oonantions |

|                     |                             | Noi     |         |       |
|---------------------|-----------------------------|---------|---------|-------|
| Symbol              | Description                 | Zo = 45 | Zo = 90 | Units |
| Z <sub>OUT</sub>    | Output impedance            | 20      | 20      | Ohms  |
| R <sub>S</sub>      | Driver series resistance    | 80      | 80      | Ohms  |
| R <sub>TLEFT</sub>  | Left end termination        | 45      | 90      | Ohms  |
| R <sub>TRIGHT</sub> | Right end termination       | 45      | 90      | Ohms  |
| V <sub>OH</sub>     | Output high voltage         | 1.376   | 1.480   | V     |
| V <sub>OL</sub>     | Output low voltage          | 1.124   | 1.020   | V     |
| V <sub>OD</sub>     | Output differential voltage | 0.253   | 0.459   | V     |
| V <sub>CM</sub>     | Output common mode voltage  | 1.250   | 1.250   | V     |
| I <sub>DC</sub>     | DC output current           | 11.236  | 10.204  | mA    |

1. For input buffer, see LVDS table.



|           | Description                                                            | Min. | Тур. | Max. | Units |
|-----------|------------------------------------------------------------------------|------|------|------|-------|
| Low Power | · · ·                                                                  |      |      |      |       |
| VCCIO     | VCCIO of the Bank with LVCMOS12D 6 mA<br>drive bidirectional IO buffer |      | 1.2  |      | V     |
| VIH       | Logic 1 input voltage                                                  | —    | —    | 0.88 | V     |
| VIL       | Logic 0 input voltage, not in ULP State                                | 0.55 | —    | —    | V     |
| VHYST     | Input hysteresis                                                       | 25   | —    | —    | mV    |

1. Over Recommended Operating Conditions

#### Figure 3-5. MIPI D-PHY Output Using External Resistors





|                                  |                                                  |                               | _6 _5    |         | 5       |         |                      |
|----------------------------------|--------------------------------------------------|-------------------------------|----------|---------|---------|---------|----------------------|
| Parameter                        | Description                                      | Device                        | Min.     | Max.    | Min.    | Max.    | Units                |
| MIPI D-PHY                       | Inputs with Clock and Data Centered at F         | Pin Using PCLK Pin for Clo    | ck Input | -       |         |         | <u> </u>             |
| GDDRX4_R                         | K.ECLK.Centered <sup>10, 11, 12</sup>            |                               | 1        | 1       | 1       | 1       | T                    |
| t <sub>SU</sub> <sup>15</sup>    | Input Data Setup Before ECLK                     |                               | 0.200    |         | 0.200   | —       | UI                   |
| t <sub>HO</sub> <sup>15</sup>    | Input Data Hold After ECLK                       | All MachXO3L/LE               | 0.200    | —       | 0.200   | —       | UI                   |
| f <sub>DATA</sub> <sup>14</sup>  | MIPI D-PHY Input Data Speed                      | devices, bottom side only     |          | 900     | —       | 900     | Mbps                 |
| f <sub>DDRX4</sub> <sup>14</sup> | MIPI D-PHY ECLK Frequency                        |                               | —        | 450     | —       | 450     | MHz                  |
| f <sub>SCLK</sub> <sup>14</sup>  | SCLK Frequency                                   |                               | _        | 112.5   | -       | 112.5   | MHz                  |
| Generic DD                       | R Outputs with Clock and Data Aligned at         | Pin Using PCLK Pin for Clo    | ck Input | – GDDF  | RX1_TX. | SCLK.A  | ligned <sup>8</sup>  |
| t <sub>DIA</sub>                 | Output Data Invalid After CLK Output             |                               | —        | 0.520   | —       | 0.550   | ns                   |
| t <sub>DIB</sub>                 | Output Data Invalid Before CLK Output            | All MachXO3L/LF               |          | 0.520   | —       | 0.550   | ns                   |
| f <sub>DATA</sub>                | DDRX1 Output Data Speed                          | all sides                     |          | 300     | —       | 250     | Mbps                 |
| f <sub>DDRX1</sub>               | DDRX1 SCLK frequency                             |                               |          | 150     | —       | 125     | MHz                  |
| Generic DDF                      | Outputs with Clock and Data Centered at          | Pin Using PCLK Pin for Clo    | ck Input | – GDDR  | X1_TX.9 | SCLK.Ce | entered <sup>8</sup> |
| t <sub>DVB</sub>                 | Output Data Valid Before CLK Output              |                               | 1.210    |         | 1.510   | —       | ns                   |
| t <sub>DVA</sub>                 | Output Data Valid After CLK Output               | All MachXO3L/LF               | 1.210    |         | 1.510   | —       | ns                   |
| f <sub>DATA</sub>                | DDRX1 Output Data Speed                          | devices,                      | _        | 300     | —       | 250     | Mbps                 |
| f <sub>DDRX1</sub>               | DDRX1 SCLK Frequency<br>(minimum limited by PLL) | — all sides                   | _        | 150     | _       | 125     | MHz                  |
| Generic DDF                      | X2 Outputs with Clock and Data Aligned a         | at Pin Using PCLK Pin for Clo | ock Inpu | t – GDD | RX2_TX  | ECLK.A  |                      |
| t <sub>DIA</sub>                 | Output Data Invalid After CLK Output             |                               | <u> </u> | 0.200   | —       | 0.215   | ns                   |
| t <sub>DIB</sub>                 | Output Data Invalid Before CLK Output            | _                             |          | 0.200   | _       | 0.215   | ns                   |
| f <sub>DATA</sub>                | DDRX2 Serial Output Data Speed                   | MachXO3L/LF devices,          |          | 664     | _       | 554     | Mbps                 |
| foogy2                           | DDRX2 ECLK frequency                             | top side only                 |          | 332     | _       | 277     | MHz                  |
| fsci k                           | SCLK Frequency                                   |                               |          | 166     | _       | 139     | MHz                  |
| Generic DD                       | RX2 Outputs with Clock and Data Center           | ed at Pin Using PCLK Pin fo   | or Clock | Input – |         |         | <u> </u>             |
| GDDRX2_T                         | K.ECLK.Centered <sup>8,9</sup>                   | 0                             |          | •       |         |         |                      |
| t <sub>DVB</sub>                 | Output Data Valid Before CLK Output              |                               | 0.535    | —       | 0.670   | —       | ns                   |
| t <sub>DVA</sub>                 | Output Data Valid After CLK Output               |                               | 0.535    | —       | 0.670   | —       | ns                   |
| f <sub>DATA</sub>                | DDRX2 Serial Output Data Speed                   | MachXO3L/LF devices,          |          | 664     | —       | 554     | Mbps                 |
| f <sub>DDRX2</sub>               | DDRX2 ECLK Frequency<br>(minimum limited by PLL) | top side only                 | _        | 332     | —       | 277     | MHz                  |
| f <sub>SCLK</sub>                | SCLK Frequency                                   |                               |          | 166     | —       | 139     | MHz                  |
| Generic DD<br>GDDRX4_TX          | RX4 Outputs with Clock and Data Aligned          | d at Pin Using PCLK Pin for   | Clock I  | nput –  |         |         |                      |
| t <sub>DIA</sub>                 | Output Data Invalid After CLK Output             |                               | _        | 0.200   | —       | 0.215   | ns                   |
| t <sub>DIB</sub>                 | Output Data Invalid Before CLK Output            | 7                             |          | 0.200   | _       | 0.215   | ns                   |
| f <sub>DATA</sub>                | DDRX4 Serial Output Data Speed                   | MachXO3L/LF devices,          | _        | 800     | _       | 630     | Mbps                 |
| f <sub>DDBX4</sub>               | DDRX4 ECLK Frequency                             |                               | <u> </u> | 400     | _       | 315     | MHz                  |
| fscik                            | SCLK Frequency                                   |                               | <u> </u> | 100     |         | 79      | MHz                  |



# NVCM/Flash Download Time<sup>1, 2</sup>

| Symbol               | Parameter                | Device                           | Тур. | Units |
|----------------------|--------------------------|----------------------------------|------|-------|
| t <sub>REFRESH</sub> | POR to Device I/O Active | LCMXO3L/LF-640                   | 1.9  | ms    |
|                      |                          | LCMXO3L/LF-1300                  | 1.9  | ms    |
|                      |                          | LCMXO3L/LF-1300 256-Ball Package | 1.4  | ms    |
|                      |                          | LCMXO3L/LF-2100                  | 1.4  | ms    |
|                      |                          | LCMXO3L/LF-2100 324-Ball Package | 2.4  | ms    |
|                      |                          | LCMXO3L/LF-4300                  | 2.4  | ms    |
|                      |                          | LCMXO3L/LF-4300 400-Ball Package | 3.8  | ms    |
|                      |                          | LCMXO3L/LF-6900                  | 3.8  | ms    |
|                      |                          | LCMXO3L/LF-9400C                 | 5.2  | ms    |

1. Assumes sysMEM EBR initialized to an all zero pattern if they are used.

2. The NVCM/Flash download time is measured starting from the maximum voltage of POR trip point.



# **JTAG Port Timing Specifications**

| Symbol               | Parameter                                                          | Min. | Max. | Units |
|----------------------|--------------------------------------------------------------------|------|------|-------|
| f <sub>MAX</sub>     | TCK clock frequency                                                | —    | 25   | MHz   |
| t <sub>BTCPH</sub>   | TCK [BSCAN] clock pulse width high                                 | 20   | —    | ns    |
| t <sub>BTCPL</sub>   | TCK [BSCAN] clock pulse width low                                  | 20   | —    | ns    |
| t <sub>BTS</sub>     | TCK [BSCAN] setup time                                             | 10   | —    | ns    |
| t <sub>BTH</sub>     | TCK [BSCAN] hold time                                              | 8    | —    | ns    |
| t <sub>BTCO</sub>    | TAP controller falling edge of clock to valid output               | —    | 10   | ns    |
| t <sub>BTCODIS</sub> | TAP controller falling edge of clock to valid disable              | —    | 10   | ns    |
| t <sub>BTCOEN</sub>  | TAP controller falling edge of clock to valid enable               | —    | 10   | ns    |
| t <sub>BTCRS</sub>   | BSCAN test capture register setup time                             | 8    | —    | ns    |
| t <sub>BTCRH</sub>   | BSCAN test capture register hold time                              | 20   | —    | ns    |
| t <sub>BUTCO</sub>   | BSCAN test update register, falling edge of clock to valid output  | —    | 25   | ns    |
| t <sub>BTUODIS</sub> | BSCAN test update register, falling edge of clock to valid disable | —    | 25   | ns    |
| t <sub>BTUPOEN</sub> | BSCAN test update register, falling edge of clock to valid enable  | —    | 25   | ns    |

#### Figure 3-8. JTAG Port Timing Waveforms





# I<sup>2</sup>C Port Timing Specifications<sup>1, 2</sup>

| Symbol           | Parameter                   | Min. | Max. | Units |
|------------------|-----------------------------|------|------|-------|
| f <sub>MAX</sub> | Maximum SCL clock frequency |      | 400  | kHz   |

1. MachXO3L/LF supports the following modes:

• Standard-mode (Sm), with a bit rate up to 100 kbit/s (user and configuration mode)

• Fast-mode (Fm), with a bit rate up to 400 kbit/s (user and configuration mode)

2. Refer to the  $I^2C$  specification for timing requirements.

# SPI Port Timing Specifications<sup>1</sup>

| Symbol           | Parameter                   | Min. | Max. | Units |
|------------------|-----------------------------|------|------|-------|
| f <sub>MAX</sub> | Maximum SCK clock frequency |      | 45   | MHz   |

1. Applies to user mode only. For configuration mode timing specifications, refer to sysCONFIG Port Timing Specifications table in this data sheet.

# **Switching Test Conditions**

Figure 3-9 shows the output test load used for AC testing. The specific values for resistance, capacitance, voltage, and other test conditions are shown in Table 3-6.

#### Figure 3-9. Output Test Load, LVTTL and LVCMOS Standards



| Table 3-6. Test Fixture Required Components | , Non-Terminated Interfaces |
|---------------------------------------------|-----------------------------|
|---------------------------------------------|-----------------------------|

| Test Condition                                   | R1  | CL  | Timing Ref.               | VT              |
|--------------------------------------------------|-----|-----|---------------------------|-----------------|
|                                                  |     |     | LVTTL, LVCMOS 3.3 = 1.5 V | _               |
|                                                  | 8   | 0pF | LVCMOS 2.5 = $V_{CCIO}/2$ | _               |
| LVTTL and LVCMOS settings (L -> H, H -> L)       |     |     | LVCMOS 1.8 = $V_{CCIO}/2$ |                 |
|                                                  |     |     | LVCMOS 1.5 = $V_{CCIO}/2$ | _               |
|                                                  |     |     | LVCMOS 1.2 = $V_{CCIO}/2$ | _               |
| LVTTL and LVCMOS 3.3 (Z -> H)                    | -   |     | 1.5                       | V <sub>OL</sub> |
| LVTTL and LVCMOS 3.3 (Z -> L)                    |     |     | 1.5                       | V <sub>OH</sub> |
| Other LVCMOS (Z -> H)                            | 188 | 0nE | V <sub>CCIO</sub> /2      | V <sub>OL</sub> |
| Other LVCMOS (Z -> L)<br>LVTTL + LVCMOS (H -> Z) | 100 | орі | V <sub>CCIO</sub> /2      | V <sub>OH</sub> |
|                                                  |     |     | V <sub>OH</sub> - 0.15    | V <sub>OL</sub> |
| LVTTL + LVCMOS (L -> Z)                          |     |     | V <sub>OL</sub> - 0.15    | V <sub>OH</sub> |

Note: Output test conditions for all other interfaces are determined by the respective standards.



|                                                        |         |           | Ма        | chXO3L/LF | -4300    |          |          |
|--------------------------------------------------------|---------|-----------|-----------|-----------|----------|----------|----------|
|                                                        | WLCSP81 | CSFBGA121 | CSFBGA256 | CSFBGA324 | CABGA256 | CABGA324 | CABGA400 |
| General Purpose IO per Bank                            |         |           |           |           |          |          |          |
| Bank 0                                                 | 29      | 24        | 50        | 71        | 50       | 71       | 83       |
| Bank 1                                                 | 0       | 26        | 52        | 62        | 52       | 68       | 84       |
| Bank 2                                                 | 20      | 26        | 52        | 72        | 52       | 72       | 84       |
| Bank 3                                                 | 7       | 7         | 16        | 22        | 16       | 24       | 28       |
| Bank 4                                                 | 0       | 7         | 16        | 14        | 16       | 16       | 24       |
| Bank 5                                                 | 7       | 10        | 20        | 27        | 20       | 28       | 32       |
| Total General Purpose<br>Single Ended IO               | 63      | 100       | 206       | 268       | 206      | 279      | 335      |
| Differential IO per Bank                               |         |           |           |           |          |          |          |
| Bank 0                                                 | 15      | 12        | 25        | 36        | 25       | 36       | 42       |
| Bank 1                                                 | 0       | 13        | 26        | 30        | 26       | 34       | 42       |
| Bank 2                                                 | 10      | 13        | 26        | 36        | 26       | 36       | 42       |
| Bank 3                                                 | 3       | 3         | 8         | 10        | 8        | 12       | 14       |
| Bank 4                                                 | 0       | 3         | 8         | 6         | 8        | 8        | 12       |
| Bank 5                                                 | 3       | 5         | 10        | 13        | 10       | 14       | 16       |
| Total General Purpose<br>Differential IO               | 31      | 49        | 103       | 131       | 103      | 140      | 168      |
| Dual Function IO                                       | 25      | 37        | 37        | 37        | 37       | 37       | 37       |
| Number 7:1 or 8:1 Gearboxes                            |         |           |           |           |          |          |          |
| Number of 7:1 or 8:1 Output Gearbox Available (Bank 0) | 10      | 7         | 18        | 18        | 18       | 18       | 21       |
| Number of 7:1 or 8:1 Input Gearbox Available (Bank 2)  | 10      | 13        | 18        | 18        | 18       | 18       | 21       |
| High-speed Differential Outputs                        |         |           |           |           |          |          |          |
| Bank 0                                                 | 10      | 7         | 18        | 18        | 18       | 18       | 21       |
| VCCIO Pins                                             |         |           |           |           |          |          |          |
| Bank 0                                                 | 3       | 1         | 4         | 4         | 4        | 4        | 5        |
| Bank 1                                                 | 0       | 1         | 3         | 4         | 4        | 4        | 5        |
| Bank 2                                                 | 2       | 1         | 4         | 4         | 4        | 4        | 5        |
| Bank 3                                                 | 1       | 1         | 2         | 2         | 1        | 2        | 2        |
| Bank 4                                                 | 0       | 1         | 2         | 2         | 2        | 2        | 2        |
| Bank 5                                                 | 1       | 1         | 2         | 2         | 1        | 2        | 2        |
| VCC                                                    | 4       | 4         | 8         | 8         | 8        | 10       | 10       |
| GND                                                    | 6       | 10        | 24        | 16        | 24       | 16       | 33       |
| NC                                                     | 0       | 0         | 0         | 13        | 1        | 0        | 0        |
| Reserved for Configuration                             | 1       | 1         | 1         | 1         | 1        | 1        | 1        |
| Total Count of Bonded Pins                             | 81      | 121       | 256       | 324       | 256      | 324      | 400      |



| Part Number                | LUTs | Supply Voltage | Speed | Package             | Leads | Temp. |
|----------------------------|------|----------------|-------|---------------------|-------|-------|
| LCMXO3LF-2100E-6MG324I     | 2100 | 1.2 V          | 6     | Halogen-Free csfBGA | 324   | IND   |
| LCMXO3LF-2100C-5BG256C     | 2100 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 256   | СОМ   |
| LCMXO3LF-2100C-6BG256C     | 2100 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3LF-2100C-5BG256I     | 2100 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3LF-2100C-6BG256I     | 2100 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3LF-2100C-5BG324C     | 2100 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 324   | COM   |
| LCMXO3LF-2100C-6BG324C     | 2100 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 324   | COM   |
| LCMXO3LF-2100C-5BG324I     | 2100 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 324   | IND   |
| LCMXO3LF-2100C-6BG324I     | 2100 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 324   | IND   |
|                            |      |                |       |                     |       |       |
| Part Number                | LUTs | Supply Voltage | Speed | Package             | Leads | Temp. |
| LCMXO3LF-4300E-5UWG81CTR   | 4300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 81    | COM   |
| LCMXO3LF-4300E-5UWG81CTR50 | 4300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 81    | COM   |
| LCMXO3LF-4300E-5UWG81CTR1K | 4300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 81    | COM   |
| LCMXO3LF-4300E-5UWG81ITR   | 4300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 81    | IND   |
| LCMXO3LF-4300E-5UWG81ITR50 | 4300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 81    | IND   |
| LCMXO3LF-4300E-5UWG81ITR1K | 4300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 81    | IND   |
| LCMXO3LF-4300E-5MG121C     | 4300 | 1.2 V          | 5     | Halogen-Free csfBGA | 121   | COM   |
| LCMXO3LF-4300E-6MG121C     | 4300 | 1.2 V          | 6     | Halogen-Free csfBGA | 121   | COM   |
| LCMXO3LF-4300E-5MG121I     | 4300 | 1.2 V          | 5     | Halogen-Free csfBGA | 121   | IND   |
| LCMXO3LF-4300E-6MG121I     | 4300 | 1.2 V          | 6     | Halogen-Free csfBGA | 121   | IND   |
| LCMXO3LF-4300E-5MG256C     | 4300 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3LF-4300E-6MG256C     | 4300 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3LF-4300E-5MG256I     | 4300 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3LF-4300E-6MG256I     | 4300 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3LF-4300E-5MG324C     | 4300 | 1.2 V          | 5     | Halogen-Free csfBGA | 324   | COM   |
| LCMXO3LF-4300E-6MG324C     | 4300 | 1.2 V          | 6     | Halogen-Free csfBGA | 324   | COM   |
| LCMXO3LF-4300E-5MG324I     | 4300 | 1.2 V          | 5     | Halogen-Free csfBGA | 324   | IND   |
| LCMXO3LF-4300E-6MG324I     | 4300 | 1.2 V          | 6     | Halogen-Free csfBGA | 324   | IND   |
| LCMXO3LF-4300C-5BG256C     | 4300 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3LF-4300C-6BG256C     | 4300 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3LF-4300C-5BG256I     | 4300 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3LF-4300C-6BG256I     | 4300 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3LF-4300C-5BG324C     | 4300 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 324   | COM   |
| LCMXO3LF-4300C-6BG324C     | 4300 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 324   | COM   |
| LCMXO3LF-4300C-5BG324I     | 4300 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 324   | IND   |
| LCMXO3LF-4300C-6BG324I     | 4300 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 324   | IND   |
| LCMXO3LF-4300C-5BG400C     | 4300 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 400   | COM   |
| LCMXO3LF-4300C-6BG400C     | 4300 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 400   | COM   |
| LCMXO3LF-4300C-5BG400I     | 4300 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 400   | IND   |
| LCMXO3LF-4300C-6BG400I     | 4300 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 400   | IND   |



# MachXO3 Family Data Sheet Supplemental Information

#### January 2016

Advance Data Sheet DS1047

### For Further Information

A variety of technical notes for the MachXO3 family are available on the Lattice web site.

- TN1282, MachXO3 sysCLOCK PLL Design and Usage Guide
- TN1281, Implementing High-Speed Interfaces with MachXO3 Devices
- TN1280, MachXO3 sysIO Usage Guide
- TN1279, MachXO3 Programming and Configuration Usage Guide
- TN1074, PCB Layout Recommendations for BGA Packages
- TN1087, Minimizing System Interruption During Configuration Using TransFR Technology
- AN8066, Boundary Scan Testability with Lattice sysIO Capability
- MachXO3 Device Pinout Files
- Thermal Management document
- Lattice design tools

© 2016 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.