Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-----------------------------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | 858 | | Number of Logic Elements/Cells | 6864 | | Total RAM Bits | 245760 | | Number of I/O | 206 | | Number of Gates | - | | Voltage - Supply | 2.375V ~ 3.465V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 256-LFBGA | | Supplier Device Package | 256-CABGA (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo3lf-6900c-5bg256i | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong and oscillators dynamically. These features help manage static and dynamic power consumption resulting in low static power for all members of the family. The MachXO3L/LF devices are available in two versions C and E with two speed grades: -5 and -6, with -6 being the fastest. C devices have an internal linear voltage regulator which supports external VCC supply voltages of 3.3 V or 2.5 V. E devices only accept 1.2 V as the external VCC supply voltage. With the exception of power supply voltage both C and E are functionally compatible with each other. The MachXO3L/LF PLDs are available in a broad range of advanced halogen-free packages ranging from the space saving 2.5 x 2.5 mm WLCSP to the 19 x 19 mm caBGA. MachXO3L/LF devices support density migration within the same package. Table 1-1 shows the LUT densities, package and I/O options, along with other key parameters. The MachXO3L/LF devices offer enhanced I/O features such as drive strength control, slew rate control, PCI compatibility, bus-keeper latches, pull-up resistors, pull-down resistors, open drain outputs and hot socketing. Pull-up, pull-down and bus-keeper features are controllable on a "per-pin" basis. A user-programmable internal oscillator is included in MachXO3L/LF devices. The clock output from this oscillator may be divided by the timer/counter for use as clock input in functions such as LED control, key-board scanner and similar state machines. The MachXO3L/LF devices also provide flexible, reliable and secure configuration from on-chip NVCM/Flash. These devices can also configure themselves from external SPI Flash or be configured by an external master through the JTAG test access port or through the I<sup>2</sup>C port. Additionally, MachXO3L/LF devices support dual-boot capability (using external Flash memory) and remote field upgrade (TransFR) capability. Lattice provides a variety of design tools that allow complex designs to be efficiently implemented using the MachXO3L/LF family of devices. Popular logic synthesis tools provide synthesis library support for MachXO3L/LF. Lattice design tools use the synthesis tool output along with the user-specified preferences and constraints to place and route the design in the MachXO3L/LF device. These tools extract the timing from the routing and back-annotate it into the design for timing verification. Lattice provides many pre-engineered IP (Intellectual Property) LatticeCORE™ modules, including a number of reference designs licensed free of charge, optimized for the MachXO3L/LF PLD family. By using these configurable soft core IP cores as standardized blocks, users are free to concentrate on the unique aspects of their design, increasing their productivity. # MachXO3 Family Data Sheet Architecture February 2017 Advance Data Sheet DS1047 ## **Architecture Overview** The MachXO3L/LF family architecture contains an array of logic blocks surrounded by Programmable I/O (PIO). All logic density devices in this family have sysCLOCK<sup>™</sup> PLLs and blocks of sysMEM Embedded Block RAM (EBRs). Figure 2-1 and Figure 2-2 show the block diagrams of the various family members. Figure 2-1. Top View of the MachXO3L/LF-1300 Device #### Notes: - MachXO3L/LF-640 is similar to MachXO3L/LF-1300. MachXO3L/LF-640 has a lower LUT count. - MachXO3L devices have NVCM, MachXO3LF devices have Flash. www.latticesemi.com 2-1 DS1047 Introduction 0.8 ## **PFU Blocks** The core of the MachXO3L/LF device consists of PFU blocks, which can be programmed to perform logic, arithmetic, distributed RAM and distributed ROM functions. Each PFU block consists of four interconnected slices numbered 0 to 3 as shown in Figure 2-3. Each slice contains two LUTs and two registers. There are 53 inputs and 25 outputs associated with each PFU block. Figure 2-3. PFU Block Diagram ### **Slices** Slices 0-3 contain two LUT4s feeding two registers. Slices 0-2 can be configured as distributed memory. Table 2-1 shows the capability of the slices in PFU blocks along with the operation modes they enable. In addition, each PFU contains logic that allows the LUTs to be combined to perform functions such as LUT5, LUT6, LUT7 and LUT8. The control logic performs set/reset functions (programmable as synchronous/ asynchronous), clock select, chipselect and wider RAM/ROM functions. Table 2-1. Resources and Modes Available per Slice | | PFU Block | | | | | |---------|-------------------------------------------------|-------------------------|--|--|--| | Slice | Resources Modes | | | | | | Slice 0 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM | | | | | Slice 1 | 2 LUT4s and 2 Registers Logic, Ripple, RAM, ROM | | | | | | Slice 2 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM | | | | | Slice 3 | 2 LUT4s and 2 Registers | Logic, Ripple, ROM | | | | Figure 2-4 shows an overview of the internal logic of the slice. The registers in the slice can be configured for positive/negative and edge triggered or level sensitive clocks. All slices have 15 inputs from routing and one from the carry-chain (from the adjacent slice or PFU). There are seven outputs: six for routing and one to carry-chain (to the adjacent PFU). Table 2-2 lists the signals associated with Slices 0-3. Figure 2-5. Primary Clocks for MachXO3L/LF Devices Eight secondary high fanout nets are generated from eight 8:1 muxes as shown in Figure 2-6. One of the eight inputs to the secondary high fanout net input mux comes from dual function clock pins and the remaining seven come from internal routing. The maximum frequency for the secondary clock network is shown in MachXO3L/LF External Switching Characteristics table. Secondary High 8.1 Fanout Net 0 Secondary High 8:1 Fanout Net 1 Secondary High 8:1 Fanout Net 2 Secondary High 8:1 Fanout Net 3 Secondary High 8:1 Fanout Net 4 Secondary High 8.-Fanout Net 5 Secondary High 8:1 Fanout Net 6 Secondary High 8:1 Fanout Net 7 Clock Pads Routing Figure 2-6. Secondary High Fanout Nets for MachXO3L/LF Devices ### sysCLOCK Phase Locked Loops (PLLs) The sysCLOCK PLLs provide the ability to synthesize clock frequencies. All MachXO3L/LF devices have one or more sysCLOCK PLL. CLKI is the reference frequency input to the PLL and its source can come from an external I/O pin or from internal routing. CLKFB is the feedback signal to the PLL which can come from internal routing or an external I/O pin. The feedback divider is used to multiply the reference frequency and thus synthesize a higher frequency clock output. The MachXO3L/LF sysCLOCK PLLs support high resolution (16-bit) fractional-N synthesis. Fractional-N frequency synthesis allows the user to generate an output clock which is a non-integer multiple of the input frequency. For more information about using the PLL with Fractional-N synthesis, please see TN1282, MachXO3 sysCLOCK PLL Design and Usage Guide. Each output has its own output divider, thus allowing the PLL to generate different frequencies for each output. The output dividers can have a value from 1 to 128. The output dividers may also be cascaded together to generate low frequency clocks. The CLKOP, CLKOS, CLKOS2, and CLKOS3 outputs can all be used to drive the MachXO3L/LF clock distribution network directly or general purpose routing resources can be used. The LOCK signal is asserted when the PLL determines it has achieved lock and de-asserted if a loss of lock is detected. A block diagram of the PLL is shown in Figure 2-7. The setup and hold times of the device can be improved by programming a phase shift into the CLKOS, CLKOS2, and CLKOS3 output clocks which will advance or delay the output clock with reference to the CLKOP output clock. ## **Output Register Block** The output register block registers signals from the core of the device before they are passed to the sysIO buffers. ### Left, Top, Bottom Edges In SDR mode, D0 feeds one of the flip-flops that then feeds the output. The flip-flop can be configured as a D-type register or latch. In DDR generic mode, D0 and D1 inputs are fed into registers on the positive edge of the clock. At the next falling edge the registered D1 input is registered into the register Q1. A multiplexer running off the same clock is used to switch the mux between the outputs of registers Q0 and Q1 that will then feed the output. Figure 2-12 shows the output register block on the left, top and bottom edges. Figure 2-12. MachXO3L/LF Output Register Block Diagram (PIO on the Left, Top and Bottom Edges) ### **Tri-state Register Block** The tri-state register block registers tri-state control signals from the core of the device before they are passed to the sysIO buffers. The block contains a register for SDR operation. In SDR, TD input feeds one of the flip-flops that then feeds the output. # **Input Gearbox** Each PIC on the bottom edge has a built-in 1:8 input gearbox. Each of these input gearboxes may be programmed as a 1:7 de-serializer or as one IDDRX4 (1:8) gearbox or as two IDDRX2 (1:4) gearboxes. Table 2-9 shows the gearbox signals. Table 2-9. Input Gearbox Signal List | Name | I/O Type | Description | |-----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | D | Input | High-speed data input after programmable delay in PIO A input register block | | ALIGNWD | Input | Data alignment signal from device core | | SCLK | Input | Slow-speed system clock | | ECLK[1:0] | Input | High-speed edge clock | | RST | Input | Reset | | Q[7:0] | Output | Low-speed data to device core:<br>Video RX(1:7): Q[6:0]<br>GDDRX4(1:8): Q[7:0]<br>GDDRX2(1:4)(IOL-A): Q4, Q5, Q6, Q7<br>GDDRX2(1:4)(IOL-C): Q0, Q1, Q2, Q3 | These gearboxes have three stage pipeline registers. The first stage registers sample the high-speed input data by the high-speed edge clock on its rising and falling edges. The second stage registers perform data alignment based on the control signals UPDATE and SEL0 from the control block. The third stage pipeline registers pass the data to the device core synchronized to the low-speed system clock. Figure 2-13 shows a block diagram of the input gearbox. ## **Hot Socketing** The MachXO3L/LF devices have been carefully designed to ensure predictable behavior during power-up and power-down. Leakage into I/O pins is controlled to within specified limits. This allows for easy integration with the rest of the system. These capabilities make the MachXO3L/LF ideal for many multiple power supply and hot-swap applications. ## **On-chip Oscillator** Every MachXO3L/LF device has an internal CMOS oscillator. The oscillator output can be routed as a clock to the clock tree or as a reference clock to the sysCLOCK PLL using general routing resources. The oscillator frequency can be divided by internal logic. There is a dedicated programming bit and a user input to enable/disable the oscillator. The oscillator frequency ranges from 2.08 MHz to 133 MHz. The software default value of the Master Clock (MCLK) is nominally 2.08 MHz. When a different MCLK is selected during the design process, the following sequence takes place: - 1. Device powers up with a nominal MCLK frequency of 2.08 MHz. - 2. During configuration, users select a different master clock frequency. - 3. The MCLK frequency changes to the selected frequency once the clock configuration bits are received. - 4. If the user does not select a master clock frequency, then the configuration bitstream defaults to the MCLK frequency of 2.08 MHz. Table 2-13 lists all the available MCLK frequencies. Table 2-13. Available MCLK Frequencies | MCLK (MHz, Nominal) | MCLK (MHz, Nominal) | MCLK (MHz, Nominal) | |---------------------|---------------------|---------------------| | 2.08 (default) | 9.17 | 33.25 | | 2.46 | 10.23 | 38 | | 3.17 | 13.3 | 44.33 | | 4.29 | 14.78 | 53.2 | | 5.54 | 20.46 | 66.5 | | 7 | 26.6 | 88.67 | | 8.31 | 29.56 | 133 | # MachXO3 Family Data Sheet DC and Switching Characteristics February 2017 Advance Data Sheet DS1047 # Absolute Maximum Ratings<sup>1, 2, 3</sup> | | MachXO3L/LF E (1.2 V) | MachXO3L/LF C (2.5 V/3.3 V) | |-----------------------------------------------|-----------------------|-----------------------------| | Supply Voltage V <sub>CC</sub> | –0.5 V to 1.32 V | –0.5 V to 3.75 V | | Output Supply Voltage V <sub>CCIO</sub> | –0.5 V to 3.75 V | –0.5 V to 3.75 V | | I/O Tri-state Voltage Applied <sup>4, 5</sup> | –0.5 V to 3.75 V | –0.5 V to 3.75 V | | Dedicated Input Voltage Applied <sup>4</sup> | –0.5 V to 3.75 V | 0.5 V to 3.75 V | | Storage Temperature (Ambient) | –55 °C to 125 °C | –55 °C to 125 °C | | Junction Temperature (T <sub>J</sub> ) | –40 °C to 125 °C | –40 °C to 125 °C | <sup>1.</sup> Stress above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. - 2. Compliance with the Lattice Thermal Management document is required. - 3. All voltages referenced to GND. - 4. Overshoot and undershoot of -2 V to $(V_{IHMAX} + 2)$ volts is permitted for a duration of <20 ns. - 5. The dual function I<sup>2</sup>C pins SCL and SDA are limited to -0.25 V to 3.75 V or to -0.3 V with a duration of <20 ns. # Recommended Operating Conditions<sup>1</sup> | Symbol | Parameter | Min. | Max. | Units | |--------------------------------------|---------------------------------------------|-------|-------|-------| | V <sub>CC</sub> <sup>1</sup> | Core Supply Voltage for 1.2 V Devices | 1.14 | 1.26 | V | | | Core Supply Voltage for 2.5 V/3.3 V Devices | 2.375 | 3.465 | V | | V <sub>CCIO</sub> <sup>1, 2, 3</sup> | I/O Driver Supply Voltage | 1.14 | 3.465 | V | | t <sub>JCOM</sub> | Junction Temperature Commercial Operation | 0 | 85 | °C | | t <sub>JIND</sub> | Junction Temperature Industrial Operation | -40 | 100 | °C | Like power supplies must be tied together. For example, if V<sub>CCIO</sub> and V<sub>CC</sub> are both the same voltage, they must also be the same supply. # Power Supply Ramp Rates<sup>1</sup> | Symbol | Parameter | Min. | Тур. | Max. | Units | |-------------------|-------------------------------------------------|------|------|------|-------| | t <sub>RAMP</sub> | Power supply ramp rates for all power supplies. | 0.01 | 1 | 100 | V/ms | <sup>1.</sup> Assumes monotonic ramp rates. <sup>2.</sup> See recommended voltages by I/O standard in subsequent table. <sup>3.</sup> $V_{CCIO}$ pins of unused I/O banks should be connected to the $V_{CC}$ power supply on boards. ### **BLVDS** The MachXO3L/LF family supports the BLVDS standard through emulation. The output is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs. The input standard is supported by the LVDS differential input buffer. BLVDS is intended for use when multi-drop and bi-directional multi-point differential signaling is required. The scheme shown in Figure 3-2 is one possible solution for bi-directional multi-point differential signals. Figure 3-2. BLVDS Multi-point Output Example Table 3-2. BLVDS DC Conditions1 ### **Over Recommended Operating Conditions** | | | Non | | | |---------------------|-----------------------------|---------|---------|-------| | Symbol | Description | Zo = 45 | Zo = 90 | Units | | Z <sub>OUT</sub> | Output impedance | 20 | 20 | Ohms | | R <sub>S</sub> | Driver series resistance | 80 | 80 | Ohms | | R <sub>TLEFT</sub> | Left end termination | 45 | 90 | Ohms | | R <sub>TRIGHT</sub> | Right end termination | 45 | 90 | Ohms | | V <sub>OH</sub> | Output high voltage | 1.376 | 1.480 | V | | V <sub>OL</sub> | Output low voltage | 1.124 | 1.020 | V | | V <sub>OD</sub> | Output differential voltage | 0.253 | 0.459 | V | | V <sub>CM</sub> | Output common mode voltage | 1.250 | 1.250 | V | | I <sub>DC</sub> | DC output current | 11.236 | 10.204 | mA | <sup>1.</sup> For input buffer, see LVDS table. # **Maximum sysIO Buffer Performance** | I/O Standard | Max. Speed | Units | |--------------|------------|-------| | MIPI | 450 | MHz | | LVDS25 | 400 | MHz | | LVDS25E | 150 | MHz | | BLVDS25 | 150 | MHz | | BLVDS25E | 150 | MHz | | MLVDS25 | 150 | MHz | | MLVDS25E | 150 | MHz | | LVPECL33 | 150 | MHz | | LVPECL33E | 150 | MHz | | LVTTL33 | 150 | MHz | | LVTTL33D | 150 | MHz | | LVCMOS33 | 150 | MHz | | LVCMOS33D | 150 | MHz | | LVCMOS25 | 150 | MHz | | LVCMOS25D | 150 | MHz | | LVCMOS18 | 150 | MHz | | LVCMOS18D | 150 | MHz | | LVCMOS15 | 150 | MHz | | LVCMOS15D | 150 | MHz | | LVCMOS12 | 91 | MHz | | LVCMOS12D | 91 | MHz | # MachXO3L/LF External Switching Characteristics – C/E Devices $^{1,\,2,\,3,\,4,\,5,\,6,\,10}$ ## **Over Recommended Operating Conditions** | | | | -6 | | -5 | | | |------------------------------------|----------------------------------------------------------------|-------------------------|-------|------|-------|------|-------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Units | | Clocks | | | | | | | | | Primary Clo | cks | | | | | | | | f <sub>MAX_PRI</sub> <sup>7</sup> | Frequency for Primary Clock Tree | All MachXO3L/LF devices | | 388 | _ | 323 | MHz | | t <sub>W_PRI</sub> | Clock Pulse Width for Primary Clock | All MachXO3L/LF devices | 0.5 | _ | 0.6 | | ns | | | | MachXO3L/LF-1300 | _ | 867 | _ | 897 | ps | | | | MachXO3L/LF-2100 | _ | 867 | _ | 897 | ps | | t <sub>SKEW_PRI</sub> | Primary Clock Skew Within a Device | MachXO3L/LF-4300 | _ | 865 | _ | 892 | ps | | | | MachXO3L/LF-6900 | _ | 902 | _ | 942 | ps | | | | MachXO3L/LF-9400 | _ | 908 | _ | 950 | ps | | Edge Clock | | | L. | I. | | | l . | | f <sub>MAX EDGE</sub> <sup>7</sup> | Frequency for Edge Clock | MachXO3L/LF | _ | 400 | _ | 333 | MHz | | Pin-LUT-Pin | Propagation Delay | | | | | | | | t <sub>PD</sub> | Best case propagation delay through one LUT-4 | All MachXO3L/LF devices | _ | 6.72 | _ | 6.96 | ns | | General I/O | Pin Parameters (Using Primary Clock with | out PLL) | | • | | | | | | Clock to Output - PIO Output Register | MachXO3L/LF-1300 | _ | 7.46 | _ | 7.66 | ns | | | | MachXO3L/LF-2100 | _ | 7.46 | _ | 7.66 | ns | | $t_{CO}$ | | MachXO3L/LF-4300 | _ | 7.51 | _ | 7.71 | ns | | | | MachXO3L/LF-6900 | _ | 7.54 | _ | 7.75 | ns | | | | MachXO3L/LF-9400 | _ | 7.53 | _ | 7.83 | ns | | | | MachXO3L/LF-1300 | -0.20 | _ | -0.20 | _ | ns | | | | MachXO3L/LF-2100 | -0.20 | _ | -0.20 | | ns | | t <sub>SU</sub> | Clock to Data Setup - PIO Input Register | MachXO3L/LF-4300 | -0.23 | _ | -0.23 | | ns | | | | MachXO3L/LF-6900 | -0.23 | _ | -0.23 | _ | ns | | | | MachXO3L/LF-9400 | -0.24 | _ | -0.24 | _ | ns | | | | MachXO3L/LF-1300 | 1.89 | _ | 2.13 | _ | ns | | | | MachXO3L/LF-2100 | 1.89 | _ | 2.13 | _ | ns | | t <sub>H</sub> | Clock to Data Hold - PIO Input Register | MachXO3L/LF-4300 | 1.94 | _ | 2.18 | | ns | | | | MachXO3L/LF-6900 | 1.98 | _ | 2.23 | | ns | | | | MachXO3L/LF-9400 | 1.99 | _ | 2.24 | _ | ns | | | | MachXO3L/LF-1300 | 1.61 | _ | 1.76 | _ | ns | | | | MachXO3L/LF-2100 | 1.61 | _ | 1.76 | _ | ns | | t <sub>SU_DEL</sub> | Clock to Data Setup - PIO Input Register with Data Input Delay | MachXO3L/LF-4300 | 1.66 | | 1.81 | _ | ns | | _ | Will Bata Input Belay | MachXO3L/LF-6900 | 1.53 | _ | 1.67 | _ | ns | | | | MachXO3L/LF-9400 | 1.65 | _ | 1.80 | _ | ns | | | | MachXO3L/LF-1300 | -0.23 | _ | -0.23 | _ | ns | | | | MachXO3L/LF-2100 | -0.23 | _ | -0.23 | | ns | | t <sub>H_DEL</sub> | Clock to Data Hold - PIO Input Register with | MachXO3L/LF-4300 | -0.25 | _ | -0.25 | | ns | | | Input Data Delay | MachXO3L/LF-6900 | -0.21 | _ | -0.21 | _ | ns | | | | MachXO3L/LF-9400 | -0.24 | _ | -0.24 | _ | ns | | f <sub>MAX_IO</sub> | Clock Frequency of I/O and PFU Register | All MachXO3L/LF devices | _ | 388 | _ | 323 | MHz | ## DC and Switching Characteristics MachXO3 Family Data Sheet | | 1 | | -6 -5 | | | | | | | |---------------------------------|------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|----------|-------|-------|-------|-------|--|--| | _ | | | | | | | | | | | Parameter | Description | Device | Min. | Max. | Min. | Max. | Units | | | | | Generic DDRX4 Outputs with Clock and Data Centered at Pin Using PCLK Pin for Clock Input – GDDRX4_TX.ECLK.Centered <sup>8, 9</sup> | | | | | | | | | | t <sub>DVB</sub> | Output Data Valid Before CLK Output | | 0.455 | _ | 0.570 | _ | ns | | | | t <sub>DVA</sub> | Output Data Valid After CLK Output | | 0.455 | _ | 0.570 | _ | ns | | | | f <sub>DATA</sub> | DDRX4 Serial Output Data Speed | MachXO3L/LF devices, | _ | 800 | _ | 630 | Mbps | | | | f <sub>DDRX4</sub> | DDRX4 ECLK Frequency<br>(minimum limited by PLL) | top side only | _ | 400 | _ | 315 | MHz | | | | f <sub>SCLK</sub> | SCLK Frequency | | _ | 100 | _ | 79 | MHz | | | | 7:1 LVDS O | 7:1 LVDS Outputs – GDDR71_TX.ECLK.7:1 <sup>8,9</sup> | | | | | | | | | | t <sub>DIB</sub> | Output Data Invalid Before CLK Output | | _ | 0.160 | _ | 0.180 | ns | | | | t <sub>DIA</sub> | Output Data Invalid After CLK Output | | _ | 0.160 | _ | 0.180 | ns | | | | f <sub>DATA</sub> | DDR71 Serial Output Data Speed | MachXO3L/LF devices, | _ | 756 | _ | 630 | Mbps | | | | f <sub>DDR71</sub> | DDR71 ECLK Frequency | top side only | _ | 378 | _ | 315 | MHz | | | | f <sub>CLKOUT</sub> | 7:1 Output Clock Frequency (SCLK) (minimum limited by PLL) | | _ | 108 | _ | 90 | MHz | | | | MIPI D-PHY<br>GDDRX4_TX | Outputs with Clock and Data Centered at F<br>K.ECLK.Centered <sup>10, 11, 12</sup> | in Using PCLK Pin for Clo | ck Input | - | | | | | | | t <sub>DVB</sub> | Output Data Valid Before CLK Output | | 0.200 | _ | 0.200 | _ | UI | | | | t <sub>DVA</sub> | Output Data Valid After CLK Output | | 0.200 | _ | 0.200 | | UI | | | | f <sub>DATA</sub> <sup>14</sup> | MIPI D-PHY Output Data Speed | All MachXO3L/LF devices, top side only | _ | 900 | | 900 | Mbps | | | | f <sub>DDRX4</sub> 14 | MIPI D-PHY ECLK Frequency (minimum limited by PLL) | | _ | 450 | _ | 450 | MHz | | | | f <sub>SCLK</sub> <sup>14</sup> | SCLK Frequency | | _ | 112.5 | _ | 112.5 | MHz | | | - 1. Exact performance may vary with device and design implementation. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the Diamond software. - 2. General I/O timing numbers based on LVCMOS 2.5, 8 mA, 0pf load, fast slew rate. - 3. Generic DDR timing numbers based on LVDS I/O (for input, output, and clock ports). - 4. 7:1 LVDS (GDDR71) uses the LVDS I/O standard (for input, output, and clock ports). - 5. For Generic DDRX1 mode $t_{SU}$ = $t_{HO}$ = $(t_{DVE}$ $t_{DVA}$ 0.03 ns)/2. - 6. The t<sub>SU DEL</sub> and t<sub>H DEL</sub> values use the SCLK\_ZERHOLD default step size. Each step is 105 ps (-6), 113 ps (-5), 120 ps (-4). - 7. This number for general purpose usage. Duty cycle tolerance is +/–10%. - 8. Duty cycle is +/- 5% for system usage. - 9. Performance is calculated with 0.225 UI. - 10. Performance is calculated with 0.20 UI. - 11. Performance for Industrial devices are only supported with VCC between 1.16 V to 1.24 V. - 12. Performance for Industrial devices and -5 devices are not modeled in the Diamond design tool. - 13. The above timing numbers are generated using the Diamond design tool. Exact performance may vary with the device selected. - 14. Above 800 Mbps is only supported with WLCSP and csfBGA packages - 15. Between 800 Mbps to 900 Mbps: - a. VIDTH exceeds the MIPI D-PHY Input DC Conditions Table 3-4 and can be calculated with the equation tSU or tH = -0.0005\*VIDTH + 0.3284 - b. Example calculations - i. tSU and tHO = 0.28 with VIDTH = 100 mV - ii. tSU and tHO = 0.25 with VIDTH = 170 mV - iii. tSU and tHO = 0.20 with VIDTH = 270 mV Figure 3-6. Receiver GDDR71\_RX. Waveforms Figure 3-7. Transmitter GDDR71\_TX. Waveforms # NVCM/Flash Download Time<sup>1, 2</sup> | Symbol | Parameter | Device | Тур. | Units | |----------------------|--------------------------|----------------------------------|------|-------| | t <sub>REFRESH</sub> | POR to Device I/O Active | LCMXO3L/LF-640 | 1.9 | ms | | | | LCMXO3L/LF-1300 | 1.9 | ms | | | | LCMXO3L/LF-1300 256-Ball Package | 1.4 | ms | | | | LCMXO3L/LF-2100 | 1.4 | ms | | | | LCMXO3L/LF-2100 324-Ball Package | 2.4 | ms | | | | LCMXO3L/LF-4300 | 2.4 | ms | | | | LCMXO3L/LF-4300 400-Ball Package | 3.8 | ms | | | | LCMXO3L/LF-6900 | 3.8 | ms | | | | LCMXO3L/LF-9400C | 5.2 | ms | Assumes sysMEM EBR initialized to an all zero pattern if they are used. <sup>2.</sup> The NVCM/Flash download time is measured starting from the maximum voltage of POR trip point. # sysCONFIG Port Timing Specifications | Symbol | Parameter | | Min. | Max. | Units | |----------------------|-----------------------|---------------------------------------------------------|------|------|-------| | All Configuration Mo | des | | | | | | t <sub>PRGM</sub> | PROGRAMN low p | ulse accept | 55 | _ | ns | | t <sub>PRGMJ</sub> | PROGRAMN low p | ulse rejection | _ | 25 | ns | | t <sub>INITL</sub> | INITN low time | INITN low time LCMXO3L/LF-640/<br>LCMXO3L/LF-1300 | | 55 | us | | | | LCMXO3L/LF-1300<br>256-Ball Package/<br>LCMXO3L/LF-2100 | _ | 70 | us | | | | LCMXO3L/LF-2100<br>324-Ball Package/<br>LCMXO3-4300 | _ | 105 | us | | | | LCMXO3L/LF-4300<br>400-Ball Package/<br>LCMXO3-6900 | _ | 130 | us | | | | LCMXO3L/LF-9400C | _ | 175 | us | | t <sub>DPPINIT</sub> | PROGRAMN low to | NITN low | _ | 150 | ns | | t <sub>DPPDONE</sub> | PROGRAMN low to | DONE low | _ | 150 | ns | | t <sub>IODISS</sub> | PROGRAMN low to | I/O disable | _ | 120 | ns | | Slave SPI | | | | • | • | | f <sub>MAX</sub> | CCLK clock frequer | ncy | _ | 66 | MHz | | t <sub>CCLKH</sub> | CCLK clock pulse v | vidth high | 7.5 | _ | ns | | t <sub>CCLKL</sub> | CCLK clock pulse v | vidth low | 7.5 | _ | ns | | t <sub>STSU</sub> | CCLK setup time | | 2 | _ | ns | | t <sub>STH</sub> | CCLK hold time | | 0 | _ | ns | | t <sub>STCO</sub> | CCLK falling edge t | to valid output | _ | 10 | ns | | t <sub>STOZ</sub> | CCLK falling edge t | o valid disable | _ | 10 | ns | | t <sub>STOV</sub> | CCLK falling edge t | to valid enable | _ | 10 | ns | | t <sub>SCS</sub> | Chip select high time | ne | 25 | _ | ns | | t <sub>SCSS</sub> | Chip select setup ti | me | 3 | _ | ns | | t <sub>SCSH</sub> | Chip select hold time | ne | 3 | _ | ns | | Master SPI | | | | | _ | | f <sub>MAX</sub> | MCLK clock freque | ncy | _ | 133 | MHz | | t <sub>MCLKH</sub> | MCLK clock pulse v | MCLK clock pulse width high | | | ns | | t <sub>MCLKL</sub> | MCLK clock pulse v | MCLK clock pulse width low | | | ns | | t <sub>STSU</sub> | MCLK setup time | MCLK setup time | | | ns | | t <sub>STH</sub> | MCLK hold time | | 1 | _ | ns | | t <sub>CSSPI</sub> | INITN high to chip s | select low | 100 | 200 | ns | | t <sub>MCLK</sub> | INITN high to first N | //CLK edge | 0.75 | 1 | us | | | MachXO3L/LF-6900 | | | | | |--------------------------------------------------------|------------------|-----------|----------|----------|----------| | | CSFBGA256 | CSFBGA324 | CABGA256 | CABGA324 | CABGA400 | | General Purpose IO per Bank | 1 | 1 | 1 | • | | | Bank 0 | 50 | 73 | 50 | 71 | 83 | | Bank 1 | 52 | 68 | 52 | 68 | 84 | | Bank 2 | 52 | 72 | 52 | 72 | 84 | | Bank 3 | 16 | 24 | 16 | 24 | 28 | | Bank 4 | 16 | 16 | 16 | 16 | 24 | | Bank 5 | 20 | 28 | 20 | 28 | 32 | | Total General Purpose Single Ended IO | 206 | 281 | 206 | 279 | 335 | | Differential IO per Bank | 1 | 1 | 1 | • | | | Bank 0 | 25 | 36 | 25 | 36 | 42 | | Bank 1 | 26 | 34 | 26 | 34 | 42 | | Bank 2 | 26 | 36 | 26 | 36 | 42 | | Bank 3 | 8 | 12 | 8 | 12 | 14 | | Bank 4 | 8 | 8 | 8 | 8 | 12 | | Bank 5 | 10 | 14 | 10 | 14 | 16 | | Total General Purpose Differential IO | 103 | 140 | 103 | 140 | 168 | | Dual Function IO | 37 | 37 | 37 | 37 | 37 | | Number 7:1 or 8:1 Gearboxes | - | | | • | | | Number of 7:1 or 8:1 Output Gearbox Available (Bank 0) | 20 | 21 | 20 | 21 | 21 | | Number of 7:1 or 8:1 Input Gearbox Available (Bank 2) | 20 | 21 | 20 | 21 | 21 | | High-speed Differential Outputs | - | | | • | | | Bank 0 | 20 | 21 | 20 | 21 | 21 | | VCCIO Pins | 1 | 1 | 1 | • | | | Bank 0 | 4 | 4 | 4 | 4 | 5 | | Bank 1 | 3 | 4 | 4 | 4 | 5 | | Bank 2 | 4 | 4 | 4 | 4 | 5 | | Bank 3 | 2 | 2 | 1 | 2 | 2 | | Bank 4 | 2 | 2 | 2 | 2 | 2 | | Bank 5 | 2 | 2 | 1 | 2 | 2 | | VCC | 8 | 8 | 8 | 10 | 10 | | GND | 24 | 16 | 24 | 16 | 33 | | NC | 0 | 0 | 1 | 0 | 0 | | Reserved for Configuration | 1 | 1 | 1 | 1 | 1 | | Total Count of Bonded Pins | 256 | 324 | 256 | 324 | 400 | | | MachXO3L/LF-9400C | | | | | |--------------------------------------------------------|-------------------|----------|----------|----------|--| | | CSFBGA256 | CABGA256 | CABGA400 | CABGA484 | | | General Purpose IO per Bank | | | | l . | | | Bank 0 | 50 | 50 | 83 | 95 | | | Bank 1 | 52 | 52 | 84 | 96 | | | Bank 2 | 52 | 52 | 84 | 96 | | | Bank 3 | 16 | 16 | 28 | 36 | | | Bank 4 | 16 | 16 | 24 | 24 | | | Bank 5 | 20 | 20 | 32 | 36 | | | Total General Purpose Single Ended IO | 206 | 206 | 335 | 383 | | | Differential IO per Bank | | • | • | • | | | Bank 0 | 25 | 25 | 42 | 48 | | | Bank 1 | 26 | 26 | 42 | 48 | | | Bank 2 | 26 | 26 | 42 | 48 | | | Bank 3 | 8 | 8 | 14 | 18 | | | Bank 4 | 8 | 8 | 12 | 12 | | | Bank 5 | 10 | 10 | 16 | 18 | | | Total General Purpose Differential IO | 103 | 103 | 168 | 192 | | | Dual Function IO | 37 | 37 | 37 | 45 | | | Number 7:1 or 8:1 Gearboxes | | • | • | • | | | Number of 7:1 or 8:1 Output Gearbox Available (Bank 0) | 20 | 20 | 22 | 24 | | | Number of 7:1 or 8:1 Input Gearbox Available (Bank 2) | 20 | 20 | 22 | 24 | | | High-speed Differential Outputs | | • | • | • | | | Bank 0 | 20 | 20 | 21 | 24 | | | VCCIO Pins | 1 | l | l | l | | | Bank 0 | 4 | 4 | 5 | 9 | | | Bank 1 | 3 | 4 | 5 | 9 | | | Bank 2 | 4 | 4 | 5 | 9 | | | Bank 3 | 2 | 1 | 2 | 3 | | | Bank 4 | 2 | 2 | 2 | 3 | | | Bank 5 | 2 | 1 | 2 | 3 | | | vcc | 8 | 8 | 10 | 12 | | | GND | 24 | 24 | 33 | 52 | | | NC | 0 | 1 | 0 | 0 | | | Reserved for Configuration | 1 | 1 | 1 | 1 | | | Total Count of Bonded Pins | 256 | 256 | 400 | 484 | | | Part Number | LUTs | Supply Voltage | Speed | Package | Leads | Temp. | |-----------------------|------|----------------|-------|---------------------|-------|-------| | LCMXO3L-6900E-5MG256C | 6900 | 1.2 V | 5 | Halogen-Free csfBGA | 256 | COM | | LCMXO3L-6900E-6MG256C | 6900 | 1.2 V | 6 | Halogen-Free csfBGA | 256 | COM | | LCMXO3L-6900E-5MG256I | 6900 | 1.2 V | 5 | Halogen-Free csfBGA | 256 | IND | | LCMXO3L-6900E-6MG256I | 6900 | 1.2 V | 6 | Halogen-Free csfBGA | 256 | IND | | LCMXO3L-6900E-5MG324C | 6900 | 1.2 V | 5 | Halogen-Free csfBGA | 324 | COM | | LCMXO3L-6900E-6MG324C | 6900 | 1.2 V | 6 | Halogen-Free csfBGA | 324 | COM | | LCMXO3L-6900E-5MG324I | 6900 | 1.2 V | 5 | Halogen-Free csfBGA | 324 | IND | | LCMXO3L-6900E-6MG324I | 6900 | 1.2 V | 6 | Halogen-Free csfBGA | 324 | IND | | LCMXO3L-6900C-5BG256C | 6900 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 256 | COM | | LCMXO3L-6900C-6BG256C | 6900 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 256 | COM | | LCMXO3L-6900C-5BG256I | 6900 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 256 | IND | | LCMXO3L-6900C-6BG256I | 6900 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 256 | IND | | LCMXO3L-6900C-5BG324C | 6900 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 324 | COM | | LCMXO3L-6900C-6BG324C | 6900 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 324 | COM | | LCMXO3L-6900C-5BG324I | 6900 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 324 | IND | | LCMXO3L-6900C-6BG324I | 6900 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 324 | IND | | LCMXO3L-6900C-5BG400C | 6900 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 400 | COM | | LCMXO3L-6900C-6BG400C | 6900 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 400 | COM | | LCMXO3L-6900C-5BG400I | 6900 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 400 | IND | | LCMXO3L-6900C-6BG400I | 6900 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 400 | IND | | Part Number | LUTs | Supply Voltage | Speed | Package | Leads | Temp. | |-----------------------|------|----------------|-------|---------------------|-------|-------| | LCMXO3L-9400E-5MG256C | 9400 | 1.2 V | 5 | Halogen-Free csfBGA | 256 | COM | | LCMXO3L-9400E-6MG256C | 9400 | 1.2 V | 6 | Halogen-Free csfBGA | 256 | COM | | LCMXO3L-9400E-5MG256I | 9400 | 1.2 V | 5 | Halogen-Free csfBGA | 256 | IND | | LCMXO3L-9400E-6MG256I | 9400 | 1.2 V | 6 | Halogen-Free csfBGA | 256 | IND | | LCMXO3L-9400C-5BG256C | 9400 | 2.5 V/3.3 V | 5 | Halogen-Free caBGA | 256 | COM | | LCMXO3L-9400C-6BG256C | 9400 | 2.5 V/3.3 V | 6 | Halogen-Free caBGA | 256 | COM | | LCMXO3L-9400C-5BG256I | 9400 | 2.5 V/3.3 V | 5 | Halogen-Free caBGA | 256 | IND | | LCMXO3L-9400C-6BG256I | 9400 | 2.5 V/3.3 V | 6 | Halogen-Free caBGA | 256 | IND | | LCMXO3L-9400C-5BG400C | 9400 | 2.5 V/3.3 V | 5 | Halogen-Free caBGA | 400 | COM | | LCMXO3L-9400C-6BG400C | 9400 | 2.5 V/3.3 V | 6 | Halogen-Free caBGA | 400 | COM | | LCMXO3L-9400C-5BG400I | 9400 | 2.5 V/3.3 V | 5 | Halogen-Free caBGA | 400 | IND | | LCMXO3L-9400C-6BG400I | 9400 | 2.5 V/3.3 V | 6 | Halogen-Free caBGA | 400 | IND | | LCMXO3L-9400C-5BG484C | 9400 | 2.5 V/3.3 V | 5 | Halogen-Free caBGA | 484 | COM | | LCMXO3L-9400C-6BG484C | 9400 | 2.5 V/3.3 V | 6 | Halogen-Free caBGA | 484 | COM | | LCMXO3L-9400C-5BG484I | 9400 | 2.5 V/3.3 V | 5 | Halogen-Free caBGA | 484 | IND | | LCMXO3L-9400C-6BG484I | 9400 | 2.5 V/3.3 V | 6 | Halogen-Free caBGA | 484 | IND | | Date | Version | Section | Change Summary | |---------------|---------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | June 2014 | 1.0 | _ | Product name/trademark adjustment. | | | | Introduction | Updated Features section. | | | | | Updated Table 1-1, MachXO3L Family Selection Guide. Changed fcCSP packages to csfBGA. Adjusted 121-ball csfBGA arrow. | | | | | Introduction section general update. | | | | Architecture | General update. | | | | DC and Switching<br>Characteristics | Updated sysIO Recommended Operating Conditions section. Removed $V_{REF}$ (V) column. Added standards. | | | | | Updated Maximum sysIO Buffer Performance section. Added MIPI I/O standard. | | | | | Updated MIPI D-PHY Emulation section. Changed Low Speed to Low Power. Updated Table 3-4, MIPI DC Conditions. | | | | | Updated Table 3-5, MIPI D-PHY Output DC Conditions. | | | | | Updated Maximum sysIO Buffer Performance section. | | | | | Updated MachXO3L External Switching Characteristics – C/E Device section. | | May 2014 | 00.3 | Introduction | Updated Features section. | | | | | Updated Table 1-1, MachXO3L Family Selection Guide. Moved 121-ball fcCSP arrow. | | | | | General update of Introduction section. | | | | Architecture | General update. | | | | Pinout Information | Updated Pin Information Summary section. Updated or added data on WLCSP49, WLCSP81, CABGA324, and CABGA400 for specific devices. | | | | Ordering Information | Updated MachXO3L Part Number Description section. Updated or added data on WLCSP49, WLCSP81, CABGA324, and CABGA400 for specific devices. | | | | | Updated Ultra Low Power Commercial and Industrial Grade Devices, Halogen Free (RoHS) Packaging section. Added part numbers. | | February 2014 | 00.2 | DC and Switching<br>Characteristics | Updated MachXO3L External Switching Characteristics – C/E Devices table. Removed LPDDR and DDR2 parameters. | | | 00.1 | _ | Initial release. |