Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-----------------------------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | 858 | | Number of Logic Elements/Cells | 6864 | | Total RAM Bits | 245760 | | Number of I/O | 206 | | Number of Gates | - | | Voltage - Supply | 2.375V ~ 3.465V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 256-LFBGA | | Supplier Device Package | 256-CABGA (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo3lf-6900c-6bg256i | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # MachXO3 Family Data Sheet Introduction January 2016 Advance Data Sheet DS1047 #### **Features** #### ■ Solutions - Smallest footprint, lowest power, high data throughput bridging solutions for mobile applications - Optimized footprint, logic density, IO count, IO performance devices for IO management and logic applications - High IO/logic, lowest cost/IO, high IO devices for IO expansion applications #### ■ Flexible Architecture - Logic Density ranging from 640 to 9.4K LUT4 - High IO to LUT ratio with up to 384 IO pins #### ■ Advanced Packaging - 0.4 mm pitch: 1K to 4K densities in very small footprint WLCSP (2.5 mm x 2.5 mm to 3.8 mm x 3.8 mm) with 28 to 63 IOs - 0.5 mm pitch: 640 to 6.9K LUT densities in 6 mm x 6 mm to 10 mm x 10 mm BGA packages with up to 281 IOs - 0.8 mm pitch: 1K to 9.4K densities with up to 384 IOs in BGA packages ### ■ Pre-Engineered Source Synchronous I/O - DDR registers in I/O cells - · Dedicated gearing logic - 7:1 Gearing for Display I/Os - · Generic DDR, DDRx2, DDRx4 #### ■ High Performance, Flexible I/O Buffer - Programmable syslO<sup>™</sup> buffer supports wide range of interfaces: - LVCMOS 3.3/2.5/1.8/1.5/1.2 - LVTTL - LVDS, Bus-LVDS, MLVDS, LVPECL - MIPI D-PHY Emulated - Schmitt trigger inputs, up to 0.5 V hysteresis - Ideal for IO bridging applications - I/Os support hot socketing - On-chip differential termination - Programmable pull-up or pull-down mode #### Flexible On-Chip Clocking - · Eight primary clocks - Up to two edge clocks for high-speed I/O interfaces (top and bottom sides only) - Up to two analog PLLs per device with fractional-n frequency synthesis - Wide input frequency range (7 MHz to 400 MHz) #### Non-volatile, Multi-time Programmable - Instant-on - Powers up in microseconds - Optional dual boot with external SPI memory - Single-chip, secure solution - Programmable through JTAG, SPI or I<sup>2</sup>C - MachXO3L includes multi-time programmable NVCM - MachXO3LF infinitely reconfigurable Flash - Supports background programming of nonvolatile memory #### TransFR Reconfiguration In-field logic update while IO holds the system state #### ■ Enhanced System Level Support - On-chip hardened functions: SPI, I<sup>2</sup>C, timer/ counter - On-chip oscillator with 5.5% accuracy - Unique TraceID for system tracking - Single power supply with extended operating range - IEEE Standard 1149.1 boundary scan - IEEE 1532 compliant in-system programming #### Applications - Consumer Electronics - · Compute and Storage - Wireless Communications - Industrial Control Systems - · Automotive System #### ■ Low Cost Migration Path - Migration from the Flash based MachXO3LF to the NVCM based MachXO3L - Pin compatible and equivalent timing Table 1-1. MachXO3L/LF Family Selection Guide | Features | | MachXO3L-640/<br>MachXO3LF-640 | MachXO3L-1300/<br>MachXO3LF-1300 | MachXO3L-2100/<br>MachXO3LF-2100 | MachXO3L-4300/<br>MachXO3LF-4300 | MachXO3L-6900/<br>MachXO3LF-6900 | MachXO3L-9400/<br>MachXO3LF-9400 | |---------------------------------|-------------------------------|--------------------------------|----------------------------------|----------------------------------|----------------------------------|----------------------------------|----------------------------------| | LUTs | | 640 | 1300 | 2100 | 4300 | 6900 | 9400 | | Distributed RAM (kbits) | | 5 | 10 | 16 | 34 | 54 | 73 | | EBR SRAM ( | kbits) | 64 | 64 | 74 | 92 | 240 | 432 | | Number of PL | Ls | 1 | 1 | 1 | 2 | 2 | 2 | | Hardened | I <sup>2</sup> C | 2 | 2 | 2 | 2 | 2 | 2 | | Functions: | SPI | 1 | 1 | 1 | 1 | 1 | 1 | | | Timer/Counter | 1 | 1 | 1 | 1 | 1 | 1 | | | Oscillator | 1 | 1 | 1 | 1 | 1 | 1 | | MIPI D-PHY S | Support | Yes | Yes | Yes | Yes | Yes | Yes | | Multi Time Pro | ogrammable | MachXO3L-640 | MachXO3L-1300 | MachXO3L-2100 | MachXO3L-4300 | MachXO3L-6900 | MachXO3L-9400 | | Programmabl | e Flash | MachXO3LF-640 | MachXO3LF-1300 | MachXO3LF-2100 | MachXO3LF-4300 | MachXO3LF-6900 | MachXO3LF-9400 | | Packages | | I. | 1 | Ю | I. | I. | | | 36-ball WLCS<br>(2.5 mm x 2.5 | P <sup>1</sup><br>mm, 0.4 mm) | | 28 | | | | | | 49-ball WLCS<br>(3.2 mm x 3.2 | P <sup>1</sup><br>mm, 0.4 mm) | | | 38 | | | | | 81-ball WLCS<br>(3.8 mm x 3.8 | P <sup>1</sup><br>mm, 0.4 mm) | | | | 63 | | | | 121-ball csfB0<br>(6 mm x 6 mn | | 100 | 100 | 100 | 100 | | | | 256-ball csfB0<br>(9 mm x 9 mn | | | 206 | 206 | 206 | 206 | 206 | | 324-ball csfB0<br>(10 mm x 10 i | | | 3 | 268 | 268 | 281 | | | 256-ball caBC<br>(14 mm x 14 i | | | 206 | 206 | 206 | 206 | 206 | | 324-ball caBC<br>(15 mm x 15 i | | | 7 | 279 | 279 | 279 | | | 400-ball caBG<br>(17 mm x 17 i | A <sup>2</sup><br>mm, 0.8 mm) | | | 4 | 335 | 335 | 335 | | 484-ball caBG<br>(19 mm x 19 i | | | | | | | 384 | <sup>1.</sup> Package is only available for E=1.2 V devices. #### Introduction MachXO3<sup>™</sup> device family is an Ultra-Low Density family that supports the most advanced programmable bridging and IO expansion. It has the breakthrough IO density and the lowest cost per IO. The device IO features have the integrated support for latest industry standard IO. The MachXO3L/LF family of low power, instant-on, non-volatile PLDs has five devices with densities ranging from 640 to 9400 Look-Up Tables (LUTs). In addition to LUT-based, low-cost programmable logic these devices feature Embedded Block RAM (EBR), Distributed RAM, Phase Locked Loops (PLLs), pre-engineered source synchronous I/O support, advanced configuration support including dual-boot capability and hardened versions of commonly used functions such as SPI controller, I<sup>2</sup>C controller and timer/counter. MachXO3LF devices also support User Flash Memory (UFM). These features allow these devices to be used in low cost, high volume consumer and system applications. The MachXO3L/LF devices are designed on a 65nm non-volatile low power process. The device architecture has several features such as programmable low swing differential I/Os and the ability to turn off I/O banks, on-chip PLLs <sup>2.</sup> Package is only available for C=2.5 V/3.3 V devices. Figure 2-5. Primary Clocks for MachXO3L/LF Devices Eight secondary high fanout nets are generated from eight 8:1 muxes as shown in Figure 2-6. One of the eight inputs to the secondary high fanout net input mux comes from dual function clock pins and the remaining seven come from internal routing. The maximum frequency for the secondary clock network is shown in MachXO3L/LF External Switching Characteristics table. Secondary High 8.1 Fanout Net 0 Secondary High 8:1 Fanout Net 1 Secondary High 8:1 Fanout Net 2 Secondary High 8:1 Fanout Net 3 Secondary High 8:1 Fanout Net 4 Secondary High 8.-Fanout Net 5 Secondary High 8:1 Fanout Net 6 Secondary High 8:1 Fanout Net 7 Clock Pads Routing Figure 2-6. Secondary High Fanout Nets for MachXO3L/LF Devices #### sysCLOCK Phase Locked Loops (PLLs) The sysCLOCK PLLs provide the ability to synthesize clock frequencies. All MachXO3L/LF devices have one or more sysCLOCK PLL. CLKI is the reference frequency input to the PLL and its source can come from an external I/O pin or from internal routing. CLKFB is the feedback signal to the PLL which can come from internal routing or an external I/O pin. The feedback divider is used to multiply the reference frequency and thus synthesize a higher frequency clock output. The MachXO3L/LF sysCLOCK PLLs support high resolution (16-bit) fractional-N synthesis. Fractional-N frequency synthesis allows the user to generate an output clock which is a non-integer multiple of the input frequency. For more information about using the PLL with Fractional-N synthesis, please see TN1282, MachXO3 sysCLOCK PLL Design and Usage Guide. Each output has its own output divider, thus allowing the PLL to generate different frequencies for each output. The output dividers can have a value from 1 to 128. The output dividers may also be cascaded together to generate low frequency clocks. The CLKOP, CLKOS, CLKOS2, and CLKOS3 outputs can all be used to drive the MachXO3L/LF clock distribution network directly or general purpose routing resources can be used. The LOCK signal is asserted when the PLL determines it has achieved lock and de-asserted if a loss of lock is detected. A block diagram of the PLL is shown in Figure 2-7. The setup and hold times of the device can be improved by programming a phase shift into the CLKOS, CLKOS2, and CLKOS3 output clocks which will advance or delay the output clock with reference to the CLKOP output clock. This phase shift can be either programmed during configuration or can be adjusted dynamically. In dynamic mode, the PLL may lose lock after a phase adjustment on the output used as the feedback source and not relock until the $t_{\rm LOCK}$ parameter has been satisfied. The MachXO3L/LF also has a feature that allows the user to select between two different reference clock sources dynamically. This feature is implemented using the PLLREFCS primitive. The timing parameters for the PLL are shown in the sysCLOCK PLL Timing table. The MachXO3L/LF PLL contains a WISHBONE port feature that allows the PLL settings, including divider values, to be dynamically changed from the user logic. When using this feature the EFB block must also be instantiated in the design to allow access to the WISHBONE ports. Similar to the dynamic phase adjustment, when PLL settings are updated through the WISHBONE port the PLL may lose lock and not relock until the t<sub>LOCK</sub> parameter has been satisfied. The timing parameters for the PLL are shown in the sysCLOCK PLL Timing table. For more details on the PLL and the WISHBONE interface, see TN1282, MachXO3 sysCLOCK PLL Design and Usage Guide. **DPHSRC** PHASESEL[1:0] Dynamic PHASEDIR Phase PHASESTEP Adjust CL KOP CLKOP Phase ClkEn Divider Adjust/ STDBY (1 - 128) Edge Trim REFCLK **CLKOS** CLKOS Phase CLKI ClkEn REFCLK B2 В Divider Adjust/ Divider Phase detector, Mu: Synch (1 - 128)Edge Trim M (1 - 40) VCO, and loop filter. CLKFB FBKSEI CLKOS2 CLKOS2 ClkEn Phase C2 Fractional-N Divider **FBKCLK** Adjust Mu Synch Synthesizer (1 - 128)N (1 - 40) CLKOS3 CLKOS3 Phase D2 ClkEn Divider Synch Adjust Mu (1 - 128) Internal Feedback CLKOP, CLKOS, CLKOS2, CLKOS3 LOCK Lock ► RST, RESETM, RESETC, RESETD ► ENCLKOP, ENCLKOS, ENCLKOS2, ENCLKOS3 Figure 2-7. PLL Diagram Table 2-4 provides signal descriptions of the PLL block. PLLCLK, PLLRST, PLLSTB, PLLWE, PLLDATI[7:0], PLLADDR[4:0] Table 2-4. PLL Signal Descriptions | Port Name | I/O | Description | |---------------|-----|-------------------------------------------------------------------| | CLKI | Ţ | Input clock to PLL | | CLKFB | I | Feedback clock | | PHASESEL[1:0] | Ţ | Select which output is affected by Dynamic Phase adjustment ports | | PHASEDIR | Ţ | Dynamic Phase adjustment direction | | PHASESTEP | I | Dynamic Phase step – toggle shifts VCO phase adjust by one step. | PLLDATO[7:0], PLLACK Table 2-5. sysMEM Block Configurations | Memory Mode | Configurations | |------------------|--------------------------------------------------------------| | Single Port | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9 | | True Dual Port | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9 | | Pseudo Dual Port | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9<br>512 x 18 | | FIFO | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9<br>512 x 18 | #### **Bus Size Matching** All of the multi-port memory modes support different widths on each of the ports. The RAM bits are mapped LSB word 0 to MSB word 0, LSB word 1 to MSB word 1, and so on. Although the word size and number of words for each port varies, this mapping scheme applies to each port. #### **RAM Initialization and ROM Operation** If desired, the contents of the RAM can be pre-loaded during device configuration. EBR initialization data can be loaded from the NVCM or Configuration Flash. MachXO3LF EBR initialization data can also be loaded from the UFM. To maximize the number of UFM bits, initialize the EBRs used in your design to an all-zero pattern. Initializing to an all-zero pattern does not use up UFM bits. MachXO3LF devices have been designed such that multiple EBRs share the same initialization memory space if they are initialized to the same pattern. By preloading the RAM block during the chip configuration cycle and disabling the write controls, the sysMEM block can also be utilized as a ROM. #### **Memory Cascading** Larger and deeper blocks of RAM can be created using EBR sysMEM Blocks. Typically, the Lattice design tools cascade memory transparently, based on specific design inputs. #### Single, Dual, Pseudo-Dual Port and FIFO Modes Figure 2-8 shows the five basic memory configurations and their input/output names. In all the sysMEM RAM modes, the input data and addresses for the ports are registered at the input of the memory array. The output data of the memory is optionally registered at the memory array output. state. The RPRST signal is used to reset the read pointer. The purpose of this reset is to retransmit the data that is in the FIFO. In these applications it is important to keep careful track of when a packet is written into or read from the FIFO. #### **Memory Core Reset** The memory core contains data output latches for ports A and B. These are simple latches that can be reset synchronously or asynchronously. RSTA and RSTB are local signals, which reset the output latches associated with port A and port B respectively. The Global Reset (GSRN) signal resets both ports. The output data latches and associated resets for both ports are as shown in Figure 2-9. Figure 2-9. Memory Core Reset For further information on the sysMEM EBR block, please refer to TN1290, Memory Usage Guide for MachXO3 Devices. #### **EBR Asynchronous Reset** EBR asynchronous reset or GSR (if used) can only be applied if all clock enables are low for a clock cycle before the reset is applied and released a clock cycle after the reset is released, as shown in Figure 2-10. The GSR input to the EBR is always asynchronous. Figure 2-10. EBR Asynchronous Reset (Including GSR) Timing Diagram If all clock enables remain enabled, the EBR asynchronous reset or GSR may only be applied and released after the EBR read and write clock inputs are in a steady state condition for a minimum of 1/f<sub>MAX</sub> (EBR clock). The reset release must adhere to the EBR synchronous reset setup time before the next active read or write clock edge. Figure 2-11. Group of Four Programmable I/O Cells #### **Hardened Timer/Counter** MachXO3L/LF devices provide a hard Timer/Counter IP core. This Timer/Counter is a general purpose, bi-directional, 16-bit timer/counter module with independent output compare units and PWM support. The Timer/Counter supports the following functions: - Supports the following modes of operation: - Watchdog timer - Clear timer on compare match - Fast PWM - Phase and Frequency Correct PWM - · Programmable clock input source - Programmable input clock prescaler - · One static interrupt output to routing - One wake-up interrupt to on-chip standby mode controller. - · Three independent interrupt sources: overflow, output compare match, and input capture - · Auto reload - · Time-stamping support on the input capture unit - · Waveform generation on the output - · Glitch-free PWM waveform generation with variable PWM period - · Internal WISHBONE bus access to the control and status registers - Stand-alone mode with preloaded control registers and direct reset input Figure 2-20. Timer/Counter Block Diagram Table 2-16. Timer/Counter Signal Description | Port | I/O | Description | |---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | tc_clki | I | Timer/Counter input clock signal | | tc_rstn | I | Register tc_rstn_ena is preloaded by configuration to always keep this pin enabled | | tc_ic | I | Input capture trigger event, applicable for non-pwm modes with WISHBONE interface. If enabled, a rising edge of this signal will be detected and synchronized to capture tc_cnt value into tc_icr for time-stamping. | | tc_int | 0 | Without WISHBONE – Can be used as overflow flag With WISHBONE – Controlled by three IRQ registers | | tc_oc | 0 | Timer counter output signal | ## **Configuration and Testing** This section describes the configuration and testing features of the MachXO3L/LF family. #### IEEE 1149.1-Compliant Boundary Scan Testability All MachXO3L/LF devices have boundary scan cells that are accessed through an IEEE 1149.1 compliant test access port (TAP). This allows functional testing of the circuit board, on which the device is mounted, through a serial scan path that can access all critical logic nodes. Internal registers are linked internally, allowing test data to be shifted in and loaded directly onto test nodes, or test data to be captured and shifted out for verification. The test access port consists of dedicated I/Os: TDI, TDO, TCK and TMS. The test access port shares its power supply with $V_{\rm CCIO}$ Bank 0 and can operate with LVCMOS3.3, 2.5, 1.8, 1.5, and 1.2 standards. For more details on boundary scan test, see AN8066, Boundary Scan Testability with Lattice sysIO Capability and TN1087, Minimizing System Interruption During Configuration Using TransFR Technology. #### **Device Configuration** All MachXO3L/LF devices contain two ports that can be used for device configuration. The Test Access Port (TAP), which supports bit-wide configuration and the sysCONFIG port which supports serial configuration through I<sup>2</sup>C or SPI. The TAP supports both the IEEE Standard 1149.1 Boundary Scan specification and the IEEE Standard 1532 In-System Configuration specification. There are various ways to configure a MachXO3L/LF device: - Internal NVCM/Flash Download - 2. JTAG - 3. Standard Serial Peripheral Interface (Master SPI mode) interface to boot PROM memory - 4. System microprocessor to drive a serial slave SPI port (SSPI mode) - 5. Standard I<sup>2</sup>C Interface to system microprocessor Upon power-up, the configuration SRAM is ready to be configured using the selected sysCONFIG port. Once a configuration port is selected, it will remain active throughout that configuration cycle. The IEEE 1149.1 port can be activated any time after power-up by sending the appropriate command through the TAP port. Optionally the device can run a CRC check upon entering the user mode. This will ensure that the device was configured correctly. The sysCONFIG port has 10 dual-function pins which can be used as general purpose I/Os if they are not required for configuration. See TN1279, MachXO3 Programming and Configuration Usage Guide for more information about using the dual-use pins as general purpose I/Os. Lattice design software uses proprietary compression technology to compress bit-streams for use in MachXO3L/LF devices. Use of this technology allows Lattice to provide a lower cost solution. In the unlikely event that this technology is unable to compress bitstreams to fit into the amount of on-chip NVCM/Flash, there are a variety of techniques that can be utilized to allow the bitstream to fit in the on-chip NVCM/Flash. For more details, refer to TN1279, MachXO3 Programming and Configuration Usage Guide. The Test Access Port (TAP) has five dual purpose pins (TDI, TDO, TMS, TCK and JTAGENB). These pins are dual function pins - TDI, TDO, TMS and TCK can be used as general purpose I/O if desired. For more details, refer to TN1279, MachXO3 Programming and Configuration Usage Guide. #### TransFR (Transparent Field Reconfiguration) TransFR is a unique Lattice technology that allows users to update their logic in the field without interrupting system operation using a simple push-button solution. For more details refer to TN1087, Minimizing System Interruption During Configuration Using TransFR Technology for details. ## **DC Electrical Characteristics** #### **Over Recommended Operating Conditions** | Symbol | Parameter | Condition | Min. | Тур. | Max. | Units | |---------------------------------------|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------|--------------------------|-------| | | | Clamp OFF and V <sub>CCIO</sub> < V <sub>IN</sub> < V <sub>IH</sub> (MAX) | _ | _ | +175 | μΑ | | I <sub>IL</sub> , I <sub>IH</sub> 1,4 | | Clamp OFF and V <sub>IN</sub> = V <sub>CCIO</sub> | -10 | _ | 10 | μΑ | | | | Clamp OFF and V <sub>CCIO</sub> - 0.97 V < V <sub>IN</sub> < V <sub>CCIO</sub> | -175 | _ | _ | μΑ | | | | Clamp OFF and 0 V < V <sub>IN</sub> < V <sub>CCIO</sub> - 0.97 V | _ | _ | 10 | μΑ | | | | Clamp OFF and V <sub>IN</sub> = GND | _ | _ | 10 | μΑ | | | | Clamp ON and 0 V < V <sub>IN</sub> < V <sub>CCIO</sub> | _ | | 10 | μΑ | | I <sub>PU</sub> | I/O Active Pull-up Current | 0 < V <sub>IN</sub> < 0.7 V <sub>CCIO</sub> | -30 | | -309 | μΑ | | I <sub>PD</sub> | I/O Active Pull-down<br>Current | V <sub>IL</sub> (MAX) < V <sub>IN</sub> < V <sub>CCIO</sub> | 30 | _ | 305 | μΑ | | I <sub>BHLS</sub> | Bus Hold Low sustaining current | $V_{IN} = V_{IL} (MAX)$ | 30 | _ | _ | μΑ | | I <sub>BHHS</sub> | Bus Hold High sustaining current | V <sub>IN</sub> = 0.7V <sub>CCIO</sub> | -30 | _ | _ | μΑ | | I <sub>BHLO</sub> | Bus Hold Low Overdrive current | $0 \le V_{IN} \le V_{CCIO}$ | | _ | 305 | μΑ | | Івнно | Bus Hold High Overdrive current | $0 \le V_{IN} \le V_{CCIO}$ | | _ | -309 | μΑ | | V <sub>BHT</sub> <sup>3</sup> | Bus Hold Trip Points | | V <sub>IL</sub><br>(MAX) | _ | V <sub>IH</sub><br>(MIN) | ٧ | | C1 | I/O Capacitance <sup>2</sup> | $V_{CCIO} = 3.3 \text{ V}, 2.5 \text{ V}, 1.8 \text{ V}, 1.5 \text{ V}, 1.2 \text{ V}, V_{CC} = \text{Typ., } V_{IO} = 0 \text{ to } V_{IH} \text{ (MAX)}$ | 3 | 5 | 9 | pf | | C2 | Dedicated Input<br>Capacitance <sup>2</sup> | $V_{CCIO} = 3.3 \text{ V}, 2.5 \text{ V}, 1.8 \text{ V}, 1.5 \text{ V}, 1.2 \text{ V}, V_{CC} = \text{Typ.}, V_{IO} = 0 \text{ to } V_{IH} \text{ (MAX)}$ | 3 | 5.5 | 7 | pf | | | | V <sub>CCIO</sub> = 3.3 V, Hysteresis = Large | _ | 450 | — | mV | | | | V <sub>CCIO</sub> = 2.5 V, Hysteresis = Large | _ | 250 | _ | mV | | | | V <sub>CCIO</sub> = 1.8 V, Hysteresis = Large | _ | 125 | _ | mV | | $V_{HYST}$ | Hysteresis for Schmitt | V <sub>CCIO</sub> = 1.5 V, Hysteresis = Large | _ | 100 | _ | mV | | | Trigger Inputs <sup>5</sup> | V <sub>CCIO</sub> = 3.3 V, Hysteresis = Small | _ | 250 | _ | mV | | | | V <sub>CCIO</sub> = 2.5 V, Hysteresis = Small | _ | 150 | _ | mV | | | | V <sub>CCIO</sub> = 1.8 V, Hysteresis = Small | _ | 60 | _ | mV | | | | V <sub>CCIO</sub> = 1.5 V, Hysteresis = Small | _ | 40 | _ | mV | <sup>1.</sup> Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output driver tri-stated. It is not measured with the output driver active. Bus maintenance circuits are disabled. <sup>2.</sup> $T_A$ 25 °C, f = 1.0 MHz. <sup>3.</sup> Please refer to $V_{\text{IL}}$ and $V_{\text{IH}}$ in the sysIO Single-Ended DC Electrical Characteristics table of this document. <sup>4.</sup> When V<sub>IH</sub> is higher than V<sub>CCIO</sub>, a transient current typically of 30 ns in duration or less with a peak current of 6mA can occur on the high-to-low transition. For true LVDS output pins in MachXO3L/LF devices, V<sub>IH</sub> must be less than or equal to V<sub>CCIO</sub>. <sup>5.</sup> With bus keeper circuit turned on. For more details, refer to TN1280, MachXO3 sysIO Usage Guide. # sysIO Differential Electrical Characteristics The LVDS differential output buffers are available on the top side of the MachXO3L/LF PLD family. #### **LVDS** ## **Over Recommended Operating Conditions** | Parameter<br>Symbol | Parameter Description | Test Conditions | Min. | Тур. | Max. | Units | |-----------------------------------|------------------------------------------------------------|-------------------------------------------------|-------|-------|-------|-------| | V V | Input Voltage | V <sub>CCIO</sub> = 3.3 V | 0 | _ | 2.605 | V | | V <sub>INP</sub> V <sub>INM</sub> | | V <sub>CCIO</sub> = 2.5 V | 0 | _ | 2.05 | V | | $V_{THD}$ | Differential Input Threshold | | ±100 | _ | | mV | | V | Input Common Mode Voltage | V <sub>CCIO</sub> = 3.3 V | 0.05 | _ | 2.6 | V | | V <sub>CM</sub> | Imput Common wode voltage | V <sub>CCIO</sub> = 2.5 V | 0.05 | _ | 2.0 | V | | I <sub>IN</sub> | Input current | Power on | _ | | ±10 | μΑ | | V <sub>OH</sub> | Output high voltage for V <sub>OP</sub> or V <sub>OM</sub> | R <sub>T</sub> = 100 Ohm | _ | 1.375 | | V | | V <sub>OL</sub> | Output low voltage for V <sub>OP</sub> or V <sub>OM</sub> | R <sub>T</sub> = 100 Ohm | 0.90 | 1.025 | _ | V | | V <sub>OD</sub> | Output voltage differential | $(V_{OP} - V_{OM}), R_T = 100 Ohm$ | 250 | 350 | 450 | mV | | $\Delta V_{OD}$ | Change in V <sub>OD</sub> between high and low | | _ | _ | 50 | mV | | V <sub>OS</sub> | Output voltage offset | $(V_{OP} - V_{OM})/2$ , $R_T = 100 \text{ Ohm}$ | 1.125 | 1.20 | 1.395 | V | | $\Delta V_{OS}$ | Change in V <sub>OS</sub> between H and L | | _ | _ | 50 | mV | | I <sub>OSD</sub> | Output short circuit current | V <sub>OD</sub> = 0 V driver outputs shorted | _ | _ | 24 | mA | # Typical Building Block Function Performance – C/E Devices<sup>1</sup> ## Pin-to-Pin Performance (LVCMOS25 12 mA Drive) | Function | –6 Timing | Units | |-----------------|-----------|-------| | Basic Functions | | | | 16-bit decoder | 8.9 | ns | | 4:1 MUX | 7.5 | ns | | 16:1 MUX | 8.3 | ns | ### **Register-to-Register Performance** | –6 Timing | Units | |-----------|--------------------------| | | • | | 412 | MHz | | 297 | MHz | | 324 | MHz | | 161 | MHz | | | • | | 183 | MHz | | | <u> </u> | | 500 | MHz | | | 412<br>297<br>324<br>161 | <sup>1.</sup> The above timing numbers are generated using the Diamond design tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the Diamond software. ## **Derating Logic Timing** Logic timing provided in the following sections of the data sheet and the Lattice design tools are worst case numbers in the operating range. Actual delays may be much faster. Lattice design tools can provide logic timing numbers at a particular temperature and voltage. | | | | _ | 6 | _ | 5 | | |----------------------|----------------------------------------------------------------|------------------|-------|------|-------|------|-------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Units | | General I/O | Pin Parameters (Using Edge Clock without | t PLL) | 1 | | | | | | | | MachXO3L/LF-1300 | _ | 7.53 | _ | 7.76 | ns | | <sup>t</sup> coe ( | | MachXO3L/LF-2100 | _ | 7.53 | _ | 7.76 | ns | | | Clock to Output - PIO Output Register | MachXO3L/LF-4300 | _ | 7.45 | _ | 7.68 | ns | | | | MachXO3L/LF-6900 | | 7.53 | _ | 7.76 | ns | | | | MachXO3L/LF-9400 | _ | 8.93 | _ | 9.35 | ns | | | | MachXO3L/LF-1300 | -0.19 | | -0.19 | | ns | | | | MachXO3L/LF-2100 | -0.19 | _ | -0.19 | _ | ns | | t <sub>SUE</sub> | Clock to Data Setup - PIO Input Register | MachXO3L/LF-4300 | -0.16 | _ | -0.16 | _ | ns | | | | MachXO3L/LF-6900 | -0.19 | _ | -0.19 | _ | ns | | | | MachXO3L/LF-9400 | -0.20 | | -0.20 | | ns | | | | MachXO3L/LF-1300 | 1.97 | _ | 2.24 | _ | ns | | | | MachXO3L/LF-2100 | 1.97 | _ | 2.24 | _ | ns | | t <sub>HE</sub> | Clock to Data Hold - PIO Input Register | MachXO3L/LF-4300 | 1.89 | _ | 2.16 | _ | ns | | | | MachXO3L/LF-6900 | 1.97 | _ | 2.24 | _ | ns | | | | MachXO3L/LF-9400 | 1.98 | _ | 2.25 | _ | ns | | | | MachXO3L/LF-1300 | | _ | ns | | | | | | MachXO3L/LF-2100 | 1.56 | _ | 1.69 | _ | ns | | t <sub>SU_DELE</sub> | Clock to Data Setup - PIO Input Register with Data Input Delay | MachXO3L/LF-4300 | 1.74 | | 1.88 | _ | ns | | 30_DLLL | With Bata input Bolay | MachXO3L/LF-6900 | 1.66 | _ | 1.81 | _ | ns | | | | MachXO3L/LF-9400 | 1.71 | _ | 1.85 | _ | ns | | | | MachXO3L/LF-1300 | -0.23 | | -0.23 | _ | ns | | | | MachXO3L/LF-2100 | -0.23 | _ | -0.23 | | ns | | t <sub>H_DELE</sub> | Clock to Data Hold - PIO Input Register with Input Data Delay | MachXO3L/LF-4300 | -0.34 | | -0.34 | | ns | | | Input Bata Belay | MachXO3L/LF-6900 | -0.29 | _ | -0.29 | _ | ns | | | | MachXO3L/LF-9400 | -0.30 | | -0.30 | | ns | | General I/O | Pin Parameters (Using Primary Clock with | PLL) | | | | | | | | | MachXO3L/LF-1300 | | 5.98 | _ | 6.01 | ns | | | | MachXO3L/LF-2100 | _ | 5.98 | _ | 6.01 | ns | | t <sub>COPLL</sub> | Clock to Output - PIO Output Register | MachXO3L/LF-4300 | _ | 5.99 | _ | 6.02 | ns | | | | MachXO3L/LF-6900 | _ | 6.02 | _ | 6.06 | ns | | | | MachXO3L/LF-9400 | _ | 5.55 | _ | 6.13 | ns | | | | MachXO3L/LF-1300 | 0.36 | | 0.36 | | ns | | | | MachXO3L/LF-2100 | 0.36 | | 0.36 | | ns | | t <sub>SUPLL</sub> | Clock to Data Setup - PIO Input Register | MachXO3L/LF-4300 | 0.35 | _ | 0.35 | _ | ns | | | | MachXO3L/LF-6900 | 0.34 | _ | 0.34 | | ns | | | | MachXO3L/LF-9400 | 0.33 | _ | 0.33 | | ns | | | | MachXO3L/LF-1300 | 0.42 | 1 | 0.49 | l | ns | | | | MachXO3L/LF-2100 | 0.42 | | 0.49 | | ns | | t <sub>HPLL</sub> | Clock to Data Hold - PIO Input Register | MachXO3L/LF-4300 | 0.43 | | 0.50 | | ns | | | | MachXO3L/LF-6900 | 0.46 | l | 0.54 | l | ns | | | | MachXO3L/LF-9400 | 0.47 | | 0.55 | | ns | | | | | -6 | | _ | 5 | | |--------------------|----------------------------------------------------------------------------|------------------------------------------|-----------|---------|---------|--------|---------------------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Units | | Generic DDF | RX1 Inputs with Clock and Data Aligned at | □<br>Pin Using PCLK Pin for Clo | ock Inpu | t – | | | <u> </u> | | GDDRX1_RX | K.SCLK.Aligned <sup>8, 9</sup> | | - | | | | | | t <sub>DVA</sub> | Input Data Valid After CLK | | _ | 0.317 | _ | 0.344 | UI | | t <sub>DVE</sub> | Input Data Hold After CLK | All MachXO3L/LF<br>devices. | 0.742 | | 0.702 | _ | UI | | f <sub>DATA</sub> | DDRX1 Input Data Speed | all sides | _ | 300 | _ | 250 | Mbps | | f <sub>DDRX1</sub> | DDRX1 SCLK Frequency | | _ | 150 | _ | 125 | MHz | | | RX1 Inputs with Clock and Data Centered<br>X.SCLK.Centered <sup>8, 9</sup> | I at Pin Using PCLK Pin fo | or Clock | Input – | | | | | t <sub>SU</sub> | Input Data Setup Before CLK | | 0.566 | _ | 0.560 | | ns | | t <sub>HO</sub> | Input Data Hold After CLK | All MachXO3L/LF | 0.778 | _ | 0.879 | _ | ns | | f <sub>DATA</sub> | DDRX1 Input Data Speed | devices,<br>all sides | _ | 300 | _ | | Mbps | | f <sub>DDRX1</sub> | DDRX1 SCLK Frequency | | _ | 150 | _ | 125 | MHz | | | RX2 Inputs with Clock and Data Aligned a | t Pin Using PCLK Pin for C | clock Inp | out – | | | | | t <sub>DVA</sub> | Input Data Valid After CLK | | _ | 0.316 | | 0.342 | UI | | t <sub>DVE</sub> | Input Data Hold After CLK | | 0.710 | _ | 0.675 | _ | UI | | f <sub>DATA</sub> | DDRX2 Serial Input Data Speed | MachXO3L/LF devices,<br>bottom side only | | 664 | | 554 | Mbps | | f <sub>DDRX2</sub> | DDRX2 ECLK Frequency | bottom side only | | 332 | | 277 | MHz | | f <sub>SCLK</sub> | SCLK Frequency | | _ | 166 | _ | 139 | MHz | | Generic DDI | RX2 Inputs with Clock and Data Centered X.ECLK.Centered <sup>8, 9</sup> | at Pin Using PCLK Pin for | Clock II | nput – | | | | | t <sub>SU</sub> | Input Data Setup Before CLK | | 0.233 | _ | 0.219 | _ | ns | | t <sub>HO</sub> | Input Data Hold After CLK | | 0.287 | _ | 0.287 | _ | ns | | f <sub>DATA</sub> | DDRX2 Serial Input Data Speed | MachXO3L/LF devices, bottom side only | _ | 664 | _ | 554 | Mbps | | f <sub>DDRX2</sub> | DDRX2 ECLK Frequency | Dottom side only | _ | 332 | _ | 277 | MHz | | f <sub>SCLK</sub> | SCLK Frequency | | _ | 166 | _ | 139 | MHz | | Generic DDF | R4 Inputs with Clock and Data Aligned at P | in Using PCLK Pin for Cloc | k Input | – GDDR | X4_RX. | ECLK.A | ligned <sup>8</sup> | | t <sub>DVA</sub> | Input Data Valid After ECLK | | _ | 0.307 | _ | 0.320 | UI | | t <sub>DVE</sub> | Input Data Hold After ECLK | | 0.782 | _ | 0.699 | _ | UI | | f <sub>DATA</sub> | DDRX4 Serial Input Data Speed | MachXO3L/LF devices,<br>bottom side only | _ | 800 | _ | 630 | Mbps | | f <sub>DDRX4</sub> | DDRX4 ECLK Frequency | Bottom side only | _ | 400 | _ | 315 | MHz | | f <sub>SCLK</sub> | SCLK Frequency | | _ | 100 | _ | 79 | MHz | | Generic DDF | R4 Inputs with Clock and Data Centered at F | Pin Using PCLK Pin for Cloc | k Input | - GDDR | X4_RX.E | CLK.Ce | ntered | | t <sub>SU</sub> | Input Data Setup Before ECLK | | 0.233 | _ | 0.219 | _ | ns | | t <sub>HO</sub> | Input Data Hold After ECLK | | 0.287 | _ | 0.287 | _ | ns | | f <sub>DATA</sub> | DDRX4 Serial Input Data Speed | MachXO3L/LF devices, bottom side only | | 800 | _ | 630 | Mbps | | f <sub>DDRX4</sub> | DDRX4 ECLK Frequency | Dottom side only | | 400 | _ | 315 | MHz | | f <sub>SCLK</sub> | SCLK Frequency | | _ | 100 | _ | 79 | MHz | | | outs (GDDR71_RX.ECLK.7:1)9 | • | 1 | • | | | | | t <sub>DVA</sub> | Input Data Valid After ECLK | | _ | 0.290 | _ | 0.320 | UI | | t <sub>DVE</sub> | Input Data Hold After ECLK | | 0.739 | _ | 0.699 | _ | UI | | f <sub>DATA</sub> | DDR71 Serial Input Data Speed | MachXO3L/LF devices, | _ | 756 | _ | 630 | Mbps | | f <sub>DDR71</sub> | DDR71 ECLK Frequency | bottom side only | _ | 378 | _ | 315 | MHz | | f <sub>CLKIN</sub> | 7:1 Input Clock Frequency (SCLK) (minimum limited by PLL) | 1 | _ | 108 | _ | 90 | MHz | Figure 3-6. Receiver GDDR71\_RX. Waveforms Figure 3-7. Transmitter GDDR71\_TX. Waveforms # sysCONFIG Port Timing Specifications | Symbol | Parameter | | Min. | Max. | Units | |----------------------|-----------------------|---------------------------------------------------------|------|------|-------| | All Configuration Mo | des | | | | | | t <sub>PRGM</sub> | PROGRAMN low p | ulse accept | 55 | _ | ns | | t <sub>PRGMJ</sub> | PROGRAMN low p | ulse rejection | _ | 25 | ns | | t <sub>INITL</sub> | INITN low time | LCMXO3L/LF-640/<br>LCMXO3L/LF-1300 | _ | 55 | us | | | | LCMXO3L/LF-1300<br>256-Ball Package/<br>LCMXO3L/LF-2100 | _ | 70 | us | | | | LCMXO3L/LF-2100<br>324-Ball Package/<br>LCMXO3-4300 | _ | 105 | us | | | | LCMXO3L/LF-4300<br>400-Ball Package/<br>LCMXO3-6900 | _ | 130 | us | | | | LCMXO3L/LF-9400C | _ | 175 | us | | t <sub>DPPINIT</sub> | PROGRAMN low to | NITN low | _ | 150 | ns | | t <sub>DPPDONE</sub> | PROGRAMN low to | DONE low | _ | 150 | ns | | t <sub>IODISS</sub> | PROGRAMN low to | I/O disable | _ | 120 | ns | | Slave SPI | | | | • | • | | f <sub>MAX</sub> | CCLK clock frequer | ncy | _ | 66 | MHz | | t <sub>CCLKH</sub> | CCLK clock pulse v | vidth high | 7.5 | _ | ns | | t <sub>CCLKL</sub> | CCLK clock pulse v | vidth low | 7.5 | _ | ns | | t <sub>STSU</sub> | CCLK setup time | | 2 | _ | ns | | t <sub>STH</sub> | CCLK hold time | | 0 | _ | ns | | t <sub>STCO</sub> | CCLK falling edge t | to valid output | _ | 10 | ns | | t <sub>STOZ</sub> | CCLK falling edge t | o valid disable | _ | 10 | ns | | t <sub>STOV</sub> | CCLK falling edge t | to valid enable | _ | 10 | ns | | t <sub>SCS</sub> | Chip select high time | ne | 25 | _ | ns | | t <sub>SCSS</sub> | Chip select setup ti | me | 3 | _ | ns | | t <sub>SCSH</sub> | Chip select hold time | ne | 3 | _ | ns | | Master SPI | | | | | _ | | f <sub>MAX</sub> | MCLK clock freque | ncy | _ | 133 | MHz | | t <sub>MCLKH</sub> | MCLK clock pulse v | width high | 3.75 | — | ns | | t <sub>MCLKL</sub> | MCLK clock pulse v | width low | 3.75 | _ | ns | | t <sub>STSU</sub> | MCLK setup time | | 5 | _ | ns | | t <sub>STH</sub> | MCLK hold time | | 1 | _ | ns | | t <sub>CSSPI</sub> | INITN high to chip s | select low | 100 | 200 | ns | | t <sub>MCLK</sub> | INITN high to first N | /ICLK edge | 0.75 | 1 | us | # MachXO3 Family Data Sheet Pinout Information February 2017 Advance Data Sheet DS1047 # **Signal Descriptions** | Signal Name | I/O | Descriptions | | | | | |------------------------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | General Purpose | General Purpose | | | | | | | | | [Edge] indicates the edge of the device on which the pad is located. Valid edge designations are L (Left), B (Bottom), R (Right), T (Top). | | | | | | | | [Row/Column Number] indicates the PFU row or the column of the device on which the PIO Group exists. When Edge is T (Top) or (Bottom), only need to specify Row Number. When Edge is L (Left) or R (Right), only need to specify Column Number. | | | | | | | | [A/B/C/D] indicates the PIO within the group to which the pad is connected. | | | | | | P[Edge] [Row/Column<br>Number]_[A/B/C/D] | I/O | Some of these user-programmable pins are shared with special function pins. When not used as special function pins, these pins can be programmed as I/Os for user logic. | | | | | | | | During configuration of the user-programmable I/Os, the user has an option to tri-state the I/Os and enable an internal pull-up, pull-down or buskeeper resistor. This option also applies to unused pins (or those not bonded to a package pin). The default during configuration is for user-programmable I/Os to be tri-stated with an internal pull-down resistor enabled. When the device is erased, I/Os will be tri-stated with an internal pull-down resistor enabled. Some pins, such as PROGRAMN and JTAG pins, default to tri-stated I/Os with pull-up resistors enabled when the device is erased. | | | | | | NC | _ | No connect. | | | | | | GND | _ | GND – Ground. Dedicated pins. It is recommended that all GNDs are tied together. | | | | | | VCC | _ | V <sub>CC</sub> – The power supply pins for core logic. Dedicated pins. It is recommended that all VCCs are tied to the same supply. | | | | | | VCCIOx | _ | VCCIO – The power supply pins for I/O Bank x. Dedicated pins. It is recommended that all VCCIOs located in the same bank are tied to the same supply. | | | | | | PLL and Clock Function | ons (Us | ed as user-programmable I/O pins when not used for PLL or clock pins) | | | | | | [LOC]_GPLL[T, C]_IN | _ | Reference Clock (PLL) input pads: [LOC] indicates location. Valid designations are L (Left PLL) and R (Right PLL). T = true and C = complement. | | | | | | [LOC]_GPLL[T, C]_FB | _ | Optional Feedback (PLL) input pads: [LOC] indicates location. Valid designations are L (Left PLL) and R (Right PLL). T = true and C = complement. | | | | | | PCLK [n]_[2:0] | _ | Primary Clock pads. One to three clock pads per side. | | | | | | Test and Programming | g (Dual f | function pins used for test access port and during sysCONFIG™) | | | | | | TMS | | Test Mode Select input pin, used to control the 1149.1 state machine. | | | | | | TCK | I | Test Clock input pin, used to clock the 1149.1 state machine. | | | | | | TDI | | Test Data input pin, used to load data into the device using an 1149.1 state machine. | | | | | | TDO | 0 | Output pin – Test Data output pin used to shift data out of the device using 1149.1. | | | | | | | 1 | Optionally controls behavior of TDI, TDO, TMS, TCK. If the device is configured to use the JTAG pins (TDI, TDO, TMS, TCK) as general purpose I/O, then: | | | | | | JTAGENB | | If JTAGENB is low: TDI, TDO, TMS and TCK can function a general purpose I/O. | | | | | | | | If JTAGENB is high: TDI, TDO, TMS and TCK function as JTAG pins. | | | | | | | | For more details, refer to TN1279, MachXO3 Programming and Configuration Usage Guide. | | | | | | Date | Version | Section | Change Summary | |----------------|---------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | September 2015 | 1.5 | DC and Switching<br>Characteristics | Updated the MIPI D-PHY Emulation section. Revised Table 3-5, MIPI D-PHY Output DC Conditions. — Revised RL Typ. value. — Revised RH description and values. | | | | | Updated the Maximum sysIO Buffer Performance section. Revised MIPI Max. Speed value. | | | | | Updated the MachXO3L/LF External Switching Characteristics – C/E Devices section. Added footnotes 14 and 15. | | August 2015 | 1.4 | Architecture | Updated the Device Configuration section. Added JTAGENB to TAP dual purpose pins. | | | | Ordering Information | Updated the top side markings section to indicate the use of LMXO3LF for the LCMXO3LF device. | | March 2015 | 1.3 | All | General update. Added MachXO3LF devices. | | October 2014 | 1.2 | Introduction | Updated Table 1-1, MachXO3L Family Selection Guide. Revised XO3L-2100 and XO3L-4300 IO for 324-ball csfBGA package. | | | | Architecture | Updated the Dual Boot section. Corrected information on where the primary bitstream and the golden image must reside. | | | | Pinout Information | Updated the Pin Information Summary section. | | | ı | | Changed General Purpose IO Bank 5 values for MachXO3L-2100 and MachXO3L-4300 CSFBGA 324 package. | | | | | Changed Number 7:1 or 8:1 Gearboxes for MachXO3L-640 and MachXO3L-1300. | | | | | Removed DQS Groups (Bank 1) section. | | | | | Changed VCCIO Pins Bank 1 values for MachXO3L-1300, MachXO3L-2100, MachXO3L-4300 and MachXO3L-6900 CSFBGA 256 package. | | | | | Changed GND values for MachXO3L-1300, MachXO3L-2100, MachXO3L-4300 and MachXO3L-6900 CSFBGA 256 package. | | | | | Changed NC values for MachXO3L-2100 and MachXO3L-4300 CSF-BGA 324 package. | | | | DC and Switching<br>Characteristics | Updated the BLVDS section. Changed output impedance nominal values in Table 3-2, BLVDS DC Condition. | | | | | Updated the LVPECL section. Changed output impedance nominal value in Table 3-3, LVPECL DC Condition. | | | | | Updated the sysCONFIG Port Timing Specifications section. Updated INITN low time values. | | July 2014 | 1.1 | DC and Switching<br>Characteristics | Updated the Static Supply Current – C/E Devices section. Added devices. | | | | | Updated the Programming and Erase Supply Current – C/E Device section. Added devices. | | | | | Updated the sysIO Single-Ended DC Electrical Characteristics section. Revised footnote 4. | | | | | Added the NVCM Download Time section. | | | | | Updated the Typical Building Block Function Performance – C/E Devices section. Added information to footnote. | | | | Pinout Information | Updated the Pin Information Summary section. | | | | Ordering Information | Updated the MachXO3L Part Number Description section. Added packages. | | | | | Updated the Ordering Information section. General update. | | Date | Version | Section | Change Summary | |---------------|---------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | June 2014 | 1.0 | _ | Product name/trademark adjustment. | | | | Introduction | Updated Features section. | | | | | Updated Table 1-1, MachXO3L Family Selection Guide. Changed fcCSP packages to csfBGA. Adjusted 121-ball csfBGA arrow. | | | | | Introduction section general update. | | | | Architecture | General update. | | | | DC and Switching<br>Characteristics | Updated sysIO Recommended Operating Conditions section. Removed $V_{REF}$ (V) column. Added standards. | | | | | Updated Maximum sysIO Buffer Performance section. Added MIPI I/O standard. | | | | | Updated MIPI D-PHY Emulation section. Changed Low Speed to Low Power. Updated Table 3-4, MIPI DC Conditions. | | | | | Updated Table 3-5, MIPI D-PHY Output DC Conditions. | | | | | Updated Maximum sysIO Buffer Performance section. | | | | | Updated MachXO3L External Switching Characteristics – C/E Device section. | | May 2014 | 00.3 | Introduction | Updated Features section. | | | | | Updated Table 1-1, MachXO3L Family Selection Guide. Moved 121-ball fcCSP arrow. | | | | | General update of Introduction section. | | | | Architecture | General update. | | | | Pinout Information | Updated Pin Information Summary section. Updated or added data on WLCSP49, WLCSP81, CABGA324, and CABGA400 for specific devices. | | | | Ordering Information | Updated MachXO3L Part Number Description section. Updated or added data on WLCSP49, WLCSP81, CABGA324, and CABGA400 for specific devices. | | | | | Updated Ultra Low Power Commercial and Industrial Grade Devices, Halogen Free (RoHS) Packaging section. Added part numbers. | | February 2014 | 00.2 | DC and Switching<br>Characteristics | Updated MachXO3L External Switching Characteristics – C/E Devices table. Removed LPDDR and DDR2 parameters. | | | 00.1 | _ | Initial release. |