## E · ) ( Fatt ce Semiconductor Corporation - <u>LCMXO3LF-6900C-6BG324I Datasheet</u>



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                            |
|--------------------------------|-----------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 858                                                                               |
| Number of Logic Elements/Cells | 6864                                                                              |
| Total RAM Bits                 | 245760                                                                            |
| Number of I/O                  | 279                                                                               |
| Number of Gates                | -                                                                                 |
| Voltage - Supply               | 2.375V ~ 3.465V                                                                   |
| Mounting Type                  | Surface Mount                                                                     |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                                |
| Package / Case                 | 324-LFBGA                                                                         |
| Supplier Device Package        | 324-CABGA (15x15)                                                                 |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo3lf-6900c-6bg324i |
|                                |                                                                                   |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## MachXO3 Family Data Sheet Introduction

#### January 2016

#### **Features**

#### Solutions

- Smallest footprint, lowest power, high data throughput bridging solutions for mobile applications
- Optimized footprint, logic density, IO count, IO performance devices for IO management and logic applications
- High IO/logic, lowest cost/IO, high IO devices for IO expansion applications

#### ■ Flexible Architecture

- Logic Density ranging from 640 to 9.4K LUT4
- High IO to LUT ratio with up to 384 IO pins

#### Advanced Packaging

- 0.4 mm pitch: 1K to 4K densities in very small footprint WLCSP (2.5 mm x 2.5 mm to 3.8 mm x 3.8 mm) with 28 to 63 IOs
- 0.5 mm pitch: 640 to 6.9K LUT densities in 6 mm x 6 mm to 10 mm x 10 mm BGA packages with up to 281 IOs
- 0.8 mm pitch: 1K to 9.4K densities with up to 384 IOs in BGA packages

#### Pre-Engineered Source Synchronous I/O

- DDR registers in I/O cells
- Dedicated gearing logic
- 7:1 Gearing for Display I/Os
- Generic DDR, DDRx2, DDRx4

#### High Performance, Flexible I/O Buffer

- Programmable sysIO<sup>™</sup> buffer supports wide range of interfaces:
  - LVCMOS 3.3/2.5/1.8/1.5/1.2
  - LVTTL
  - LVDS, Bus-LVDS, MLVDS, LVPECL
  - MIPI D-PHY Emulated
  - Schmitt trigger inputs, up to 0.5 V hysteresis
- Ideal for IO bridging applications
- I/Os support hot socketing
- On-chip differential termination
- Programmable pull-up or pull-down mode

#### ■ Flexible On-Chip Clocking

- · Eight primary clocks
- Up to two edge clocks for high-speed I/O interfaces (top and bottom sides only)
- Up to two analog PLLs per device with fractional-n frequency synthesis
  - Wide input frequency range (7 MHz to 400 MHz)
- Non-volatile, Multi-time Programmable
  - Instant-on
    - Powers up in microseconds
    - · Optional dual boot with external SPI memory
    - Single-chip, secure solution
    - Programmable through JTAG, SPI or I<sup>2</sup>C
    - MachXO3L includes multi-time programmable NVCM
    - MachXO3LF infinitely reconfigurable Flash

       Supports background programming of non-volatile memory

#### ■ TransFR Reconfiguration

In-field logic update while IO holds the system state

#### Enhanced System Level Support

- On-chip hardened functions: SPI, I<sup>2</sup>C, timer/ counter
- On-chip oscillator with 5.5% accuracy
- Unique TraceID for system tracking
- Single power supply with extended operating range
- IEEE Standard 1149.1 boundary scan
- IEEE 1532 compliant in-system programming

#### Applications

- Consumer Electronics
- Compute and Storage
- Wireless Communications
- Industrial Control Systems
- Automotive System

#### Low Cost Migration Path

- Migration from the Flash based MachXO3LF to the NVCM based MachXO3L
- · Pin compatible and equivalent timing

© 2016 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.

#### Advance Data Sheet DS1047



#### Table 1-1. MachXO3L/LF Family Selection Guide

| Features                                                                                                                                                                                                                                              |                                | MachXO3L-640/<br>MachXO3LF-640 | MachXO3L-1300/<br>MachXO3LF-1300 | MachXO3L-2100/<br>MachXO3LF-2100 | MachXO3L-4300/<br>MachXO3LF-4300 | MachXO3L-6900/<br>MachXO3LF-6900 | MachXO3L-9400/<br>MachXO3LF-9400 |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--------------------------------|----------------------------------|----------------------------------|----------------------------------|----------------------------------|----------------------------------|--|
| LUTs                                                                                                                                                                                                                                                  |                                | 640                            | 1300                             | 2100                             | 4300                             | 6900                             | 9400                             |  |
| Distributed RAM (kbits)                                                                                                                                                                                                                               |                                | 5                              | 10                               | 16                               | 34                               | 54                               | 73                               |  |
| EBR SRAM (I                                                                                                                                                                                                                                           | kbits)                         | 64                             | 64                               | 74                               | 92                               | 240                              | 432                              |  |
| Number of PL                                                                                                                                                                                                                                          | Ls                             | 1                              | 1                                | 1                                | 2                                | 2                                | 2                                |  |
| Hardened                                                                                                                                                                                                                                              | l <sup>2</sup> C               | 2                              | 2                                | 2                                | 2                                | 2                                | 2                                |  |
| Functions:                                                                                                                                                                                                                                            | SPI                            | 1                              | 1                                | 1                                | 1                                | 1                                | 1                                |  |
| Hardened<br>Functions:<br>MIPI D-PHY Sup<br>Multi Time Progr<br>NVCM<br>Programmable F<br>Packages<br>36-ball WLCSP <sup>1</sup><br>(2.5 mm x 2.5 m<br>49-ball WLCSP <sup>1</sup><br>(3.2 mm x 3.2 m<br>81-ball WLCSP <sup>1</sup><br>(3.8 mm x 3.8 m | Timer/Counter                  | 1                              | 1                                | 1                                | 1                                | 1                                | 1                                |  |
| MIPI D-PHY Su<br>Multi Time Prog<br>NVCM<br>Programmable F<br>Packages<br>36-ball WLCSP                                                                                                                                                               | Oscillator                     | 1                              | 1                                | 1                                | 1                                | 1                                | 1                                |  |
| MIPI D-PHY S                                                                                                                                                                                                                                          | Support                        | Yes                            | Yes                              | Yes                              | Yes                              | Yes                              | Yes                              |  |
| Multi Time Pr<br>NVCM                                                                                                                                                                                                                                 | ogrammable                     | MachXO3L-640                   | MachXO3L-1300                    | MachXO3L-2100                    | MachXO3L-4300                    | MachXO3L-6900                    | MachXO3L-9400                    |  |
| Programmable Flash                                                                                                                                                                                                                                    |                                | MachXO3LF-640                  | MachXO3LF-1300                   | MachXO3LF-2100                   | MachXO3LF-4300                   | MachXO3LF-6900                   | MachXO3LF-9400                   |  |
| Packages                                                                                                                                                                                                                                              |                                |                                |                                  | ΙΟ                               |                                  |                                  |                                  |  |
| 36-ball WLCSP <sup>1</sup><br>(2.5 mm x 2.5 mm, 0.4 mm)                                                                                                                                                                                               |                                |                                | 28                               |                                  |                                  |                                  |                                  |  |
| 49-ball WLCS<br>(3.2 mm x 3.2                                                                                                                                                                                                                         | P <sup>1</sup><br>mm, 0.4 mm)  |                                |                                  | 38                               |                                  |                                  |                                  |  |
| 81-ball WLCSP <sup>1</sup><br>(3.8 mm x 3.8 mm, 0.4 mm)                                                                                                                                                                                               |                                |                                |                                  |                                  | 63                               |                                  |                                  |  |
| 121-ball csfBGA <sup>1</sup><br>(6 mm x 6 mm, 0.5 mm)                                                                                                                                                                                                 |                                | 100                            | 100                              | 100                              | 100                              |                                  |                                  |  |
| 256-ball csfB<br>(9 mm x 9 mn                                                                                                                                                                                                                         | GA <sup>1</sup><br>n, 0.5 mm)  |                                | 206                              | 206                              | 206                              | 206                              | 206                              |  |
| 324-ball csfB<br>(10 mm x 10                                                                                                                                                                                                                          | GA <sup>1</sup><br>mm, 0.5 mm) |                                | 2                                | 268                              | 268                              | 281                              |                                  |  |
| 256-ball caBC<br>(14 mm x 14 i                                                                                                                                                                                                                        | àA²<br>mm, 0.8 mm)             |                                | 206                              | 206                              | 206                              | 206                              | 206                              |  |
| 324-ball caBC<br>(15 mm x 15 i                                                                                                                                                                                                                        | àA²<br>mm, 0.8 mm)             |                                |                                  | 279                              | 279                              | 279                              |                                  |  |
| 400-ball caB0<br>(17 mm x 17 i                                                                                                                                                                                                                        | àA²<br>mm, 0.8 mm)             |                                |                                  |                                  | 335                              | 335                              | 335                              |  |
| 484-ball caBC<br>(19 mm x 19                                                                                                                                                                                                                          | 3A²<br>mm, 0.8 mm)             |                                |                                  |                                  |                                  |                                  | 384                              |  |

1. Package is only available for E=1.2 V devices.

2. Package is only available for C=2.5 V/3.3 V devices.

## Introduction

MachXO3<sup>™</sup> device family is an Ultra-Low Density family that supports the most advanced programmable bridging and IO expansion. It has the breakthrough IO density and the lowest cost per IO. The device IO features have the integrated support for latest industry standard IO.

The MachXO3L/LF family of low power, instant-on, non-volatile PLDs has five devices with densities ranging from 640 to 9400 Look-Up Tables (LUTs). In addition to LUT-based, low-cost programmable logic these devices feature Embedded Block RAM (EBR), Distributed RAM, Phase Locked Loops (PLLs), pre-engineered source synchronous I/O support, advanced configuration support including dual-boot capability and hardened versions of commonly used functions such as SPI controller, I<sup>2</sup>C controller and timer/counter. MachXO3LF devices also support User Flash Memory (UFM). These features allow these devices to be used in low cost, high volume consumer and system applications.

The MachXO3L/LF devices are designed on a 65nm non-volatile low power process. The device architecture has several features such as programmable low swing differential I/Os and the ability to turn off I/O banks, on-chip PLLs



## MachXO3 Family Data Sheet Architecture

#### February 2017

Advance Data Sheet DS1047

### **Architecture Overview**

The MachXO3L/LF family architecture contains an array of logic blocks surrounded by Programmable I/O (PIO). All logic density devices in this family have sysCLOCK<sup>™</sup> PLLs and blocks of sysMEM Embedded Block RAM (EBRs). Figure 2-1 and Figure 2-2 show the block diagrams of the various family members.





Notes:

MachXO3L/LF-640 is similar to MachXO3L/LF-1300. MachXO3L/LF-640 has a lower LUT count.

MachXO3L devices have NVCM, MachXO3LF devices have Flash.

© 2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



This phase shift can be either programmed during configuration or can be adjusted dynamically. In dynamic mode, the PLL may lose lock after a phase adjustment on the output used as the feedback source and not relock until the  $t_{I,OCK}$  parameter has been satisfied.

The MachXO3L/LF also has a feature that allows the user to select between two different reference clock sources dynamically. This feature is implemented using the PLLREFCS primitive. The timing parameters for the PLL are shown in the sysCLOCK PLL Timing table.

The MachXO3L/LF PLL contains a WISHBONE port feature that allows the PLL settings, including divider values, to be dynamically changed from the user logic. When using this feature the EFB block must also be instantiated in the design to allow access to the WISHBONE ports. Similar to the dynamic phase adjustment, when PLL settings are updated through the WISHBONE port the PLL may lose lock and not relock until the t<sub>LOCK</sub> parameter has been satisfied. The timing parameters for the PLL are shown in the sysCLOCK PLL Timing table.

For more details on the PLL and the WISHBONE interface, see TN1282, MachXO3 sysCLOCK PLL Design and Usage Guide.



#### Figure 2-7. PLL Diagram

Table 2-4 provides signal descriptions of the PLL block.

| Table 2-4 | . PLL | Signal | Descriptions |
|-----------|-------|--------|--------------|
|-----------|-------|--------|--------------|

| Port Name     | I/O | Description                                                       |
|---------------|-----|-------------------------------------------------------------------|
| CLKI          | Ι   | Input clock to PLL                                                |
| CLKFB         | I   | Feedback clock                                                    |
| PHASESEL[1:0] | Ι   | Select which output is affected by Dynamic Phase adjustment ports |
| PHASEDIR      | I   | Dynamic Phase adjustment direction                                |
| PHASESTEP     | Ι   | Dynamic Phase step – toggle shifts VCO phase adjust by one step.  |



If an EBR is pre-loaded during configuration, the GSR input must be disabled or the release of the GSR during device wake up must occur before the release of the device I/Os becoming active.

These instructions apply to all EBR RAM, ROM and FIFO implementations. For the EBR FIFO mode, the GSR signal is always enabled and the WE and RE signals act like the clock enable signals in Figure 2-10. The reset timing rules apply to the RPReset input versus the RE input and the RST input versus the WE and RE inputs. Both RST and RPReset are always asynchronous EBR inputs. For more details refer to TN1290, Memory Usage Guide for MachXO3 Devices.

Note that there are no reset restrictions if the EBR synchronous reset is used and the EBR GSR input is disabled.

## Programmable I/O Cells (PIC)

The programmable logic associated with an I/O is called a PIO. The individual PIO are connected to their respective sysIO buffers and pads. On the MachXO3L/LF devices, the PIO cells are assembled into groups of four PIO cells called a Programmable I/O Cell or PIC. The PICs are placed on all four sides of the device.

On all the MachXO3L/LF devices, two adjacent PIOs can be combined to provide a complementary output driver pair.

All PIO pairs can implement differential receivers. Half of the PIO pairs on the top edge of these devices can be configured as true LVDS transmit pairs. The PIO pairs on the bottom edge of these devices have on-chip differential termination and also provide PCI support.



#### Figure 2-13. Input Gearbox



More information on the input gearbox is available in TN1281, Implementing High-Speed Interfaces with MachXO3 Devices.



### sysIO Buffer

Each I/O is associated with a flexible buffer referred to as a sysIO buffer. These buffers are arranged around the periphery of the device in groups referred to as banks. The sysIO buffers allow users to implement a wide variety of standards that are found in today's systems including LVCMOS, TTL, PCI, LVDS, BLVDS, MLVDS and LVPECL.

Each bank is capable of supporting multiple I/O standards. In the MachXO3L/LF devices, single-ended output buffers, ratioed input buffers (LVTTL, LVCMOS and PCI), differential (LVDS) input buffers are powered using I/O supply voltage ( $V_{CCIO}$ ). Each sysIO bank has its own  $V_{CCIO}$ .

MachXO3L/LF devices contain three types of sysIO buffer pairs.

#### 1. Left and Right sysIO Buffer Pairs

The sysIO buffer pairs in the left and right banks of the device consist of two single-ended output drivers and two single-ended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the left and right of the devices also have differential input buffers.

#### 2. Bottom sysIO Buffer Pairs

The sysIO buffer pairs in the bottom bank of the device consist of two single-ended output drivers and two single-ended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the bottom also have differential input buffers. Only the I/Os on the bottom banks have programmable PCI clamps and differential input termination. The PCI clamp is enabled after  $V_{CC}$  and  $V_{CCIO}$  are at valid operating levels and the device has been configured.

#### 3. Top sysIO Buffer Pairs

The sysIO buffer pairs in the top bank of the device consist of two single-ended output drivers and two singleended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the top also have differential I/O buffers. Half of the sysIO buffer pairs on the top edge have true differential outputs. The sysIO buffer pair comprising of the A and B PIOs in every PIC on the top edge have a differential output driver.

#### Typical I/O Behavior During Power-up

The internal power-on-reset (POR) signal is deactivated when  $V_{CC}$  and  $V_{CCIO0}$  have reached  $V_{PORUP}$  level defined in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. After the POR signal is deactivated, the FPGA core logic becomes active. It is the user's responsibility to ensure that all  $V_{CCIO}$  banks are active with valid input logic levels to properly control the output logic states of all the I/O banks that are critical to the application. The default configuration of the I/O pins in a blank device is tri-state with a weak pulldown to GND (some pins such as PROGRAMN and the JTAG pins have weak pull-up to  $V_{CCIO}$  as the default functionality). The I/O pins will maintain the blank configuration until  $V_{CC}$  and  $V_{CCIO}$  (for I/O banks containing configuration I/Os) have reached  $V_{PORUP}$  levels at which time the I/Os will take on the user-configured settings only after a proper download/configuration.

There are various ways a user can ensure that there are no spurious signals on critical outputs as the device powers up. These are discussed in more detail in TN1280, MachXO3 sysIO Usage Guide.

#### **Supported Standards**

The MachXO3L/LF sysIO buffer supports both single-ended and differential standards. Single-ended standards can be further subdivided into LVCMOS, LVTTL, and PCI. The buffer supports the LVTTL, PCI, LVCMOS 1.2 V, 1.5 V, 1.8 V, 2.5 V, and 3.3 V standards. In the LVCMOS and LVTTL modes, the buffer has individually configurable options for drive strength, bus maintenance (weak pull-up, weak pull-down, bus-keeper latch or none) and open drain. BLVDS, MLVDS and LVPECL output emulation is supported on all devices. The MachXO3L/LF devices support on-chip LVDS output buffers on approximately 50% of the I/Os on the top bank. Differential receivers for LVDS, BLVDS, MLVDS and LVPECL are supported on all banks of MachXO3L/LF devices. PCI support is provided in the bottom bank of the MachXO3L/LF devices. Table 2-11 summarizes the I/O characteristics of the MachXO3L/LF PLDs.



Table 2-11 shows the I/O standards (together with their supply and reference voltages) supported by the MachXO3L/LF devices. For further information on utilizing the sysIO buffer to support a variety of standards please see TN1280, MachXO3 sysIO Usage Guide.

#### Table 2-11. Supported Input Standards

|                            | VCCIO (Typ.) |       |       |       |       |  |
|----------------------------|--------------|-------|-------|-------|-------|--|
| Input Standard             | 3.3 V        | 2.5 V | 1.8 V | 1.5 V | 1.2 V |  |
| Single-Ended Interfaces    |              |       |       |       |       |  |
| LVTTL                      | Yes          |       |       |       |       |  |
| LVCMOS33                   | Yes          |       |       |       |       |  |
| LVCMOS25                   |              | Yes   |       |       |       |  |
| LVCMOS18                   |              |       | Yes   |       |       |  |
| LVCMOS15                   |              |       |       | Yes   |       |  |
| LVCMOS12                   |              |       |       |       | Yes   |  |
| PCI                        | Yes          |       |       |       |       |  |
| Differential Interfaces    |              |       |       |       |       |  |
| LVDS                       | Yes          | Yes   |       |       |       |  |
| BLVDS, MLVDS, LVPECL, RSDS | Yes          | Yes   |       |       |       |  |
| MIPI <sup>1</sup>          | Yes          | Yes   |       |       |       |  |
| LVTTLD                     | Yes          |       |       |       |       |  |
| LVCMOS33D                  | Yes          |       |       |       |       |  |
| LVCMOS25D                  |              | Yes   |       |       |       |  |
| LVCMOS18D                  |              |       | Yes   |       |       |  |

1. These interfaces can be emulated with external resistors in all devices.



There are some limitations on the use of the hardened user SPI. These are defined in the following technical notes:

- TN1087, Minimizing System Interruption During Configuration Using TransFR Technology (Appendix B)
- TN1293, Using Hardened Control Functions in MachXO3 Devices

#### Figure 2-19. SPI Core Block Diagram



Table 2-15 describes the signals interfacing with the SPI cores.

Table 2-15. SPI Core Signal Description

| Signal Name | I/O | Master/Slave | Description                                                                                                                                                                               |
|-------------|-----|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| spi_csn[0]  | 0   | Master       | SPI master chip-select output                                                                                                                                                             |
| spi_csn[17] | 0   | Master       | Additional SPI chip-select outputs (total up to eight slaves)                                                                                                                             |
| spi_scsn    | I   | Slave        | SPI slave chip-select input                                                                                                                                                               |
| spi_irq     | 0   | Master/Slave | Interrupt request                                                                                                                                                                         |
| spi_clk     | I/O | Master/Slave | SPI clock. Output in master mode. Input in slave mode.                                                                                                                                    |
| spi_miso    | I/O | Master/Slave | SPI data. Input in master mode. Output in slave mode.                                                                                                                                     |
| spi_mosi    | I/O | Master/Slave | SPI data. Output in master mode. Input in slave mode.                                                                                                                                     |
| sn          | I   | Slave        | Configuration Slave Chip Select (active low), dedicated for selecting the Con-<br>figuration Logic.                                                                                       |
| cfg_stdby   | 0   | Master/Slave | Stand-by signal – To be connected only to the power module of the MachXO3L/LF device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, SPI Tab. |
| cfg_wake    | 0   | Master/Slave | Wake-up signal – To be connected only to the power module of the MachXO3L/LF device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, SPI Tab.  |



#### Table 2-17. MachXO3L/LF Power Saving Features Description

| Device Subsystem                               | Feature Description                                                                                                                                                                                                                                                                                                                          |
|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bandgap                                        | The bandgap can be turned off in standby mode. When the Bandgap is turned off, analog circuitry such as the POR, PLLs, on-chip oscillator, and differential I/O buffers are also turned off. Bandgap can only be turned off for 1.2 V devices.                                                                                               |
| Power-On-Reset (POR)                           | The POR can be turned off in standby mode. This monitors VCC levels. In the event of unsafe $V_{CC}$ drops, this circuit reconfigures the device. When the POR circuitry is turned off, limited power detector circuitry is still active. This option is only recommended for applications in which the power supply rails are reliable.     |
| On-Chip Oscillator                             | The on-chip oscillator has two power saving features. It may be switched off if it is not needed in your design. It can also be turned off in Standby mode.                                                                                                                                                                                  |
| PLL                                            | Similar to the on-chip oscillator, the PLL also has two power saving features. It can be statically switched off if it is not needed in a design. It can also be turned off in Standby mode. The PLL will wait until all output clocks from the PLL are driven low before powering off.                                                      |
| I/O Bank Controller                            | Differential I/O buffers (used to implement standards such as LVDS) consume more than ratioed single-ended I/Os such as LVCMOS and LVTTL. The I/O bank controller allows the user to turn these I/Os off dynamically on a per bank selection.                                                                                                |
| Dynamic Clock Enable for Primary<br>Clock Nets | Each primary clock net can be dynamically disabled to save power.                                                                                                                                                                                                                                                                            |
| Power Guard                                    | Power Guard is a feature implemented in input buffers. This feature allows users to switch off the input buffer when it is not needed. This feature can be used in both clock and data paths. Its biggest impact is that in the standby mode it can be used to switch off clock inputs that are distributed using general routing resources. |

For more details on the standby mode refer to TN1289, Power Estimation and Management for MachXO3 Devices.

### Power On Reset

MachXO3L/LF devices have power-on reset circuitry to monitor  $V_{CCINT}$  and  $V_{CCIO}$  voltage levels during power-up and operation. At power-up, the POR circuitry monitors  $V_{CCINT}$  and  $V_{CCIO}$  (controls configuration) voltage levels. It then triggers download from the on-chip configuration NVCM/Flash memory after reaching the  $V_{PORUP}$  level specified in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. For "E" devices without voltage regulators,  $V_{CCINT}$  is the same as the  $V_{CC}$  supply voltage. For "C" devices with voltage regulators,  $V_{CCINT}$  is regulated from the  $V_{CC}$  supply voltage. From this voltage reference, the time taken for configuration and entry into user mode is specified as NVCM/Flash Download Time ( $t_{REFRESH}$ ) in the DC and Switching Characteristics section of this data sheet. Hefore and during configuration, the I/Os are held in tri-state. I/Os are released to user functionality once the device has finished configuration. Note that for "C" devices, a separate POR circuit monitors external  $V_{CC}$  voltage in addition to the POR circuit that monitors the internal post-regulated power supply voltage level.

Once the device enters into user mode, the POR circuitry can optionally continue to monitor  $V_{CCINT}$  levels. If  $V_{CCINT}$  drops below  $V_{PORDNBG}$  level (with the bandgap circuitry switched on) or below  $V_{PORDNSRAM}$  level (with the bandgap circuitry switched off to conserve power) device functionality cannot be guaranteed. In such a situation the POR issues a reset and begins monitoring the  $V_{CCINT}$  and  $V_{CCIO}$  voltage levels.  $V_{PORDNBG}$  and  $V_{PORDNSRAM}$  are both specified in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet.

Note that once an "E" device enters user mode, users can switch off the bandgap to conserve power. When the bandgap circuitry is switched off, the POR circuitry also shuts down. The device is designed such that a mini-mal, low power POR circuit is still operational (this corresponds to the  $V_{PORDNSRAM}$  reset point described in the paragraph above). However this circuit is not as accurate as the one that operates when the bandgap is switched on. The low power POR circuit emulates an SRAM cell and is biased to trip before the vast majority of SRAM cells flip. If users are concerned about the  $V_{CC}$  supply dropping below  $V_{CC}$  (min) they should not shut down the bandgap or POR circuit.



## Typical Building Block Function Performance – C/E Devices<sup>1</sup>

#### Pin-to-Pin Performance (LVCMOS25 12 mA Drive)

| Function        | –6 Timing | Units |
|-----------------|-----------|-------|
| Basic Functions |           |       |
| 16-bit decoder  | 8.9       | ns    |
| 4:1 MUX         | 7.5       | ns    |
| 16:1 MUX        | 8.3       | ns    |

#### **Register-to-Register Performance**

| Function                                                                     | –6 Timing | Units |
|------------------------------------------------------------------------------|-----------|-------|
| Basic Functions                                                              |           |       |
| 16:1 MUX                                                                     | 412       | MHz   |
| 16-bit adder                                                                 | 297       | MHz   |
| 16-bit counter                                                               | 324       | MHz   |
| 64-bit counter                                                               | 161       | MHz   |
| Embedded Memory Functions                                                    |           |       |
| 1024x9 True-Dual Port RAM<br>(Write Through or Normal, EBR output registers) | 183       | MHz   |
| Distributed Memory Functions                                                 |           |       |
| 16x4 Pseudo-Dual Port RAM (one PFU)                                          | 500       | MHz   |

 The above timing numbers are generated using the Diamond design tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the Diamond software.

## **Derating Logic Timing**

Logic timing provided in the following sections of the data sheet and the Lattice design tools are worst case numbers in the operating range. Actual delays may be much faster. Lattice design tools can provide logic timing numbers at a particular temperature and voltage.



## MachXO3L/LF External Switching Characteristics – C/E Devices<sup>1, 2, 3, 4, 5, 6, 10</sup>

|                                    | -6                                            |                         |       |      |       | -5   |       |
|------------------------------------|-----------------------------------------------|-------------------------|-------|------|-------|------|-------|
| Parameter                          | Description                                   | Device                  | Min.  | Max. | Min.  | Max. | Units |
| Clocks                             |                                               |                         |       |      |       |      |       |
| Primary Clo                        | cks                                           |                         |       |      |       |      | -     |
| f <sub>MAX_PRI</sub> <sup>7</sup>  | Frequency for Primary Clock Tree              | All MachXO3L/LF devices | _     | 388  | _     | 323  | MHz   |
| t <sub>W_PRI</sub>                 | Clock Pulse Width for Primary Clock           | All MachXO3L/LF devices | 0.5   |      | 0.6   |      | ns    |
|                                    |                                               | MachXO3L/LF-1300        |       | 867  | _     | 897  | ps    |
|                                    |                                               | MachXO3L/LF-2100        |       | 867  |       | 897  | ps    |
| t <sub>SKEW_PRI</sub>              | Primary Clock Skew Within a Device            | MachXO3L/LF-4300        | _     | 865  | _     | 892  | ps    |
|                                    |                                               | MachXO3L/LF-6900        | _     | 902  | _     | 942  | ps    |
|                                    |                                               | MachXO3L/LF-9400        | _     | 908  | _     | 950  | ps    |
| Edge Clock                         |                                               |                         |       |      |       |      |       |
| f <sub>MAX_EDGE</sub> <sup>7</sup> | Frequency for Edge Clock                      | MachXO3L/LF             |       | 400  | _     | 333  | MHz   |
| Pin-LUT-Pin                        | Propagation Delay                             |                         |       |      |       |      |       |
| t <sub>PD</sub>                    | Best case propagation delay through one LUT-4 | All MachXO3L/LF devices |       | 6.72 |       | 6.96 | ns    |
| General I/O                        | Pin Parameters (Using Primary Clock with      | out PLL)                |       |      |       |      |       |
|                                    |                                               | MachXO3L/LF-1300        | —     | 7.46 | —     | 7.66 | ns    |
|                                    |                                               | MachXO3L/LF-2100        | _     | 7.46 | _     | 7.66 | ns    |
| t <sub>CO</sub>                    | Clock to Output - PIO Output Register         | MachXO3L/LF-4300        | _     | 7.51 |       | 7.71 | ns    |
| t <sub>co</sub>                    |                                               | MachXO3L/LF-6900        | _     | 7.54 |       | 7.75 | ns    |
|                                    |                                               | MachXO3L/LF-9400        | _     | 7.53 |       | 7.83 | ns    |
|                                    |                                               | MachXO3L/LF-1300        | -0.20 | _    | -0.20 |      | ns    |
|                                    |                                               | MachXO3L/LF-2100        | -0.20 | _    | -0.20 |      | ns    |
| t <sub>SU</sub>                    | Clock to Data Setup - PIO Input Register      | MachXO3L/LF-4300        | -0.23 | _    | -0.23 |      | ns    |
|                                    |                                               | MachXO3L/LF-6900        | -0.23 |      | -0.23 |      | ns    |
|                                    |                                               | MachXO3L/LF-9400        | -0.24 |      | -0.24 |      | ns    |
|                                    |                                               | MachXO3L/LF-1300        | 1.89  |      | 2.13  |      | ns    |
|                                    |                                               | MachXO3L/LF-2100        | 1.89  | _    | 2.13  |      | ns    |
| t <sub>H</sub>                     | Clock to Data Hold - PIO Input Register       | MachXO3L/LF-4300        | 1.94  | _    | 2.18  |      | ns    |
|                                    |                                               | MachXO3L/LF-6900        | 1.98  | _    | 2.23  |      | ns    |
|                                    |                                               | MachXO3L/LF-9400        | 1.99  | _    | 2.24  |      | ns    |
|                                    |                                               | MachXO3L/LF-1300        | 1.61  | _    | 1.76  |      | ns    |
|                                    |                                               | MachXO3L/LF-2100        | 1.61  | _    | 1.76  |      | ns    |
| t <sub>SU DEL</sub>                | Clock to Data Setup - PIO Input Register      | MachXO3L/LF-4300        | 1.66  | _    | 1.81  |      | ns    |
|                                    | with Data input Delay                         | MachXO3L/LF-6900        | 1.53  | _    | 1.67  |      | ns    |
|                                    |                                               | MachXO3L/LF-9400        | 1.65  | _    | 1.80  |      | ns    |
|                                    |                                               | MachXO3L/LF-1300        | -0.23 | _    | -0.23 |      | ns    |
|                                    |                                               | MachXO3L/LF-2100        | -0.23 | —    | -0.23 | _    | ns    |
| <sup>t</sup> H DEL                 | Clock to Data Hold - PIO Input Register with  | MachXO3L/LF-4300        | -0.25 | _    | -0.25 | _    | ns    |
|                                    | Input Data Delay                              | MachXO3L/LF-6900        | -0.21 | _    | -0.21 | _    | ns    |
|                                    |                                               | MachXO3L/LF-9400        | -0.24 | _    | -0.24 | _    | ns    |
| f <sub>MAX_IO</sub>                | Clock Frequency of I/O and PFU Register       | All MachXO3L/LF devices | —     | 388  | —     | 323  | MHz   |

#### Over Recommended Operating Conditions



### DC and Switching Characteristics MachXO3 Family Data Sheet

| Parameter         Description         Device         Min.         Max.         Min.         Max.         L           General I/O Pin Parameters (Using Edge Clock without PLL)                                                                                                                                                                                                                                                                                                                                                              |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| General I/O Pin Parameters (Using Edge Clock without PLL)           t <sub>COE</sub> MachXO3L/LF-1300         -         7.53         -         7.76           MachXO3L/LF-2100         -         7.53         -         7.76           MachXO3L/LF-2100         -         7.45         -         7.68           MachXO3L/LF-6900         -         7.53         -         7.76           MachXO3L/LF-9400         -         8.93         -         9.35           MachXO3L/LF-1300         -0.19         -         -         0.19         - |
| MachXO3L/LF-1300         -         7.53         -         7.76           t <sub>COE</sub> Clock to Output - PIO Output Register         MachXO3L/LF-2100         -         7.53         -         7.76           MachXO3L/LF-2100         -         7.45         -         7.68           MachXO3L/LF-6900         -         7.53         -         7.76           MachXO3L/LF-9400         -         8.93         -         9.35           MachXO3L/LF-1300         -0.19         -         -         0.19         -                       |
| MachXO3L/LF-2100         —         7.53         —         7.76           Clock to Output - PIO Output Register         MachXO3L/LF-4300         —         7.45         —         7.68           MachXO3L/LF-6900         —         7.53         —         7.76           MachXO3L/LF-9400         —         8.93         —         9.35           MachXO3L/LF-1300         -0.19         —         -0.19         —                                                                                                                          |
| t <sub>COE</sub> Clock to Output - PIO Output Register         MachXO3L/LF-4300          7.45          7.68           MachXO3L/LF-6900          7.53          7.76           MachXO3L/LF-9400          8.93          9.35           MachXO3L/LF-1300         -0.19          -0.19                                                                                                                                                                                                                                                           |
| MachXO3L/LF-6900         —         7.53         —         7.76           MachXO3L/LF-9400         —         8.93         —         9.35           MachXO3L/LF-1300         -0.19         —         -0.19         —                                                                                                                                                                                                                                                                                                                          |
| MachXO3L/LF-9400         —         8.93         —         9.35           MachXO3L/LF-1300         -0.19         —         -0.19         —                                                                                                                                                                                                                                                                                                                                                                                                   |
| MachXO3L/LF-1300 -0.190.19 -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| MachXO3L/LF-2100 -0.190.19 -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| t <sub>SUE</sub> Clock to Data Setup - PIO Input Register MachXO3L/LF-4300 -0.160.16 -                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| MachXO3L/LF-6900 -0.190.19 -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| MachXO3L/LF-9400 -0.200.20 -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| MachXO3L/LF-1300 1.97 — 2.24 —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| MachXO3L/LF-2100 1.97 — 2.24 —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| t <sub>HE</sub> Clock to Data Hold - PIO Input Register MachXO3L/LF-4300 1.89 - 2.16 -                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| MachXO3L/LF-6900 1.97 — 2.24 —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| MachXO3L/LF-9400 1.98 — 2.25 —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| MachXO3L/LF-1300 1.56 — 1.69 —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| MachXO3L/LF-2100 1.56 — 1.69 —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| tsu DELE with Data laput Dalay                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| MachXO3L/LF-6900 1.66 — 1.81 —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| MachXO3L/LF-9400 1.71 — 1.85 —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| MachXO3L/LF-1300 -0.230.23 -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| MachXO3L/LF-2100 -0.230.23 -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| tH DELE Input Data Hold - PIO Input Register with MachXO3L/LF-4300 -0.340.34 -                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| MachXO3L/LF-6900 -0.290.29 -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| MachXO3L/LF-9400 -0.300.30 -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| General I/O Pin Parameters (Using Primary Clock with PLL)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| MachXO3L/LF-1300 — 5.98 — 6.01                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| MachXO3L/LF-2100 — 5.98 — 6.01                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| t <sub>COPL1</sub> Clock to Output - PIO Output Register MachXO3L/LF-4300 — 5.99 — 6.02                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| MachXO3L/LF-6900 — 6.02 — 6.06                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| MachXO3L/LF-9400 — 5.55 — 6.13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| MachXO3L/LF-1300 0.36 — 0.36 —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| MachXO3L/LF-2100 0.36 — 0.36 —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| t <sub>SUPU</sub> Clock to Data Setup - PIO Input Register MachXO3L/LF-4300 0.35 — 0.35 —                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| MachXO3L/LF-6900 0.34 — 0.34 —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| MachXO3L/LF-9400 0.33 — 0.33 —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| MachXO3L/LF-1300 0.42 — 0.49 —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| MachXO3L/LF-2100 0.42 — 0.49 —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| t <sub>HPL1</sub> Clock to Data Hold - PIO Input Register MachXO3L/LF-4300 0.43 - 0.50 -                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| MachXO3L/LF-6900 0.46 — 0.54 —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| MachXO3L/LF-9400 0.47 — 0.55 —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |



|                                  |                                                  |                               | _        | 6       | I _     | 5       |                      |
|----------------------------------|--------------------------------------------------|-------------------------------|----------|---------|---------|---------|----------------------|
| Parameter                        | Description                                      | Device                        | Min.     | Max.    | Min.    | Max.    | Units                |
| MIPI D-PHY                       | Inputs with Clock and Data Centered at F         | Pin Using PCLK Pin for Clo    | ck Input | -       |         |         | <u> </u>             |
| GDDRX4_R                         | K.ECLK.Centered <sup>10, 11, 12</sup>            |                               | 1        | 1       | 1       | 1       | T                    |
| t <sub>SU</sub> <sup>15</sup>    | Input Data Setup Before ECLK                     |                               | 0.200    |         | 0.200   | —       | UI                   |
| t <sub>HO</sub> <sup>15</sup>    | Input Data Hold After ECLK                       | All MachXO3L/LE               | 0.200    | —       | 0.200   | —       | UI                   |
| f <sub>DATA</sub> <sup>14</sup>  | MIPI D-PHY Input Data Speed                      | devices, bottom side only     |          | 900     | —       | 900     | Mbps                 |
| f <sub>DDRX4</sub> <sup>14</sup> | MIPI D-PHY ECLK Frequency                        |                               | —        | 450     | —       | 450     | MHz                  |
| f <sub>SCLK</sub> <sup>14</sup>  | SCLK Frequency                                   |                               | _        | 112.5   | -       | 112.5   | MHz                  |
| Generic DD                       | R Outputs with Clock and Data Aligned at         | Pin Using PCLK Pin for Clo    | ck Input | – GDDF  | RX1_TX. | SCLK.A  | ligned <sup>8</sup>  |
| t <sub>DIA</sub>                 | Output Data Invalid After CLK Output             |                               | —        | 0.520   | —       | 0.550   | ns                   |
| t <sub>DIB</sub>                 | Output Data Invalid Before CLK Output            | All MachXO3L/LF               |          | 0.520   | —       | 0.550   | ns                   |
| f <sub>DATA</sub>                | DDRX1 Output Data Speed                          | all sides                     |          | 300     | —       | 250     | Mbps                 |
| f <sub>DDRX1</sub>               | DDRX1 SCLK frequency                             |                               |          | 150     | —       | 125     | MHz                  |
| Generic DDF                      | Outputs with Clock and Data Centered at          | Pin Using PCLK Pin for Clo    | ck Input | – GDDR  | X1_TX.9 | SCLK.Ce | entered <sup>8</sup> |
| t <sub>DVB</sub>                 | Output Data Valid Before CLK Output              |                               | 1.210    |         | 1.510   | —       | ns                   |
| t <sub>DVA</sub>                 | Output Data Valid After CLK Output               | All MachXO3L/LF               | 1.210    |         | 1.510   | —       | ns                   |
| f <sub>DATA</sub>                | DDRX1 Output Data Speed                          | devices,<br>all sides         | _        | 300     | —       | 250     | Mbps                 |
| f <sub>DDRX1</sub>               | DDRX1 SCLK Frequency<br>(minimum limited by PLL) |                               | _        | 150     | _       | 125     | MHz                  |
| Generic DDF                      | X2 Outputs with Clock and Data Aligned a         | at Pin Using PCLK Pin for Clo | ock Inpu | t – GDD | RX2_TX  | ECLK.A  |                      |
| t <sub>DIA</sub>                 | Output Data Invalid After CLK Output             |                               | <u> </u> | 0.200   | —       | 0.215   | ns                   |
| t <sub>DIB</sub>                 | Output Data Invalid Before CLK Output            | _                             |          | 0.200   | _       | 0.215   | ns                   |
| f <sub>DATA</sub>                | DDRX2 Serial Output Data Speed                   | MachXO3L/LF devices,          |          | 664     | _       | 554     | Mbps                 |
| foogy2                           | DDRX2 ECLK frequency                             | top side only                 |          | 332     | _       | 277     | MHz                  |
| fsci k                           | SCLK Frequency                                   |                               |          | 166     | _       | 139     | MHz                  |
| Generic DD                       | RX2 Outputs with Clock and Data Center           | ed at Pin Using PCLK Pin fo   | or Clock | Input – |         |         |                      |
| GDDRX2_T                         | (.ECLK.Centered <sup>8, 9</sup>                  | 0                             |          | •       |         |         |                      |
| t <sub>DVB</sub>                 | Output Data Valid Before CLK Output              |                               | 0.535    | —       | 0.670   | —       | ns                   |
| t <sub>DVA</sub>                 | Output Data Valid After CLK Output               |                               | 0.535    | —       | 0.670   | —       | ns                   |
| f <sub>DATA</sub>                | DDRX2 Serial Output Data Speed                   | MachXO3L/LF devices,          |          | 664     | —       | 554     | Mbps                 |
| f <sub>DDRX2</sub>               | DDRX2 ECLK Frequency<br>(minimum limited by PLL) | top side only                 | _        | 332     | —       | 277     | MHz                  |
| f <sub>SCLK</sub>                | SCLK Frequency                                   |                               |          | 166     | —       | 139     | MHz                  |
| Generic DD<br>GDDRX4_TX          | RX4 Outputs with Clock and Data Aligned          | d at Pin Using PCLK Pin for   | Clock I  | nput –  |         |         |                      |
| t <sub>DIA</sub>                 | Output Data Invalid After CLK Output             |                               | _        | 0.200   | _       | 0.215   | ns                   |
| t <sub>DIB</sub>                 | Output Data Invalid Before CLK Output            | 7                             |          | 0.200   | _       | 0.215   | ns                   |
| f <sub>DATA</sub>                | DDRX4 Serial Output Data Speed                   | MachXO3L/LF devices,          | _        | 800     | _       | 630     | Mbps                 |
| f <sub>DDBX4</sub>               | DDRX4 ECLK Frequency                             |                               | <u> </u> | 400     | _       | 315     | MHz                  |
| fscik                            | SCLK Frequency                                   |                               | <u> </u> | 100     |         | 79      | MHz                  |



## sysCONFIG Port Timing Specifications

| Symbol               | Parameter             |                                                         | Min. | Max. | Units |
|----------------------|-----------------------|---------------------------------------------------------|------|------|-------|
| All Configuration Mo | odes                  |                                                         |      |      |       |
| t <sub>PRGM</sub>    | PROGRAMN low p        | ulse accept                                             | 55   | _    | ns    |
| t <sub>PRGMJ</sub>   | PROGRAMN low p        | ulse rejection                                          | _    | 25   | ns    |
| t <sub>INITL</sub>   | INITN low time        | LCMXO3L/LF-640/<br>LCMXO3L/LF-1300                      | —    | 55   | us    |
|                      |                       | LCMXO3L/LF-1300<br>256-Ball Package/<br>LCMXO3L/LF-2100 | _    | 70   | us    |
|                      |                       | LCMXO3L/LF-2100<br>324-Ball Package/<br>LCMXO3-4300     | _    | 105  | us    |
|                      |                       | LCMXO3L/LF-4300<br>400-Ball Package/<br>LCMXO3-6900     | _    | 130  | us    |
|                      |                       | LCMXO3L/LF-9400C                                        | _    | 175  | us    |
| t <sub>DPPINIT</sub> | PROGRAMN low to       | INITN low                                               | _    | 150  | ns    |
| t <sub>DPPDONE</sub> | PROGRAMN low to       | DONE low                                                | _    | 150  | ns    |
| t <sub>IODISS</sub>  | PROGRAMN low to       | o I/O disable                                           | _    | 120  | ns    |
| Slave SPI            |                       |                                                         |      |      |       |
| f <sub>MAX</sub>     | CCLK clock frequer    | ncy                                                     |      | 66   | MHz   |
| t <sub>CCLKH</sub>   | CCLK clock pulse v    | vidth high                                              | 7.5  | —    | ns    |
| t <sub>CCLKL</sub>   | CCLK clock pulse v    | CCLK clock pulse width low                              |      |      | ns    |
| t <sub>STSU</sub>    | CCLK setup time       |                                                         | 2    | _    | ns    |
| t <sub>STH</sub>     | CCLK hold time        |                                                         | 0    | _    | ns    |
| t <sub>STCO</sub>    | CCLK falling edge t   | to valid output                                         | —    | 10   | ns    |
| t <sub>STOZ</sub>    | CCLK falling edge t   | to valid disable                                        | _    | 10   | ns    |
| t <sub>STOV</sub>    | CCLK falling edge t   | to valid enable                                         | _    | 10   | ns    |
| t <sub>SCS</sub>     | Chip select high tim  | ne                                                      | 25   | —    | ns    |
| t <sub>SCSS</sub>    | Chip select setup ti  | me                                                      | 3    | —    | ns    |
| t <sub>SCSH</sub>    | Chip select hold tim  | ne                                                      | 3    | _    | ns    |
| Master SPI           |                       |                                                         |      | •    |       |
| f <sub>MAX</sub>     | MCLK clock freque     | ncy                                                     | —    | 133  | MHz   |
| t <sub>MCLKH</sub>   | MCLK clock pulse v    | width high                                              | 3.75 | —    | ns    |
| t <sub>MCLKL</sub>   | MCLK clock pulse v    | width low                                               | 3.75 | —    | ns    |
| t <sub>STSU</sub>    | MCLK setup time       |                                                         | 5    | —    | ns    |
| t <sub>STH</sub>     | MCLK hold time        |                                                         | 1    | —    | ns    |
| t <sub>CSSPI</sub>   | INITN high to chip s  | select low                                              | 100  | 200  | ns    |
| t <sub>MCI K</sub>   | INITN high to first N | /ICLK edge                                              | 0.75 | 1    | us    |



## Signal Descriptions (Cont.)

| Signal Name                                              | I/O | Descriptions                                                                                                                                                 |  |  |  |  |  |
|----------------------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Configuration (Dual function pins used during sysCONFIG) |     |                                                                                                                                                              |  |  |  |  |  |
| PROGRAMN                                                 | I   | Initiates configuration sequence when asserted low. This pin always has an active pull-up.                                                                   |  |  |  |  |  |
| INITN                                                    | I/O | Open Drain pin. Indicates the FPGA is ready to be configured. During configuration, a pull-up is enabled.                                                    |  |  |  |  |  |
| DONE                                                     | I/O | Open Drain pin. Indicates that the configuration sequence is complete, and the start-up sequence is in progress.                                             |  |  |  |  |  |
| MCLK/CCLK                                                | I/O | Input Configuration Clock for configuring an FPGA in Slave SPI mode. Output Configuration Clock for configuring an FPGA in SPI and SPIm configuration modes. |  |  |  |  |  |
| SN                                                       | I   | Slave SPI active low chip select input.                                                                                                                      |  |  |  |  |  |
| CSSPIN                                                   | I/O | Master SPI active low chip select output.                                                                                                                    |  |  |  |  |  |
| SI/SPISI                                                 | I/O | Slave SPI serial data input and master SPI serial data output.                                                                                               |  |  |  |  |  |
| SO/SPISO                                                 | I/O | Slave SPI serial data output and master SPI serial data input.                                                                                               |  |  |  |  |  |
| SCL                                                      | I/O | Slave I <sup>2</sup> C clock input and master I <sup>2</sup> C clock output.                                                                                 |  |  |  |  |  |
| SDA                                                      | I/O | Slave I <sup>2</sup> C data input and master I <sup>2</sup> C data output.                                                                                   |  |  |  |  |  |



|                                                        | MachXO3L/LF-2100 |           |           |           |          |          |
|--------------------------------------------------------|------------------|-----------|-----------|-----------|----------|----------|
|                                                        | WLCSP49          | CSFBGA121 | CSFBGA256 | CSFBGA324 | CABGA256 | CABGA324 |
| General Purpose IO per Bank                            |                  | •         | •         |           |          | •        |
| Bank 0                                                 | 19               | 24        | 50        | 71        | 50       | 71       |
| Bank 1                                                 | 0                | 26        | 52        | 62        | 52       | 68       |
| Bank 2                                                 | 13               | 26        | 52        | 72        | 52       | 72       |
| Bank 3                                                 | 0                | 7         | 16        | 22        | 16       | 24       |
| Bank 4                                                 | 0                | 7         | 16        | 14        | 16       | 16       |
| Bank 5                                                 | 6                | 10        | 20        | 27        | 20       | 28       |
| Total General Purpose Single Ended IO                  | 38               | 100       | 206       | 268       | 206      | 279      |
| Differential IO per Bank                               |                  |           |           |           |          |          |
| Bank 0                                                 | 10               | 12        | 25        | 36        | 25       | 36       |
| Bank 1                                                 | 0                | 13        | 26        | 30        | 26       | 34       |
| Bank 2                                                 | 6                | 13        | 26        | 36        | 26       | 36       |
| Bank 3                                                 | 0                | 3         | 8         | 10        | 8        | 12       |
| Bank 4                                                 | 0                | 3         | 8         | 6         | 8        | 8        |
| Bank 5                                                 | 3                | 5         | 10        | 13        | 10       | 14       |
| Total General Purpose Differential IO                  | 19               | 49        | 103       | 131       | 103      | 140      |
| Dual Function IO                                       | 25               | 33        | 33        | 37        | 33       | 37       |
| Number 7:1 or 8:1 Gearboxes                            |                  |           |           |           |          | •        |
| Number of 7:1 or 8:1 Output Gearbox Available (Bank 0) | 5                | 7         | 14        | 18        | 14       | 18       |
| Number of 7:1 or 8:1 Input Gearbox Available (Bank 2)  | 6                | 13        | 14        | 18        | 14       | 18       |
| High-speed Differential Outputs                        |                  |           |           |           |          | •        |
| Bank 0                                                 | 5                | 7         | 14        | 18        | 14       | 18       |
| VCCIO Pins                                             |                  | •         | •         |           |          | •        |
| Bank 0                                                 | 2                | 1         | 4         | 4         | 4        | 4        |
| Bank 1                                                 | 0                | 1         | 3         | 4         | 4        | 4        |
| Bank 2                                                 | 1                | 1         | 4         | 4         | 4        | 4        |
| Bank 3                                                 | 0                | 1         | 2         | 2         | 1        | 2        |
| Bank 4                                                 | 0                | 1         | 2         | 2         | 2        | 2        |
| Bank 5                                                 | 1                | 1         | 2         | 2         | 1        | 2        |
| VCC                                                    | 2                | 4         | 8         | 8         | 8        | 10       |
| GND                                                    | 4                | 10        | 24        | 16        | 24       | 16       |
| NC                                                     | 0                | 0         | 0         | 13        | 1        | 0        |
| Reserved for Configuration                             | 1                | 1         | 1         | 1         | 1        | 1        |
| Total Count of Bonded Pins                             | 49               | 121       | 256       | 324       | 256      | 324      |



# MachXO3LF Ultra Low Power Commercial and Industrial Grade Devices, Halogen Free (RoHS) Packaging

| Part Number           | LUTs   | Supply Voltage | Speed | Package             | Leads  | Temp. |
|-----------------------|--------|----------------|-------|---------------------|--------|-------|
| LCMXO3LF-640E-5MG121C | 640    | 1.2 V          | 5     | Halogen-Free csfBGA | 121    | COM   |
| LCMXO3LF-640E-6MG121C | 640    | 1.2 V          | 6     | Halogen-Free csfBGA | 121    | COM   |
| LCMXO3LF-640E-5MG1211 | 640    | 1.2 V          | 5     | Halogen-Free csfBGA | 121    | IND   |
| LCMXO3LF-640E-6MG121I | 640    | 1.2 V          | 6     | Halogen-Free csfBGA | 121    | IND   |
|                       |        |                |       |                     |        |       |
| Part Number           | l IITe | Supply Voltage | Sneed | Package             | abea I | Tomn  |

| Part Number                | LUTs | Supply Voltage | Speed | Package             | Leads | Temp. |
|----------------------------|------|----------------|-------|---------------------|-------|-------|
| LCMXO3LF-1300E-5UWG36CTR   | 1300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 36    | COM   |
| LCMXO3LF-1300E-5UWG36CTR50 | 1300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 36    | COM   |
| LCMXO3LF-1300E-5UWG36CTR1K | 1300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 36    | COM   |
| LCMXO3LF-1300E-5UWG36ITR   | 1300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 36    | IND   |
| LCMXO3LF-1300E-5UWG36ITR50 | 1300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 36    | IND   |
| LCMXO3LF-1300E-5UWG36ITR1K | 1300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 36    | IND   |
| LCMXO3LF-1300E-5MG121C     | 1300 | 1.2 V          | 5     | Halogen-Free csfBGA | 121   | COM   |
| LCMXO3LF-1300E-6MG121C     | 1300 | 1.2 V          | 6     | Halogen-Free csfBGA | 121   | COM   |
| LCMXO3LF-1300E-5MG121I     | 1300 | 1.2 V          | 5     | Halogen-Free csfBGA | 121   | IND   |
| LCMXO3LF-1300E-6MG121I     | 1300 | 1.2 V          | 6     | Halogen-Free csfBGA | 121   | IND   |
| LCMXO3LF-1300E-5MG256C     | 1300 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3LF-1300E-6MG256C     | 1300 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3LF-1300E-5MG256I     | 1300 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3LF-1300E-6MG256I     | 1300 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3LF-1300C-5BG256C     | 1300 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3LF-1300C-6BG256C     | 1300 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3LF-1300C-5BG256I     | 1300 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3LF-1300C-6BG256I     | 1300 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 256   | IND   |

| Part Number                | LUTs | Supply Voltage | Speed | Package             | Leads | Temp. |
|----------------------------|------|----------------|-------|---------------------|-------|-------|
| LCMXO3LF-2100E-5UWG49CTR   | 2100 | 1.2 V          | 5     | Halogen-Free WLCSP  | 49    | COM   |
| LCMXO3LF-2100E-5UWG49CTR50 | 2100 | 1.2 V          | 5     | Halogen-Free WLCSP  | 49    | COM   |
| LCMXO3LF-2100E-5UWG49CTR1K | 2100 | 1.2 V          | 5     | Halogen-Free WLCSP  | 49    | COM   |
| LCMXO3LF-2100E-5UWG49ITR   | 2100 | 1.2 V          | 5     | Halogen-Free WLCSP  | 49    | IND   |
| LCMXO3LF-2100E-5UWG49ITR50 | 2100 | 1.2 V          | 5     | Halogen-Free WLCSP  | 49    | IND   |
| LCMXO3LF-2100E-5UWG49ITR1K | 2100 | 1.2 V          | 5     | Halogen-Free WLCSP  | 49    | IND   |
| LCMXO3LF-2100E-5MG121C     | 2100 | 1.2 V          | 5     | Halogen-Free csfBGA | 121   | COM   |
| LCMXO3LF-2100E-6MG121C     | 2100 | 1.2 V          | 6     | Halogen-Free csfBGA | 121   | COM   |
| LCMXO3LF-2100E-5MG121I     | 2100 | 1.2 V          | 5     | Halogen-Free csfBGA | 121   | IND   |
| LCMXO3LF-2100E-6MG121I     | 2100 | 1.2 V          | 6     | Halogen-Free csfBGA | 121   | IND   |
| LCMXO3LF-2100E-5MG256C     | 2100 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3LF-2100E-6MG256C     | 2100 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3LF-2100E-5MG256I     | 2100 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3LF-2100E-6MG256I     | 2100 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3LF-2100E-5MG324C     | 2100 | 1.2 V          | 5     | Halogen-Free csfBGA | 324   | COM   |
| LCMXO3LF-2100E-6MG324C     | 2100 | 1.2 V          | 6     | Halogen-Free csfBGA | 324   | COM   |
| LCMXO3LF-2100E-5MG324I     | 2100 | 1.2 V          | 5     | Halogen-Free csfBGA | 324   | IND   |



| Part Number            | LUTs | Supply Voltage | Speed   | Package             | Leads | Temp. |
|------------------------|------|----------------|---------|---------------------|-------|-------|
| LCMXO3LF-6900E-5MG256C | 6900 | 1.2 V          | 5       | Halogen-Free csfBGA | 256   | СОМ   |
| LCMXO3LF-6900E-6MG256C | 6900 | 1.2 V          | 6       | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3LF-6900E-5MG256I | 6900 | 1.2 V          | 5       | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3LF-6900E-6MG256I | 6900 | 1.2 V          | 6       | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3LF-6900E-5MG324C | 6900 | 1.2 V          | 5       | Halogen-Free csfBGA | 324   | СОМ   |
| LCMXO3LF-6900E-6MG324C | 6900 | 1.2 V          | 6       | Halogen-Free csfBGA | 324   | СОМ   |
| LCMXO3LF-6900E-5MG324I | 6900 | 1.2 V          | 5       | Halogen-Free csfBGA | 324   | IND   |
| LCMXO3LF-6900E-6MG324I | 6900 | 1.2 V          | 6       | Halogen-Free csfBGA | 324   | IND   |
| LCMXO3LF-6900C-5BG256C | 6900 | 2.5 V / 3.3 V  | 5       | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3LF-6900C-6BG256C | 6900 | 2.5 V / 3.3 V  | 6       | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3LF-6900C-5BG256I | 6900 | 2.5 V / 3.3 V  | 5       | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3LF-6900C-6BG256I | 6900 | 2.5 V / 3.3 V  | 6       | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3LF-6900C-5BG324C | 6900 | 2.5 V / 3.3 V  | 5       | Halogen-Free caBGA  | 324   | COM   |
| LCMXO3LF-6900C-6BG324C | 6900 | 2.5 V / 3.3 V  | 6       | Halogen-Free caBGA  | 324   | COM   |
| LCMXO3LF-6900C-5BG324I | 6900 | 2.5 V / 3.3 V  | 5       | Halogen-Free caBGA  | 324   | IND   |
| LCMXO3LF-6900C-6BG324I | 6900 | 2.5 V / 3.3 V  | 6       | Halogen-Free caBGA  | 324   | IND   |
| LCMXO3LF-6900C-5BG400C | 6900 | 2.5 V / 3.3 V  | 5       | Halogen-Free caBGA  | 400   | COM   |
| LCMXO3LF-6900C-6BG400C | 6900 | 2.5 V / 3.3 V  | 6       | Halogen-Free caBGA  | 400   | COM   |
| LCMXO3LF-6900C-5BG400I | 6900 | 2.5 V / 3.3 V  | 5       | Halogen-Free caBGA  | 400   | IND   |
| LCMXO3LF-6900C-6BG400I | 6900 | 2.5 V / 3.3 V  | 6       | Halogen-Free caBGA  | 400   | IND   |
|                        | T    |                | <b></b> | 1                   | 1     | 1     |
| Part Number            | LUTs | Supply Voltage | Speed   | Package             | Leads | Temp. |
| LCMXO3LF-9400E-5MG256C | 9400 | 1.2 V          | 5       | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3LF-9400E-6MG256C | 9400 | 1.2 V          | 6       | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3LF-9400E-5MG256I | 9400 | 1.2 V          | 5       | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3LF-9400E-6MG256I | 9400 | 1.2 V          | 6       | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3LF-9400C-5BG256C | 9400 | 2.5 V/3.3 V    | 5       | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3LF-9400C-6BG256C | 9400 | 2.5 V/3.3 V    | 6       | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3LF-9400C-5BG256I | 9400 | 2.5 V/3.3 V    | 5       | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3LF-9400C-6BG256I | 9400 | 2.5 V/3.3 V    | 6       | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3LF-9400C-5BG400C | 9400 | 2.5 V/3.3 V    | 5       | Halogen-Free caBGA  | 400   | COM   |
| LCMXO3LF-9400C-6BG400C | 9400 | 2.5 V/3.3 V    | 6       | Halogen-Free caBGA  | 400   | COM   |
| LCMXO3LF-9400C-5BG400I | 9400 | 2.5 V/3.3 V    | 5       | Halogen-Free caBGA  | 400   | IND   |
| LCMXO3LF-9400C-6BG400I | 9400 | 2.5 V/3.3 V    | 6       | Halogen-Free caBGA  | 400   | IND   |
| LCMXO3LF-9400C-5BG484C | 9400 | 2.5 V/3.3 V    | 5       | Halogen-Free caBGA  | 484   | COM   |
| LCMXO3LF-9400C-6BG484C | 9400 | 2.5 V/3.3 V    | 6       | Halogen-Free caBGA  | 484   | COM   |
| LCMXO3LF-9400C-5BG484I | 9400 | 2.5 V/3.3 V    | 5       | Halogen-Free caBGA  | 484   | IND   |
| LCMXO3LF-9400C-6BG484I | 9400 | 2.5 V/3.3 V    | 6       | Halogen-Free caBGA  | 484   | IND   |



| Date       | Version | Section                             | Change Summary                                                                                                                                                                                                                                                                            |
|------------|---------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| April 2016 | 1.6     | Introduction                        | Updated Features section.<br>— Revised logic density range and IO to LUT ratio under Flexible Archi-<br>tecture.<br>— Revised 0.8 mm pitch information under Advanced Packaging.<br>— Added MachXO3L-9400/MachXO3LF-9400 information to Table 1-1,<br>MachXO3L/LF Family Selection Guide. |
|            |         |                                     | Updated Introduction section.<br>— Changed density from 6900 to 9400 LUTs.<br>— Changed caBGA packaging to 19 x 19 mm.                                                                                                                                                                    |
|            |         | Architecture                        | Updated Architecture Overview section.<br>— Changed statement to "All logic density devices in this family"<br>— Updated Figure 2-2 heading and notes.                                                                                                                                    |
|            |         |                                     | Updated sysCLOCK Phase Locked Loops (PLLs) section.<br>— Changed statement to "All MachXO3L/LF devices have one or more<br>sysCLOCK PLL."                                                                                                                                                 |
|            |         |                                     | Updated Programmable I/O Cells (PIC) section.<br>— Changed statement to "All PIO pairs can implement differential receivers."                                                                                                                                                             |
|            |         |                                     | Updated sysIO Buffer Banks section. Updated Figure 2-5 heading.                                                                                                                                                                                                                           |
|            |         |                                     | Updated Device Configuration section. Added Password and Soft Error Correction.                                                                                                                                                                                                           |
|            |         | DC and Switching<br>Characteristics | Updated Static Supply Current – C/E Devices section. Added LCMXO3L/<br>LF-9400C and LCMXO3L/LF-9400E devices.                                                                                                                                                                             |
|            |         |                                     | Updated Programming and Erase Supply Current – C/E Devices section.<br>— Added LCMXO3L/LF-9400C and LCMXO3L/LF-9400E devices.<br>— Changed LCMXO3L/LF-640E and LCMXO3L/LF-1300E Typ. values.                                                                                              |
|            |         |                                     | Updated MachXO3L/LF External Switching Characteristics – C/E<br>Devices section. Added MachXO3L/LF-9400 devices.                                                                                                                                                                          |
|            |         |                                     | Updated NVCM/Flash Download Time section. Added LCMXO3L/LF-<br>9400C device.                                                                                                                                                                                                              |
|            |         |                                     | Updated sysCONFIG Port Timing Specifications section.<br>— Added LCMXO3L/LF-9400C device.<br>— Changed t <sub>INITL</sub> units to from ns to us.<br>— Changed t <sub>DPPINIT</sub> and t <sub>DPPDONE</sub> Max. values are per PCN#03A-16.                                              |
|            |         | Pinout Information                  | Updated Pin Information Summary section. Added LCMXO3L/LF-9400C device.                                                                                                                                                                                                                   |
|            |         | Ordering Information                | Updated MachXO3 Part Number Description section.<br>— Added 9400 = 9400 LUTs.<br>— Added BG484 package.                                                                                                                                                                                   |
|            |         |                                     | Updated MachXO3L Ultra Low Power Commercial and Industrial Grade Devices, Halogen Free (RoHS) Packaging section. Added LCMXO3L-9400C part numbers.                                                                                                                                        |
|            |         |                                     | Updated MachXO3LF Ultra Low Power Commercial and Industrial Grade Devices, Halogen Free (RoHS) Packaging section. Added LCMXO3L-9400C part numbers.                                                                                                                                       |