# E · ) (Lattice Semiconductor Corporation - LCMXO3LF-6900E-6MG324C Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                                                   |
|--------------------------------|-----------------------------------------------------------------------------------|
| Product Status                 | Active                                                                            |
| Number of LABs/CLBs            | 858                                                                               |
| Number of Logic Elements/Cells | 6864                                                                              |
| Total RAM Bits                 | 245760                                                                            |
| Number of I/O                  | 281                                                                               |
| Number of Gates                | -                                                                                 |
| Voltage - Supply               | 1.14V ~ 1.26V                                                                     |
| Mounting Type                  | Surface Mount                                                                     |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                                   |
| Package / Case                 | 324-VFBGA                                                                         |
| Supplier Device Package        | 324-CSFBGA (10x10)                                                                |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo3lf-6900e-6mg324c |
|                                |                                                                                   |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# MachXO3 Family Data Sheet Introduction

#### January 2016

# **Features**

### Solutions

- Smallest footprint, lowest power, high data throughput bridging solutions for mobile applications
- Optimized footprint, logic density, IO count, IO performance devices for IO management and logic applications
- High IO/logic, lowest cost/IO, high IO devices for IO expansion applications

## ■ Flexible Architecture

- Logic Density ranging from 640 to 9.4K LUT4
- High IO to LUT ratio with up to 384 IO pins

## Advanced Packaging

- 0.4 mm pitch: 1K to 4K densities in very small footprint WLCSP (2.5 mm x 2.5 mm to 3.8 mm x 3.8 mm) with 28 to 63 IOs
- 0.5 mm pitch: 640 to 6.9K LUT densities in 6 mm x 6 mm to 10 mm x 10 mm BGA packages with up to 281 IOs
- 0.8 mm pitch: 1K to 9.4K densities with up to 384 IOs in BGA packages

# Pre-Engineered Source Synchronous I/O

- DDR registers in I/O cells
- Dedicated gearing logic
- 7:1 Gearing for Display I/Os
- Generic DDR, DDRx2, DDRx4

# High Performance, Flexible I/O Buffer

- Programmable sysIO<sup>™</sup> buffer supports wide range of interfaces:
  - LVCMOS 3.3/2.5/1.8/1.5/1.2
  - LVTTL
  - LVDS, Bus-LVDS, MLVDS, LVPECL
  - MIPI D-PHY Emulated
  - Schmitt trigger inputs, up to 0.5 V hysteresis
- Ideal for IO bridging applications
- I/Os support hot socketing
- On-chip differential termination
- Programmable pull-up or pull-down mode

# ■ Flexible On-Chip Clocking

- · Eight primary clocks
- Up to two edge clocks for high-speed I/O interfaces (top and bottom sides only)
- Up to two analog PLLs per device with fractional-n frequency synthesis
  - Wide input frequency range (7 MHz to 400 MHz)
- Non-volatile, Multi-time Programmable
  - Instant-on
    - Powers up in microseconds
    - · Optional dual boot with external SPI memory
    - Single-chip, secure solution
    - Programmable through JTAG, SPI or I<sup>2</sup>C
    - MachXO3L includes multi-time programmable NVCM
    - MachXO3LF infinitely reconfigurable Flash

       Supports background programming of non-volatile memory

## ■ TransFR Reconfiguration

In-field logic update while IO holds the system state

# Enhanced System Level Support

- On-chip hardened functions: SPI, I<sup>2</sup>C, timer/ counter
- On-chip oscillator with 5.5% accuracy
- Unique TraceID for system tracking
- Single power supply with extended operating range
- IEEE Standard 1149.1 boundary scan
- IEEE 1532 compliant in-system programming

#### Applications

- Consumer Electronics
- Compute and Storage
- Wireless Communications
- Industrial Control Systems
- Automotive System

### Low Cost Migration Path

- Migration from the Flash based MachXO3LF to the NVCM based MachXO3L
- · Pin compatible and equivalent timing

© 2016 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.

### Advance Data Sheet DS1047



## Figure 2-4. Slice Diagram



For Slices 0 and 1, memory control signals are generated from Slice 2 as follows:

- WCK is CLK
   WRE is from LSR
- DI[3:2] for Slice 1 and DI[1:0] for Slice 0 data from Slice 2
- WAD [A:D] is a 4-bit address from slice 2 LUT input

 Table 2-2. Slice Signal Descriptions

| Function | Туре             | Signal Names   | Description                                                          |
|----------|------------------|----------------|----------------------------------------------------------------------|
| Input    | Data signal      | A0, B0, C0, D0 | Inputs to LUT4                                                       |
| Input    | Data signal      | A1, B1, C1, D1 | Inputs to LUT4                                                       |
| Input    | Multi-purpose    | M0/M1          | Multi-purpose input                                                  |
| Input    | Control signal   | CE             | Clock enable                                                         |
| Input    | Control signal   | LSR            | Local set/reset                                                      |
| Input    | Control signal   | CLK            | System clock                                                         |
| Input    | Inter-PFU signal | FCIN           | Fast carry in <sup>1</sup>                                           |
| Output   | Data signals     | F0, F1         | LUT4 output register bypass signals                                  |
| Output   | Data signals     | Q0, Q1         | Register outputs                                                     |
| Output   | Data signals     | OFX0           | Output of a LUT5 MUX                                                 |
| Output   | Data signals     | OFX1           | Output of a LUT6, LUT7, LUT8 <sup>2</sup> MUX depending on the slice |
| Output   | Inter-PFU signal | FCO            | Fast carry out <sup>1</sup>                                          |

1. See Figure 2-3 for connection details.

2. Requires two PFUs.



# Modes of Operation

Each slice has up to four potential modes of operation: Logic, Ripple, RAM and ROM.

## Logic Mode

In this mode, the LUTs in each slice are configured as 4-input combinatorial lookup tables. A LUT4 can have 16 possible input combinations. Any four input logic functions can be generated by programming this lookup table. Since there are two LUT4s per slice, a LUT5 can be constructed within one slice. Larger look-up tables such as LUT6, LUT7 and LUT8 can be constructed by concatenating other slices. Note LUT8 requires more than four slices.

## **Ripple Mode**

Ripple mode supports the efficient implementation of small arithmetic functions. In Ripple mode, the following functions can be implemented by each slice:

- Addition 2-bit
- Subtraction 2-bit
- Add/subtract 2-bit using dynamic control
- Up counter 2-bit
- Down counter 2-bit
- Up/down counter with asynchronous clear
- Up/down counter with preload (sync)
- Ripple mode multiplier building block
- Multiplier support
- Comparator functions of A and B inputs
  - A greater-than-or-equal-to B
  - A not-equal-to B
  - A less-than-or-equal-to B

Ripple mode includes an optional configuration that performs arithmetic using fast carry chain methods. In this configuration (also referred to as CCU2 mode) two additional signals, Carry Generate and Carry Propagate, are generated on a per-slice basis to allow fast arithmetic functions to be constructed by concatenating slices.

# **RAM Mode**

In this mode, a 16x4-bit distributed single port RAM (SPR) can be constructed by using each LUT block in Slice 0 and Slice 1 as a 16x1-bit memory. Slice 2 is used to provide memory address and control signals.

MachXO3L/LF devices support distributed memory initialization.

The Lattice design tools support the creation of a variety of different size memories. Where appropriate, the software will construct these using distributed memory primitives that represent the capabilities of the PFU. Table 2-3 shows the number of slices required to implement different distributed RAM primitives. For more information about using RAM in MachXO3L/LF devices, please see TN1290, Memory Usage Guide for MachXO3 Devices.

### Table 2-3. Number of Slices Required For Implementing Distributed RAM

|                                                          | SPR 16x4 | PDPR 16x4 |  |  |  |  |
|----------------------------------------------------------|----------|-----------|--|--|--|--|
| Number of slices                                         | 3        | 3         |  |  |  |  |
| Note: SPB = Single Port BAM, PDPB = Pseudo Dual Port BAM |          |           |  |  |  |  |

ote: SPR = Single Port RAM, PDPR = Pseudo Dual



 Table 2-5. sysMEM Block Configurations

| Memory Mode      | Configurations                                               |
|------------------|--------------------------------------------------------------|
| Single Port      | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9             |
| True Dual Port   | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9             |
| Pseudo Dual Port | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9<br>512 x 18 |
| FIFO             | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9<br>512 x 18 |

#### Bus Size Matching

All of the multi-port memory modes support different widths on each of the ports. The RAM bits are mapped LSB word 0 to MSB word 0, LSB word 1 to MSB word 1, and so on. Although the word size and number of words for each port varies, this mapping scheme applies to each port.

#### **RAM Initialization and ROM Operation**

If desired, the contents of the RAM can be pre-loaded during device configuration. EBR initialization data can be loaded from the NVCM or Configuration Flash.

MachXO3LF EBR initialization data can also be loaded from the UFM. To maximize the number of UFM bits, initialize the EBRs used in your design to an all-zero pattern. Initializing to an all-zero pattern does not use up UFM bits. MachXO3LF devices have been designed such that multiple EBRs share the same initialization memory space if they are initialized to the same pattern.

By preloading the RAM block during the chip configuration cycle and disabling the write controls, the sysMEM block can also be utilized as a ROM.

#### Memory Cascading

Larger and deeper blocks of RAM can be created using EBR sysMEM Blocks. Typically, the Lattice design tools cascade memory transparently, based on specific design inputs.

#### Single, Dual, Pseudo-Dual Port and FIFO Modes

Figure 2-8 shows the five basic memory configurations and their input/output names. In all the sysMEM RAM modes, the input data and addresses for the ports are registered at the input of the memory array. The output data of the memory is optionally registered at the memory array output.



### Figure 2-8. sysMEM Memory Primitives





If an EBR is pre-loaded during configuration, the GSR input must be disabled or the release of the GSR during device wake up must occur before the release of the device I/Os becoming active.

These instructions apply to all EBR RAM, ROM and FIFO implementations. For the EBR FIFO mode, the GSR signal is always enabled and the WE and RE signals act like the clock enable signals in Figure 2-10. The reset timing rules apply to the RPReset input versus the RE input and the RST input versus the WE and RE inputs. Both RST and RPReset are always asynchronous EBR inputs. For more details refer to TN1290, Memory Usage Guide for MachXO3 Devices.

Note that there are no reset restrictions if the EBR synchronous reset is used and the EBR GSR input is disabled.

# Programmable I/O Cells (PIC)

The programmable logic associated with an I/O is called a PIO. The individual PIO are connected to their respective sysIO buffers and pads. On the MachXO3L/LF devices, the PIO cells are assembled into groups of four PIO cells called a Programmable I/O Cell or PIC. The PICs are placed on all four sides of the device.

On all the MachXO3L/LF devices, two adjacent PIOs can be combined to provide a complementary output driver pair.

All PIO pairs can implement differential receivers. Half of the PIO pairs on the top edge of these devices can be configured as true LVDS transmit pairs. The PIO pairs on the bottom edge of these devices have on-chip differential termination and also provide PCI support.



Figure 2-11. Group of Four Programmable I/O Cells





# Input Gearbox

Each PIC on the bottom edge has a built-in 1:8 input gearbox. Each of these input gearboxes may be programmed as a 1:7 de-serializer or as one IDDRX4 (1:8) gearbox or as two IDDRX2 (1:4) gearboxes. Table 2-9 shows the gearbox signals.

### Table 2-9. Input Gearbox Signal List

| Name      | I/O Type | Description                                                                                                                                                |
|-----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D         | Input    | High-speed data input after programmable delay in PIO A input register block                                                                               |
| ALIGNWD   | Input    | Data alignment signal from device core                                                                                                                     |
| SCLK      | Input    | Slow-speed system clock                                                                                                                                    |
| ECLK[1:0] | Input    | High-speed edge clock                                                                                                                                      |
| RST       | Input    | Reset                                                                                                                                                      |
| Q[7:0]    | Output   | Low-speed data to device core:<br>Video RX(1:7): Q[6:0]<br>GDDRX4(1:8): Q[7:0]<br>GDDRX2(1:4)(IOL-A): Q4, Q5, Q6, Q7<br>GDDRX2(1:4)(IOL-C): Q0, Q1, Q2, Q3 |

These gearboxes have three stage pipeline registers. The first stage registers sample the high-speed input data by the high-speed edge clock on its rising and falling edges. The second stage registers perform data alignment based on the control signals UPDATE and SEL0 from the control block. The third stage pipeline registers pass the data to the device core synchronized to the low-speed system clock. Figure 2-13 shows a block diagram of the input gearbox.



# Figure 2-13. Input Gearbox



More information on the input gearbox is available in TN1281, Implementing High-Speed Interfaces with MachXO3 Devices.



# Hot Socketing

The MachXO3L/LF devices have been carefully designed to ensure predictable behavior during power-up and power-down. Leakage into I/O pins is controlled to within specified limits. This allows for easy integration with the rest of the system. These capabilities make the MachXO3L/LF ideal for many multiple power supply and hot-swap applications.

# **On-chip Oscillator**

Every MachXO3L/LF device has an internal CMOS oscillator. The oscillator output can be routed as a clock to the clock tree or as a reference clock to the sysCLOCK PLL using general routing resources. The oscillator frequency can be divided by internal logic. There is a dedicated programming bit and a user input to enable/disable the oscillator. The oscillator frequency ranges from 2.08 MHz to 133 MHz. The software default value of the Master Clock (MCLK) is nominally 2.08 MHz. When a different MCLK is selected during the design process, the following sequence takes place:

- 1. Device powers up with a nominal MCLK frequency of 2.08 MHz.
- 2. During configuration, users select a different master clock frequency.
- 3. The MCLK frequency changes to the selected frequency once the clock configuration bits are received.
- 4. If the user does not select a master clock frequency, then the configuration bitstream defaults to the MCLK frequency of 2.08 MHz.

Table 2-13 lists all the available MCLK frequencies.

### Table 2-13. Available MCLK Frequencies

| MCLK (MHz, Nominal) | MCLK (MHz, Nominal) | MCLK (MHz, Nominal) |
|---------------------|---------------------|---------------------|
| 2.08 (default)      | 9.17                | 33.25               |
| 2.46                | 10.23               | 38                  |
| 3.17                | 13.3                | 44.33               |
| 4.29                | 14.78               | 53.2                |
| 5.54                | 20.46               | 66.5                |
| 7                   | 26.6                | 88.67               |
| 8.31                | 29.56               | 133                 |



# Hardened Timer/Counter

MachXO3L/LF devices provide a hard Timer/Counter IP core. This Timer/Counter is a general purpose, bi-directional, 16-bit timer/counter module with independent output compare units and PWM support. The Timer/Counter supports the following functions:

- Supports the following modes of operation:
  - Watchdog timer
  - Clear timer on compare match
  - Fast PWM
  - Phase and Frequency Correct PWM
- Programmable clock input source
- Programmable input clock prescaler
- One static interrupt output to routing
- One wake-up interrupt to on-chip standby mode controller.
- Three independent interrupt sources: overflow, output compare match, and input capture
- Auto reload
- Time-stamping support on the input capture unit
- Waveform generation on the output
- Glitch-free PWM waveform generation with variable PWM period
- Internal WISHBONE bus access to the control and status registers
- · Stand-alone mode with preloaded control registers and direct reset input

### Figure 2-20. Timer/Counter Block Diagram



Table 2-16. Timer/Counter Signal Description

| Port    | I/O | Description                                                                                                                                                                                                          |
|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| tc_clki | I   | Timer/Counter input clock signal                                                                                                                                                                                     |
| tc_rstn | I   | Register tc_rstn_ena is preloaded by configuration to always keep this pin enabled                                                                                                                                   |
| tc_ic   | I   | Input capture trigger event, applicable for non-pwm modes with WISHBONE interface. If enabled, a rising edge of this signal will be detected and synchronized to capture tc_cnt value into tc_icr for time-stamping. |
| tc_int  | 0   | Without WISHBONE – Can be used as overflow flag<br>With WISHBONE – Controlled by three IRQ registers                                                                                                                 |
| tc_oc   | 0   | Timer counter output signal                                                                                                                                                                                          |



# MachXO3 Family Data Sheet DC and Switching Characteristics

#### February 2017

#### Advance Data Sheet DS1047

# Absolute Maximum Ratings<sup>1, 2, 3</sup>

|                                               | MachXO3L/LF E (1.2 V) | MachXO3L/LF C (2.5 V/3.3 V) |
|-----------------------------------------------|-----------------------|-----------------------------|
| Supply Voltage V <sub>CC</sub>                | –0.5 V to 1.32 V      | 0.5 V to 3.75 V             |
| Output Supply Voltage V <sub>CCIO</sub>       | –0.5 V to 3.75 V      | –0.5 V to 3.75 V            |
| I/O Tri-state Voltage Applied <sup>4, 5</sup> | –0.5 V to 3.75 V      | –0.5 V to 3.75 V            |
| Dedicated Input Voltage Applied <sup>4</sup>  | –0.5 V to 3.75 V      | –0.5 V to 3.75 V            |
| Storage Temperature (Ambient)                 | –55 °C to 125 °C      | –55 °C to 125 °C            |
| Junction Temperature (T <sub>J</sub> )        | –40 °C to 125 °C      | –40 °C to 125 °C            |

1. Stress above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

2. Compliance with the Lattice Thermal Management document is required.

3. All voltages referenced to GND.

4. Overshoot and undershoot of -2 V to (V<sub>IHMAX</sub> + 2) volts is permitted for a duration of <20 ns.

5. The dual function  $I^2C$  pins SCL and SDA are limited to -0.25 V to 3.75 V or to -0.3 V with a duration of <20 ns.

# **Recommended Operating Conditions**<sup>1</sup>

| Symbol                               | Symbol Parameter                            |       | Max.  | Units |
|--------------------------------------|---------------------------------------------|-------|-------|-------|
| V <sub>CC</sub> <sup>1</sup>         | Core Supply Voltage for 1.2 V Devices       | 1.14  | 1.26  | V     |
|                                      | Core Supply Voltage for 2.5 V/3.3 V Devices | 2.375 | 3.465 | V     |
| V <sub>CCIO</sub> <sup>1, 2, 3</sup> | I/O Driver Supply Voltage                   | 1.14  | 3.465 | V     |
| t <sub>JCOM</sub>                    | Junction Temperature Commercial Operation   | 0     | 85    | °C    |
| t <sub>JIND</sub>                    | Junction Temperature Industrial Operation   | -40   | 100   | °C    |

1. Like power supplies must be tied together. For example, if V<sub>CCIO</sub> and V<sub>CC</sub> are both the same voltage, they must also be the same supply.

2. See recommended voltages by I/O standard in subsequent table.

3. V<sub>CCIO</sub> pins of unused I/O banks should be connected to the V<sub>CC</sub> power supply on boards.

# **Power Supply Ramp Rates**<sup>1</sup>

| Symbol            | Parameter                                       |      | Тур. | Max. | Units |
|-------------------|-------------------------------------------------|------|------|------|-------|
| t <sub>RAMP</sub> | Power supply ramp rates for all power supplies. | 0.01 |      | 100  | V/ms  |

1. Assumes monotonic ramp rates.

<sup>© 2017</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# **DC Electrical Characteristics**

| Parameter                                             | Condition                                                                                                                                                                                                                                                                                                                                                                                                                                    | Min.                                                    | Тур.                                                    | Max.                                                    | Units                                                   |
|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|
|                                                       | Clamp OFF and $V_{CCIO} < V_{IN} < V_{IH}$ (MAX)                                                                                                                                                                                                                                                                                                                                                                                             |                                                         | _                                                       | +175                                                    | μA                                                      |
| Input or I/O Leakage                                  | Clamp OFF and $V_{IN} = V_{CCIO}$                                                                                                                                                                                                                                                                                                                                                                                                            | -10                                                     | _                                                       | 10                                                      | μA                                                      |
|                                                       | Clamp OFF and V <sub>CCIO</sub> - 0.97 V < V <sub>IN</sub> <<br>V <sub>CCIO</sub>                                                                                                                                                                                                                                                                                                                                                            | -175                                                    |                                                         | —                                                       | μΑ                                                      |
|                                                       | Clamp OFF and 0 V < $V_{IN}$ < $V_{CCIO}$ - 0.97 V                                                                                                                                                                                                                                                                                                                                                                                           |                                                         | _                                                       | 10                                                      | μA                                                      |
|                                                       | Clamp OFF and V <sub>IN</sub> = GND                                                                                                                                                                                                                                                                                                                                                                                                          |                                                         | _                                                       | 10                                                      | μA                                                      |
|                                                       | Clamp ON and 0 V < V <sub>IN</sub> < V <sub>CCIO</sub>                                                                                                                                                                                                                                                                                                                                                                                       |                                                         | _                                                       | 10                                                      | μA                                                      |
| I/O Active Pull-up Current                            | 0 < V <sub>IN</sub> < 0.7 V <sub>CCIO</sub>                                                                                                                                                                                                                                                                                                                                                                                                  | -30                                                     |                                                         | -309                                                    | μA                                                      |
| I/O Active Pull-down<br>Current                       | V <sub>IL</sub> (MAX) < V <sub>IN</sub> < V <sub>CCIO</sub>                                                                                                                                                                                                                                                                                                                                                                                  | 30                                                      |                                                         | 305                                                     | μA                                                      |
| Bus Hold Low sustaining<br>current                    | $V_{IN} = V_{IL} (MAX)$                                                                                                                                                                                                                                                                                                                                                                                                                      | 30                                                      |                                                         | —                                                       | μA                                                      |
| Bus Hold High sustaining<br>current                   | V <sub>IN</sub> = 0.7V <sub>CCIO</sub>                                                                                                                                                                                                                                                                                                                                                                                                       | -30                                                     | _                                                       | _                                                       | μΑ                                                      |
| Bus Hold Low Overdrive<br>current                     | $0 \le V_{IN} \le V_{CCIO}$                                                                                                                                                                                                                                                                                                                                                                                                                  | _                                                       | _                                                       | 305                                                     | μΑ                                                      |
| Bus Hold High Overdrive<br>current                    | $0 \le V_{IN} \le V_{CCIO}$                                                                                                                                                                                                                                                                                                                                                                                                                  | _                                                       | _                                                       | -309                                                    | μA                                                      |
| Bus Hold Trip Points                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                              | V <sub>IL</sub><br>(MAX)                                | _                                                       | V <sub>IH</sub><br>(MIN)                                | V                                                       |
| I/O Capacitance <sup>2</sup>                          | $V_{CCIO} = 3.3 V, 2.5 V, 1.8 V, 1.5 V, 1.2 V, V_{CC} = Typ., V_{IO} = 0 to V_{IH} (MAX)$                                                                                                                                                                                                                                                                                                                                                    | 3                                                       | 5                                                       | 9                                                       | pf                                                      |
| Dedicated Input<br>Capacitance <sup>2</sup>           | $V_{CCIO} = 3.3 V, 2.5 V, 1.8 V, 1.5 V, 1.2 V, V_{CC} = Typ., V_{IO} = 0 to V_{IH} (MAX)$                                                                                                                                                                                                                                                                                                                                                    | 3                                                       | 5.5                                                     | 7                                                       | pf                                                      |
|                                                       | V <sub>CCIO</sub> = 3.3 V, Hysteresis = Large                                                                                                                                                                                                                                                                                                                                                                                                |                                                         | 450                                                     |                                                         | mV                                                      |
|                                                       | V <sub>CCIO</sub> = 2.5 V, Hysteresis = Large                                                                                                                                                                                                                                                                                                                                                                                                |                                                         | 250                                                     |                                                         | mV                                                      |
| Hysteresis for Schmitt<br>Trigger Inputs <sup>5</sup> | V <sub>CCIO</sub> = 1.8 V, Hysteresis = Large                                                                                                                                                                                                                                                                                                                                                                                                |                                                         | 125                                                     |                                                         | mV                                                      |
|                                                       | V <sub>CCIO</sub> = 1.5 V, Hysteresis = Large                                                                                                                                                                                                                                                                                                                                                                                                |                                                         | 100                                                     |                                                         | mV                                                      |
|                                                       | V <sub>CCIO</sub> = 3.3 V, Hysteresis = Small                                                                                                                                                                                                                                                                                                                                                                                                |                                                         | 250                                                     |                                                         | mV                                                      |
|                                                       | V <sub>CCIO</sub> = 2.5 V, Hysteresis = Small                                                                                                                                                                                                                                                                                                                                                                                                |                                                         | 150                                                     |                                                         | mV                                                      |
|                                                       | V <sub>CCIO</sub> = 1.8 V, Hysteresis = Small                                                                                                                                                                                                                                                                                                                                                                                                |                                                         | 60                                                      |                                                         | mV                                                      |
|                                                       | V <sub>CCIO</sub> = 1.5 V, Hysteresis = Small                                                                                                                                                                                                                                                                                                                                                                                                |                                                         | 40                                                      |                                                         | mV                                                      |
|                                                       | Input or I/O Leakage         I/O Active Pull-up Current         I/O Active Pull-down         Current         Bus Hold Low sustaining         current         Bus Hold Low sustaining         current         Bus Hold Low Overdrive         current         Bus Hold Low Overdrive         current         Bus Hold Trip Points         I/O Capacitance <sup>2</sup> Dedicated Input         Capacitance <sup>2</sup> Hysteresis for Schmitt | $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$ | $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$ | $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$ | $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$ |

1. Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output driver tri-stated. It is not measured with the output driver active. Bus maintenance circuits are disabled.

2. T<sub>A</sub> 25 °C, f = 1.0 MHz.

3. Please refer to V<sub>IL</sub> and V<sub>IH</sub> in the sysIO Single-Ended DC Electrical Characteristics table of this document.

 When V<sub>IH</sub> is higher than V<sub>CCIO</sub>, a transient current typically of 30 ns in duration or less with a peak current of 6mA can occur on the high-tolow transition. For true LVDS output pins in MachXO3L/LF devices, V<sub>IH</sub> must be less than or equal to V<sub>CCIO</sub>.

5. With bus keeper circuit turned on. For more details, refer to TN1280, MachXO3 sysIO Usage Guide.



# DC and Switching Characteristics MachXO3 Family Data Sheet

|                        |                                                                   |                  | -6    |      | -5    |      |       |  |
|------------------------|-------------------------------------------------------------------|------------------|-------|------|-------|------|-------|--|
| Parameter              | Description                                                       | Device           | Min.  | Max. | Min.  | Max. | Units |  |
| t <sub>SU_DELPLL</sub> | Clock to Data Setup - PIO Input Register<br>with Data Input Delay | MachXO3L/LF-1300 | 2.87  | _    | 3.18  | —    | ns    |  |
|                        |                                                                   | MachXO3L/LF-2100 | 2.87  |      | 3.18  | —    | ns    |  |
|                        |                                                                   | MachXO3L/LF-4300 | 2.96  |      | 3.28  | —    | ns    |  |
|                        |                                                                   | MachXO3L/LF-6900 | 3.05  | _    | 3.35  | —    | ns    |  |
|                        |                                                                   | MachXO3L/LF-9400 | 3.06  |      | 3.37  | —    | ns    |  |
| t <sub>H_DELPLL</sub>  | Clock to Data Hold - PIO Input Register with<br>Input Data Delay  | MachXO3L/LF-1300 | -0.83 |      | -0.83 | —    | ns    |  |
|                        |                                                                   | MachXO3L/LF-2100 | -0.83 |      | -0.83 | —    | ns    |  |
|                        |                                                                   | MachXO3L/LF-4300 | -0.87 |      | -0.87 | —    | ns    |  |
|                        |                                                                   | MachXO3L/LF-6900 | -0.91 | —    | -0.91 | —    | ns    |  |
|                        |                                                                   | MachXO3L/LF-9400 | -0.93 | —    | -0.93 | —    | ns    |  |



|                                                        | MachXO3L/LF-4300 |           |           |           |          |          |          |
|--------------------------------------------------------|------------------|-----------|-----------|-----------|----------|----------|----------|
|                                                        | WLCSP81          | CSFBGA121 | CSFBGA256 | CSFBGA324 | CABGA256 | CABGA324 | CABGA400 |
| General Purpose IO per Bank                            |                  |           |           |           |          |          |          |
| Bank 0                                                 | 29               | 24        | 50        | 71        | 50       | 71       | 83       |
| Bank 1                                                 | 0                | 26        | 52        | 62        | 52       | 68       | 84       |
| Bank 2                                                 | 20               | 26        | 52        | 72        | 52       | 72       | 84       |
| Bank 3                                                 | 7                | 7         | 16        | 22        | 16       | 24       | 28       |
| Bank 4                                                 | 0                | 7         | 16        | 14        | 16       | 16       | 24       |
| Bank 5                                                 | 7                | 10        | 20        | 27        | 20       | 28       | 32       |
| Total General Purpose<br>Single Ended IO               | 63               | 100       | 206       | 268       | 206      | 279      | 335      |
| Differential IO per Bank                               | •                | •         |           |           |          | •        |          |
| Bank 0                                                 | 15               | 12        | 25        | 36        | 25       | 36       | 42       |
| Bank 1                                                 | 0                | 13        | 26        | 30        | 26       | 34       | 42       |
| Bank 2                                                 | 10               | 13        | 26        | 36        | 26       | 36       | 42       |
| Bank 3                                                 | 3                | 3         | 8         | 10        | 8        | 12       | 14       |
| Bank 4                                                 | 0                | 3         | 8         | 6         | 8        | 8        | 12       |
| Bank 5                                                 | 3                | 5         | 10        | 13        | 10       | 14       | 16       |
| Total General Purpose<br>Differential IO               | 31               | 49        | 103       | 131       | 103      | 140      | 168      |
| Dual Function IO                                       | 25               | 37        | 37        | 37        | 37       | 37       | 37       |
| Number 7:1 or 8:1 Gearboxes                            | •                | •         |           |           |          | •        |          |
| Number of 7:1 or 8:1 Output Gearbox Available (Bank 0) | 10               | 7         | 18        | 18        | 18       | 18       | 21       |
| Number of 7:1 or 8:1 Input Gearbox Available (Bank 2)  | 10               | 13        | 18        | 18        | 18       | 18       | 21       |
| High-speed Differential Outputs                        |                  |           |           |           |          |          |          |
| Bank 0                                                 | 10               | 7         | 18        | 18        | 18       | 18       | 21       |
| VCCIO Pins                                             |                  |           |           |           |          |          |          |
| Bank 0                                                 | 3                | 1         | 4         | 4         | 4        | 4        | 5        |
| Bank 1                                                 | 0                | 1         | 3         | 4         | 4        | 4        | 5        |
| Bank 2                                                 | 2                | 1         | 4         | 4         | 4        | 4        | 5        |
| Bank 3                                                 | 1                | 1         | 2         | 2         | 1        | 2        | 2        |
| Bank 4                                                 | 0                | 1         | 2         | 2         | 2        | 2        | 2        |
| Bank 5                                                 | 1                | 1         | 2         | 2         | 1        | 2        | 2        |
| VCC                                                    | 4                | 4         | 8         | 8         | 8        | 10       | 10       |
| GND                                                    | 6                | 10        | 24        | 16        | 24       | 16       | 33       |
| NC                                                     | 0                | 0         | 0         | 13        | 1        | 0        | 0        |
| Reserved for Configuration                             | 1                | 1         | 1         | 1         | 1        | 1        | 1        |
| Total Count of Bonded Pins                             | 81               | 121       | 256       | 324       | 256      | 324      | 400      |



# MachXO3 Family Data Sheet Ordering Information

May 2016

Advance Data Sheet DS1047

# MachXO3 Part Number Description



# **Ordering Information**

MachXO3L/LF devices have top-side markings as shown in the examples below, on the 256-Ball caBGA package with MachXO3-6900 device in Commercial Temperature in Speed Grade 5. Notice that for the MachXO3LF device, *LMXO3LF* is used instead of *LCMXO3LF* as in the Part Number.



with LMXO3LF

Note: Markings are abbreviated for small packages.

<sup>© 2016</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



| Part Number               | LUTs | Supply Voltage | Speed | Package             | Leads | Temp. |
|---------------------------|------|----------------|-------|---------------------|-------|-------|
| LCMXO3L-2100E-6MG324I     | 2100 | 1.2 V          | 6     | Halogen-Free csfBGA | 324   | IND   |
| LCMXO3L-2100C-5BG256C     | 2100 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 256   | СОМ   |
| LCMXO3L-2100C-6BG256C     | 2100 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3L-2100C-5BG256I     | 2100 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3L-2100C-6BG256I     | 2100 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3L-2100C-5BG324C     | 2100 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 324   | COM   |
| LCMXO3L-2100C-6BG324C     | 2100 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 324   | СОМ   |
| LCMXO3L-2100C-5BG324I     | 2100 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 324   | IND   |
| LCMXO3L-2100C-6BG324I     | 2100 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 324   | IND   |
|                           |      |                |       | ·                   |       |       |
| Part Number               | LUTs | Supply Voltage | Speed | Package             | Leads | Temp. |
| LCMXO3L-4300E-5UWG81CTR   | 4300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 81    | COM   |
| LCMXO3L-4300E-5UWG81CTR50 | 4300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 81    | COM   |
| LCMXO3L-4300E-5UWG81CTR1K | 4300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 81    | COM   |
| LCMXO3L-4300E-5UWG81ITR   | 4300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 81    | IND   |
| LCMXO3L-4300E-5UWG81ITR50 | 4300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 81    | IND   |
| LCMXO3L-4300E-5UWG81ITR1K | 4300 | 1.2 V          | 5     | Halogen-Free WLCSP  | 81    | IND   |
| LCMXO3L-4300E-5MG121C     | 4300 | 1.2 V          | 5     | Halogen-Free csfBGA | 121   | COM   |
| LCMXO3L-4300E-6MG121C     | 4300 | 1.2 V          | 6     | Halogen-Free csfBGA | 121   | COM   |
| LCMXO3L-4300E-5MG121I     | 4300 | 1.2 V          | 5     | Halogen-Free csfBGA | 121   | IND   |
| LCMXO3L-4300E-6MG121I     | 4300 | 1.2 V          | 6     | Halogen-Free csfBGA | 121   | IND   |
| LCMXO3L-4300E-5MG256C     | 4300 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3L-4300E-6MG256C     | 4300 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3L-4300E-5MG256I     | 4300 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3L-4300E-6MG256I     | 4300 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3L-4300E-5MG324C     | 4300 | 1.2 V          | 5     | Halogen-Free csfBGA | 324   | COM   |
| LCMXO3L-4300E-6MG324C     | 4300 | 1.2 V          | 6     | Halogen-Free csfBGA | 324   | COM   |
| LCMXO3L-4300E-5MG324I     | 4300 | 1.2 V          | 5     | Halogen-Free csfBGA | 324   | IND   |
| LCMXO3L-4300E-6MG324I     | 4300 | 1.2 V          | 6     | Halogen-Free csfBGA | 324   | IND   |
| LCMXO3L-4300C-5BG256C     | 4300 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3L-4300C-6BG256C     | 4300 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3L-4300C-5BG256I     | 4300 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3L-4300C-6BG256I     | 4300 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3L-4300C-5BG324C     | 4300 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 324   | COM   |
| LCMXO3L-4300C-6BG324C     | 4300 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 324   | СОМ   |
| LCMXO3L-4300C-5BG324I     | 4300 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 324   | IND   |
| LCMXO3L-4300C-6BG324I     | 4300 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 324   | IND   |
| LCMXO3L-4300C-5BG400C     | 4300 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 400   | СОМ   |
| LCMXO3L-4300C-6BG400C     | 4300 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 400   | СОМ   |
| LCMXO3L-4300C-5BG400I     | 4300 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 400   | IND   |
| LCMXO3L-4300C-6BG400I     | 4300 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 400   | IND   |



| Part Number            | LUTs | Supply Voltage | Speed | Package             | Leads | Temp. |
|------------------------|------|----------------|-------|---------------------|-------|-------|
| LCMXO3LF-6900E-5MG256C | 6900 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3LF-6900E-6MG256C | 6900 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3LF-6900E-5MG256I | 6900 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3LF-6900E-6MG256I | 6900 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3LF-6900E-5MG324C | 6900 | 1.2 V          | 5     | Halogen-Free csfBGA | 324   | COM   |
| LCMXO3LF-6900E-6MG324C | 6900 | 1.2 V          | 6     | Halogen-Free csfBGA | 324   | COM   |
| LCMXO3LF-6900E-5MG324I | 6900 | 1.2 V          | 5     | Halogen-Free csfBGA | 324   | IND   |
| LCMXO3LF-6900E-6MG324I | 6900 | 1.2 V          | 6     | Halogen-Free csfBGA | 324   | IND   |
| LCMXO3LF-6900C-5BG256C | 6900 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3LF-6900C-6BG256C | 6900 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3LF-6900C-5BG256I | 6900 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3LF-6900C-6BG256I | 6900 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3LF-6900C-5BG324C | 6900 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 324   | COM   |
| LCMXO3LF-6900C-6BG324C | 6900 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 324   | COM   |
| LCMXO3LF-6900C-5BG324I | 6900 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 324   | IND   |
| LCMXO3LF-6900C-6BG324I | 6900 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 324   | IND   |
| LCMXO3LF-6900C-5BG400C | 6900 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 400   | COM   |
| LCMXO3LF-6900C-6BG400C | 6900 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 400   | COM   |
| LCMXO3LF-6900C-5BG400I | 6900 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 400   | IND   |
| LCMXO3LF-6900C-6BG400I | 6900 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 400   | IND   |
|                        |      |                |       |                     |       |       |
| Part Number            | LUTs | Supply Voltage | Speed | Package             | Leads | Temp. |
| LCMXO3LF-9400E-5MG256C | 9400 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3LF-9400E-6MG256C | 9400 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3LF-9400E-5MG256I | 9400 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3LF-9400E-6MG256I | 9400 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3LF-9400C-5BG256C | 9400 | 2.5 V/3.3 V    | 5     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3LF-9400C-6BG256C | 9400 | 2.5 V/3.3 V    | 6     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3LF-9400C-5BG256I | 9400 | 2.5 V/3.3 V    | 5     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3LF-9400C-6BG256I | 9400 | 2.5 V/3.3 V    | 6     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3LF-9400C-5BG400C | 9400 | 2.5 V/3.3 V    | 5     | Halogen-Free caBGA  | 400   | COM   |
| LCMXO3LF-9400C-6BG400C | 9400 | 2.5 V/3.3 V    | 6     | Halogen-Free caBGA  | 400   | COM   |
| LCMXO3LF-9400C-5BG400I | 9400 | 2.5 V/3.3 V    | 5     | Halogen-Free caBGA  | 400   | IND   |
| LCMXO3LF-9400C-6BG400I | 9400 | 2.5 V/3.3 V    | 6     | Halogen-Free caBGA  | 400   | IND   |
| LCMXO3LF-9400C-5BG484C | 9400 | 2.5 V/3.3 V    | 5     | Halogen-Free caBGA  | 484   | COM   |
| LCMXO3LF-9400C-6BG484C | 9400 | 2.5 V/3.3 V    | 6     | Halogen-Free caBGA  | 484   | COM   |
| LCMXO3LF-9400C-5BG484I | 9400 | 2.5 V/3.3 V    | 5     | Halogen-Free caBGA  | 484   | IND   |
| LCMXO3LF-9400C-6BG484I | 9400 | 2.5 V/3.3 V    | 6     | Halogen-Free caBGA  | 484   | IND   |



| Date       | Version | Section                             | Change Summary                                                                                                                                                                                                                                                                            |
|------------|---------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| April 2016 | 1.6     | Introduction                        | Updated Features section.<br>— Revised logic density range and IO to LUT ratio under Flexible Archi-<br>tecture.<br>— Revised 0.8 mm pitch information under Advanced Packaging.<br>— Added MachXO3L-9400/MachXO3LF-9400 information to Table 1-1,<br>MachXO3L/LF Family Selection Guide. |
|            |         |                                     | Updated Introduction section.<br>— Changed density from 6900 to 9400 LUTs.<br>— Changed caBGA packaging to 19 x 19 mm.                                                                                                                                                                    |
|            |         | Architecture                        | Updated Architecture Overview section.<br>— Changed statement to "All logic density devices in this family"<br>— Updated Figure 2-2 heading and notes.                                                                                                                                    |
|            |         |                                     | Updated sysCLOCK Phase Locked Loops (PLLs) section.<br>— Changed statement to "All MachXO3L/LF devices have one or more<br>sysCLOCK PLL."                                                                                                                                                 |
|            |         |                                     | Updated Programmable I/O Cells (PIC) section.<br>— Changed statement to "All PIO pairs can implement differential receiv-<br>ers."                                                                                                                                                        |
|            |         |                                     | Updated sysIO Buffer Banks section. Updated Figure 2-5 heading.                                                                                                                                                                                                                           |
|            |         |                                     | Updated Device Configuration section. Added Password and Soft Error Correction.                                                                                                                                                                                                           |
|            |         | DC and Switching<br>Characteristics | Updated Static Supply Current – C/E Devices section. Added LCMXO3L/<br>LF-9400C and LCMXO3L/LF-9400E devices.                                                                                                                                                                             |
|            |         |                                     | Updated Programming and Erase Supply Current – C/E Devices section.<br>— Added LCMXO3L/LF-9400C and LCMXO3L/LF-9400E devices.<br>— Changed LCMXO3L/LF-640E and LCMXO3L/LF-1300E Typ. values.                                                                                              |
|            |         |                                     | Updated MachXO3L/LF External Switching Characteristics – C/E<br>Devices section. Added MachXO3L/LF-9400 devices.                                                                                                                                                                          |
|            |         |                                     | Updated NVCM/Flash Download Time section. Added LCMXO3L/LF-<br>9400C device.                                                                                                                                                                                                              |
|            |         |                                     | Updated sysCONFIG Port Timing Specifications section.<br>— Added LCMXO3L/LF-9400C device.<br>— Changed t <sub>INITL</sub> units to from ns to us.<br>— Changed t <sub>DPPINIT</sub> and t <sub>DPPDONE</sub> Max. values are per PCN#03A-16.                                              |
|            |         | Pinout Information                  | Updated Pin Information Summary section. Added LCMXO3L/LF-9400C device.                                                                                                                                                                                                                   |
|            |         | Ordering Information                | Updated MachXO3 Part Number Description section.<br>— Added 9400 = 9400 LUTs.<br>— Added BG484 package.                                                                                                                                                                                   |
|            |         |                                     | Updated MachXO3L Ultra Low Power Commercial and Industrial Grade Devices, Halogen Free (RoHS) Packaging section. Added LCMXO3L-9400C part numbers.                                                                                                                                        |
|            |         |                                     | Updated MachXO3LF Ultra Low Power Commercial and Industrial Grade Devices, Halogen Free (RoHS) Packaging section. Added LCMXO3L-9400C part numbers.                                                                                                                                       |



| Date           | Version | Section                             | Change Summary                                                                                                                                                        |
|----------------|---------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| September 2015 | 1.5     | DC and Switching<br>Characteristics | Updated the MIPI D-PHY Emulation section. Revised Table 3-5, MIPI D-<br>PHY Output DC Conditions.<br>— Revised RL Typ. value.<br>— Revised RH description and values. |
|                |         |                                     | Updated the Maximum sysIO Buffer Performance section. Revised MIPI Max. Speed value.                                                                                  |
|                |         |                                     | Updated the MachXO3L/LF External Switching Characteristics – C/E Devices section. Added footnotes 14 and 15.                                                          |
| August 2015    | 1.4     | Architecture                        | Updated the Device Configuration section. Added JTAGENB to TAP dual purpose pins.                                                                                     |
|                |         | Ordering Information                | Updated the top side markings section to indicate the use of LMXO3LF for the LCMXO3LF device.                                                                         |
| March 2015     | 1.3     | All                                 | General update. Added MachXO3LF devices.                                                                                                                              |
| October 2014   | 1.2     | Introduction                        | Updated Table 1-1, MachXO3L Family Selection Guide. Revised XO3L-<br>2100 and XO3L-4300 IO for 324-ball csfBGA package.                                               |
|                |         | Architecture                        | Updated the Dual Boot section. Corrected information on where the pri-<br>mary bitstream and the golden image must reside.                                            |
|                |         | Pinout Information                  | Updated the Pin Information Summary section.                                                                                                                          |
|                |         |                                     | Changed General Purpose IO Bank 5 values for MachXO3L-2100 and MachXO3L-4300 CSFBGA 324 package.                                                                      |
|                |         |                                     | Changed Number 7:1 or 8:1 Gearboxes for MachXO3L-640 and MachXO3L-1300.                                                                                               |
|                |         |                                     | Removed DQS Groups (Bank 1) section.                                                                                                                                  |
|                |         |                                     | Changed VCCIO Pins Bank 1 values for MachXO3L-1300, MachXO3L-<br>2100, MachXO3L-4300 and MachXO3L-6900 CSFBGA 256 package.                                            |
|                |         |                                     | Changed GND values for MachXO3L-1300, MachXO3L-2100,<br>MachXO3L-4300 and MachXO3L-6900 CSFBGA 256 package.                                                           |
|                |         |                                     | Changed NC values for MachXO3L-2100 and MachXO3L-4300 CSF-<br>BGA 324 package.                                                                                        |
|                |         | DC and Switching<br>Characteristics | Updated the BLVDS section. Changed output impedance nominal values in Table 3-2, BLVDS DC Condition.                                                                  |
|                |         |                                     | Updated the LVPECL section. Changed output impedance nominal value in Table 3-3, LVPECL DC Condition.                                                                 |
|                |         |                                     | Updated the sysCONFIG Port Timing Specifications section. Updated INITN low time values.                                                                              |
| July 2014      | 1.1     | DC and Switching<br>Characteristics | Updated the Static Supply Current – C/E Devices section. Added devices.                                                                                               |
|                |         |                                     | Updated the Programming and Erase Supply Current – C/E Device section. Added devices.                                                                                 |
|                |         |                                     | Updated the sysIO Single-Ended DC Electrical Characteristics section.<br>Revised footnote 4.                                                                          |
|                |         |                                     | Added the NVCM Download Time section.                                                                                                                                 |
|                |         |                                     | Updated the Typical Building Block Function Performance – C/E Devices section. Added information to footnote.                                                         |
|                |         | Pinout Information                  | Updated the Pin Information Summary section.                                                                                                                          |
|                |         | Ordering Information                | Updated the MachXO3L Part Number Description section. Added packages.                                                                                                 |
|                |         |                                     | Updated the Ordering Information section. General update.                                                                                                             |