# E · ) ( Fartice Semiconductor Corporation - <u>LCMXO3LF-9400E-5BG256I Datasheet</u>



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                            |
|--------------------------------|-----------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 1175                                                                              |
| Number of Logic Elements/Cells | 9400                                                                              |
| Total RAM Bits                 | 442368                                                                            |
| Number of I/O                  | 206                                                                               |
| Number of Gates                | -                                                                                 |
| Voltage - Supply               | 1.14V ~ 1.26V                                                                     |
| Mounting Type                  | Surface Mount                                                                     |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                                |
| Package / Case                 | 256-LFBGA                                                                         |
| Supplier Device Package        | 256-CABGA (14x14)                                                                 |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo3lf-9400e-5bg256i |
|                                |                                                                                   |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## **ROM Mode**

ROM mode uses the LUT logic; hence, slices 0-3 can be used in ROM mode. Preloading is accomplished through the programming interface during PFU configuration.

For more information on the RAM and ROM modes, please refer to TN1290, Memory Usage Guide for MachXO3 Devices.

## Routing

There are many resources provided in the MachXO3L/LF devices to route signals individually or as buses with related control signals. The routing resources consist of switching circuitry, buffers and metal interconnect (routing) segments.

The inter-PFU connections are made with three different types of routing resources: x1 (spans two PFUs), x2 (spans three PFUs) and x6 (spans seven PFUs). The x1, x2, and x6 connections provide fast and efficient connections in the horizontal and vertical directions.

The design tools take the output of the synthesis tool and places and routes the design. Generally, the place and route tool is completely automatic, although an interactive routing editor is available to optimize the design.

# **Clock/Control Distribution Network**

Each MachXO3L/LF device has eight clock inputs (PCLK [T, C] [Banknum]\_[2..0]) – three pins on the left side, two pins each on the bottom and top sides and one pin on the right side. These clock inputs drive the clock nets. These eight inputs can be differential or single-ended and may be used as general purpose I/O if they are not used to drive the clock nets. When using a single ended clock input, only the PCLKT input can drive the clock tree directly.

The MachXO3L/LF architecture has three types of clocking resources: edge clocks, primary clocks and secondary high fanout nets. MachXO3L/LF devices have two edge clocks each on the top and bottom edges. Edge clocks are used to clock I/O registers and have low injection time and skew. Edge clock inputs are from PLL outputs, primary clock pads, edge clock bridge outputs and CIB sources.

The eight primary clock lines in the primary clock network drive throughout the entire device and can provide clocks for all resources within the device including PFUs, EBRs and PICs. In addition to the primary clock signals, MachXO3L/LF devices also have eight secondary high fanout signals which can be used for global control signals, such as clock enables, synchronous or asynchronous clears, presets, output enables, etc. Internal logic can drive the global clock network for internally-generated global clocks and control signals.

The maximum frequency for the primary clock network is shown in the MachXO3L/LF External Switching Characteristics table.

Primary clock signals for the MachXO3L/LF-1300 and larger devices are generated from eight 27:1 muxes The available clock sources include eight I/O sources, 11 routing inputs, eight clock divider inputs and up to eight sys-CLOCK PLL outputs.



This phase shift can be either programmed during configuration or can be adjusted dynamically. In dynamic mode, the PLL may lose lock after a phase adjustment on the output used as the feedback source and not relock until the  $t_{I,OCK}$  parameter has been satisfied.

The MachXO3L/LF also has a feature that allows the user to select between two different reference clock sources dynamically. This feature is implemented using the PLLREFCS primitive. The timing parameters for the PLL are shown in the sysCLOCK PLL Timing table.

The MachXO3L/LF PLL contains a WISHBONE port feature that allows the PLL settings, including divider values, to be dynamically changed from the user logic. When using this feature the EFB block must also be instantiated in the design to allow access to the WISHBONE ports. Similar to the dynamic phase adjustment, when PLL settings are updated through the WISHBONE port the PLL may lose lock and not relock until the t<sub>LOCK</sub> parameter has been satisfied. The timing parameters for the PLL are shown in the sysCLOCK PLL Timing table.

For more details on the PLL and the WISHBONE interface, see TN1282, MachXO3 sysCLOCK PLL Design and Usage Guide.



#### Figure 2-7. PLL Diagram

Table 2-4 provides signal descriptions of the PLL block.

| Table 2-4. PLL Signal | Descriptions |
|-----------------------|--------------|
|-----------------------|--------------|

| Port Name     | I/O | Description                                                       |
|---------------|-----|-------------------------------------------------------------------|
| CLKI          | I   | Input clock to PLL                                                |
| CLKFB         | I   | Feedback clock                                                    |
| PHASESEL[1:0] | I   | Select which output is affected by Dynamic Phase adjustment ports |
| PHASEDIR      | I   | Dynamic Phase adjustment direction                                |
| PHASESTEP     | I   | Dynamic Phase step – toggle shifts VCO phase adjust by one step.  |



#### Figure 2-8. sysMEM Memory Primitives





## **Output Register Block**

The output register block registers signals from the core of the device before they are passed to the sysIO buffers.

### Left, Top, Bottom Edges

In SDR mode, D0 feeds one of the flip-flops that then feeds the output. The flip-flop can be configured as a D-type register or latch.

In DDR generic mode, D0 and D1 inputs are fed into registers on the positive edge of the clock. At the next falling edge the registered D1 input is registered into the register Q1. A multiplexer running off the same clock is used to switch the mux between the outputs of registers Q0 and Q1 that will then feed the output.

Figure 2-12 shows the output register block on the left, top and bottom edges.

Figure 2-12. MachXO3L/LF Output Register Block Diagram (PIO on the Left, Top and Bottom Edges)



## Tri-state Register Block

The tri-state register block registers tri-state control signals from the core of the device before they are passed to the sysIO buffers. The block contains a register for SDR operation. In SDR, TD input feeds one of the flip-flops that then feeds the output.



Table 2-11 shows the I/O standards (together with their supply and reference voltages) supported by the MachXO3L/LF devices. For further information on utilizing the sysIO buffer to support a variety of standards please see TN1280, MachXO3 sysIO Usage Guide.

### Table 2-11. Supported Input Standards

|                            |       | VCCIO (Typ.) |       |       |       |
|----------------------------|-------|--------------|-------|-------|-------|
| Input Standard             | 3.3 V | 2.5 V        | 1.8 V | 1.5 V | 1.2 V |
| Single-Ended Interfaces    |       |              |       |       |       |
| LVTTL                      | Yes   |              |       |       |       |
| LVCMOS33                   | Yes   |              |       |       |       |
| LVCMOS25                   |       | Yes          |       |       |       |
| LVCMOS18                   |       |              | Yes   |       |       |
| LVCMOS15                   |       |              |       | Yes   |       |
| LVCMOS12                   |       |              |       |       | Yes   |
| PCI                        | Yes   |              |       |       |       |
| Differential Interfaces    |       | •            |       |       |       |
| LVDS                       | Yes   | Yes          |       |       |       |
| BLVDS, MLVDS, LVPECL, RSDS | Yes   | Yes          |       |       |       |
| MIPI <sup>1</sup>          | Yes   | Yes          |       |       |       |
| LVTTLD                     | Yes   |              |       |       |       |
| LVCMOS33D                  | Yes   |              |       |       |       |
| LVCMOS25D                  |       | Yes          |       |       |       |
| LVCMOS18D                  |       |              | Yes   |       |       |

1. These interfaces can be emulated with external resistors in all devices.



#### Table 2-12. Supported Output Standards

| Output Standard                 | V <sub>CCIO</sub> (Typ.) |
|---------------------------------|--------------------------|
| Single-Ended Interfaces         |                          |
| LVTTL                           | 3.3                      |
| LVCMOS33                        | 3.3                      |
| LVCMOS25                        | 2.5                      |
| LVCMOS18                        | 1.8                      |
| LVCMOS15                        | 1.5                      |
| LVCMOS12                        | 1.2                      |
| LVCMOS33, Open Drain            | —                        |
| LVCMOS25, Open Drain            | —                        |
| LVCMOS18, Open Drain            | —                        |
| LVCMOS15, Open Drain            | —                        |
| LVCMOS12, Open Drain            | —                        |
| PCI33                           | 3.3                      |
| Differential Interfaces         |                          |
| LVDS <sup>1</sup>               | 2.5, 3.3                 |
| BLVDS, MLVDS, RSDS <sup>1</sup> | 2.5                      |
| LVPECL <sup>1</sup>             | 3.3                      |
| MIPI <sup>1</sup>               | 2.5                      |
| LVTTLD                          | 3.3                      |
| LVCMOS33D                       | 3.3                      |
| LVCMOS25D                       | 2.5                      |
| LVCMOS18D                       | 1.8                      |

1. These interfaces can be emulated with external resistors in all devices.

## sysIO Buffer Banks

The numbers of banks vary between the devices of this family. MachXO3L/LF-1300 in the 256 Ball packages and the MachXO3L/LF-2100 and higher density devices have six I/O banks (one bank on the top, right and bottom side and three banks on the left side). The MachXO3L/LF-1300 and lower density devices have four banks (one bank per side). Figures 2-15 and 2-16 show the sysIO banks and their associated supplies for all devices.



# Figure 2-15. MachXO3L/LF-1300 in 256 Ball Packages, MachXO3L/LF-2100, MachXO3L/LF-4300, MachXO3L/LF-6900 and MachXO3L/LF-9400 Banks



Figure 2-16. MachXO3L/LF-640 and MachXO3L/LF-1300 Banks





## Hardened Timer/Counter

MachXO3L/LF devices provide a hard Timer/Counter IP core. This Timer/Counter is a general purpose, bi-directional, 16-bit timer/counter module with independent output compare units and PWM support. The Timer/Counter supports the following functions:

- Supports the following modes of operation:
  - Watchdog timer
  - Clear timer on compare match
  - Fast PWM
  - Phase and Frequency Correct PWM
- Programmable clock input source
- Programmable input clock prescaler
- One static interrupt output to routing
- One wake-up interrupt to on-chip standby mode controller.
- Three independent interrupt sources: overflow, output compare match, and input capture
- Auto reload
- Time-stamping support on the input capture unit
- Waveform generation on the output
- Glitch-free PWM waveform generation with variable PWM period
- Internal WISHBONE bus access to the control and status registers
- · Stand-alone mode with preloaded control registers and direct reset input

#### Figure 2-20. Timer/Counter Block Diagram



Table 2-16. Timer/Counter Signal Description

| Port    | I/O | Description                                                                                                                                                                                                          |
|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| tc_clki | I   | Timer/Counter input clock signal                                                                                                                                                                                     |
| tc_rstn | I   | Register tc_rstn_ena is preloaded by configuration to always keep this pin enabled                                                                                                                                   |
| tc_ic   | I   | Input capture trigger event, applicable for non-pwm modes with WISHBONE interface. If enabled, a rising edge of this signal will be detected and synchronized to capture tc_cnt value into tc_icr for time-stamping. |
| tc_int  | 0   | Without WISHBONE – Can be used as overflow flag<br>With WISHBONE – Controlled by three IRQ registers                                                                                                                 |
| tc_oc   | 0   | Timer counter output signal                                                                                                                                                                                          |



# **Configuration and Testing**

This section describes the configuration and testing features of the MachXO3L/LF family.

## IEEE 1149.1-Compliant Boundary Scan Testability

All MachXO3L/LF devices have boundary scan cells that are accessed through an IEEE 1149.1 compliant test access port (TAP). This allows functional testing of the circuit board, on which the device is mounted, through a serial scan path that can access all critical logic nodes. Internal registers are linked internally, allowing test data to be shifted in and loaded directly onto test nodes, or test data to be captured and shifted out for verification. The test access port consists of dedicated I/Os: TDI, TDO, TCK and TMS. The test access port shares its power supply with  $V_{CCIO}$  Bank 0 and can operate with LVCMOS3.3, 2.5, 1.8, 1.5, and 1.2 standards.

For more details on boundary scan test, see AN8066, Boundary Scan Testability with Lattice sysIO Capability and TN1087, Minimizing System Interruption During Configuration Using TransFR Technology.

## **Device Configuration**

All MachXO3L/LF devices contain two ports that can be used for device configuration. The Test Access Port (TAP), which supports bit-wide configuration and the sysCONFIG port which supports serial configuration through I<sup>2</sup>C or SPI. The TAP supports both the IEEE Standard 1149.1 Boundary Scan specification and the IEEE Standard 1532 In-System Configuration specification. There are various ways to configure a MachXO3L/LF device:

- 1. Internal NVCM/Flash Download
- 2. JTAG
- 3. Standard Serial Peripheral Interface (Master SPI mode) interface to boot PROM memory
- 4. System microprocessor to drive a serial slave SPI port (SSPI mode)
- 5. Standard I<sup>2</sup>C Interface to system microprocessor

Upon power-up, the configuration SRAM is ready to be configured using the selected sysCONFIG port. Once a configuration port is selected, it will remain active throughout that configuration cycle. The IEEE 1149.1 port can be activated any time after power-up by sending the appropriate command through the TAP port. Optionally the device can run a CRC check upon entering the user mode. This will ensure that the device was configured correctly.

The sysCONFIG port has 10 dual-function pins which can be used as general purpose I/Os if they are not required for configuration. See TN1279, MachXO3 Programming and Configuration Usage Guide for more information about using the dual-use pins as general purpose I/Os.

Lattice design software uses proprietary compression technology to compress bit-streams for use in MachXO3L/ LF devices. Use of this technology allows Lattice to provide a lower cost solution. In the unlikely event that this technology is unable to compress bitstreams to fit into the amount of on-chip NVCM/Flash, there are a variety of techniques that can be utilized to allow the bitstream to fit in the on-chip NVCM/Flash. For more details, refer to TN1279, MachXO3 Programming and Configuration Usage Guide.

The Test Access Port (TAP) has five dual purpose pins (TDI, TDO, TMS, TCK and JTAGENB). These pins are dual function pins - TDI, TDO, TMS and TCK can be used as general purpose I/O if desired. For more details, refer to TN1279, MachXO3 Programming and Configuration Usage Guide.

#### TransFR (Transparent Field Reconfiguration)

TransFR is a unique Lattice technology that allows users to update their logic in the field without interrupting system operation using a simple push-button solution. For more details refer to TN1087, Minimizing System Interruption During Configuration Using TransFR Technology for details.



# TraceID

Each MachXO3L/LF device contains a unique (per device), TraceID that can be used for tracking purposes or for IP security applications. The TraceID is 64 bits long. Eight out of 64 bits are user-programmable, the remaining 56 bits are factory-programmed. The TraceID is accessible through the EFB WISHBONE interface and can also be accessed through the SPI, I<sup>2</sup>C, or JTAG interfaces.

# **Density Shifting**

The MachXO3L/LF family has been designed to enable density migration within the same package. Furthermore, the architecture ensures a high success rate when performing design migration from lower density devices to higher density devices. In many cases, it is also possible to shift a lower utilization design targeted for a high-density device to a lower density device. However, the exact details of the final resource utilization will impact the likely success in each case. When migrating from lower to higher density or higher to lower density, ensure to review all the power supplies and NC pins of the chosen devices. For more details refer to the MachXO3 migration files.



# Programming and Erase Supply Current – C/E Devices<sup>1, 2, 3, 4</sup>

| Symbol            | Parameter                           | Device                            | Typ.⁴ | Units |
|-------------------|-------------------------------------|-----------------------------------|-------|-------|
| I <sub>CC</sub>   | Core Power Supply                   | LCMXO3L/LF-1300C 256 Ball Package | 22.1  | mA    |
|                   |                                     | LCMXO3L/LF-2100C                  | 22.1  | mA    |
|                   |                                     | LCMXO3L/LF-2100C 324 Ball Package | 26.8  | mA    |
|                   |                                     | LCMXO3L/LF-4300C                  | 26.8  | mA    |
|                   |                                     | LCMXO3L/LF-4300C 400 Ball Package | 33.2  | mA    |
|                   |                                     | LCMXO3L/LF-6900C                  | 33.2  | mA    |
|                   |                                     | LCMXO3L/LF-9400C                  | 39.6  | mA    |
|                   |                                     | LCMXO3L/LF-640E                   | 17.7  | mA    |
|                   |                                     | LCMXO3L/LF-1300E                  | 17.7  | mA    |
|                   |                                     | LCMXO3L/LF-1300E 256 Ball Package | 18.3  | mA    |
|                   |                                     | LCMXO3L/LF-2100E                  | 18.3  | mA    |
|                   |                                     | LCMXO3L/LF-2100E 324 Ball Package | 20.4  | mA    |
|                   |                                     | LCMXO3L/LF-4300E                  | 20.4  | mA    |
|                   |                                     | LCMXO3L/LF-6900E                  | 23.9  | mA    |
|                   |                                     | LCMXO3L/LF-9400E                  | 28.5  | mA    |
| I <sub>CCIO</sub> | Bank Power Supply⁵<br>VCCIO = 2.5 V | All devices                       | 0     | mA    |

1. For further information on supply current, please refer to TN1289, Power Estimation and Management for MachXO3 Devices.

2. Assumes all inputs are held at  $V_{\mbox{\scriptsize CCIO}}$  or GND and all outputs are tri-stated.

3. Typical user pattern.

4. JTAG programming is at 25 MHz.

5.  $T_J = 25$  °C, power supplies at nominal voltage.

6. Per bank.  $V_{CCIO} = 2.5$  V. Does not include pull-up/pull-down.



## LVDS Emulation

MachXO3L/LF devices can support LVDS outputs via emulation (LVDS25E). The output is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs on all devices. The scheme shown in Figure 3-1 is one possible solution for LVDS standard implementation. Resistor values in Figure 3-1 are industry standard values for 1% resistors.





Note: All resistors are ±1%.

### Table 3-1. LVDS25E DC Conditions

#### **Over Recommended Operating Conditions**

| Parameter         | Description                 | Тур.  | Units |  |  |
|-------------------|-----------------------------|-------|-------|--|--|
| Z <sub>OUT</sub>  | Output impedance            | 20    | Ohms  |  |  |
| R <sub>S</sub>    | Driver series resistor      | 158   | Ohms  |  |  |
| R <sub>P</sub>    | Driver parallel resistor    | 140   | Ohms  |  |  |
| R <sub>T</sub>    | Receiver termination        | 100   | Ohms  |  |  |
| V <sub>OH</sub>   | Output high voltage         | 1.43  | V     |  |  |
| V <sub>OL</sub>   | Output low voltage          | 1.07  | V     |  |  |
| V <sub>OD</sub>   | Output differential voltage | 0.35  | V     |  |  |
| V <sub>CM</sub>   | Output common mode voltage  | 1.25  | V     |  |  |
| Z <sub>BACK</sub> | Back impedance              | 100.5 | Ohms  |  |  |
| I <sub>DC</sub>   | DC output current           | 6.03  | mA    |  |  |



# Typical Building Block Function Performance – C/E Devices<sup>1</sup>

## Pin-to-Pin Performance (LVCMOS25 12 mA Drive)

| Function        | –6 Timing | Units |
|-----------------|-----------|-------|
| Basic Functions |           |       |
| 16-bit decoder  | 8.9       | ns    |
| 4:1 MUX         | 7.5       | ns    |
| 16:1 MUX        | 8.3       | ns    |

## **Register-to-Register Performance**

| Function                                                                     | –6 Timing | Units |
|------------------------------------------------------------------------------|-----------|-------|
| Basic Functions                                                              |           |       |
| 16:1 MUX                                                                     | 412       | MHz   |
| 16-bit adder                                                                 | 297       | MHz   |
| 16-bit counter                                                               | 324       | MHz   |
| 64-bit counter                                                               | 161       | MHz   |
| Embedded Memory Functions                                                    |           |       |
| 1024x9 True-Dual Port RAM<br>(Write Through or Normal, EBR output registers) | 183       | MHz   |
| Distributed Memory Functions                                                 |           |       |
| 16x4 Pseudo-Dual Port RAM (one PFU)                                          | 500       | MHz   |

 The above timing numbers are generated using the Diamond design tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the Diamond software.

# **Derating Logic Timing**

Logic timing provided in the following sections of the data sheet and the Lattice design tools are worst case numbers in the operating range. Actual delays may be much faster. Lattice design tools can provide logic timing numbers at a particular temperature and voltage.



## Figure 3-6. Receiver GDDR71\_RX. Waveforms



Figure 3-7. Transmitter GDDR71\_TX. Waveforms





# sysCONFIG Port Timing Specifications

| Symbol               | Parameter              |                                                         | Min. | Max. | Units |
|----------------------|------------------------|---------------------------------------------------------|------|------|-------|
| All Configuration Mo | des                    |                                                         |      |      |       |
| t <sub>PRGM</sub>    | PROGRAMN low pul       | se accept                                               | 55   | —    | ns    |
| t <sub>PRGMJ</sub>   | PROGRAMN low pul       | se rejection                                            | _    | 25   | ns    |
| t <sub>INITL</sub>   | INITN low time         | LCMXO3L/LF-640/<br>LCMXO3L/LF-1300                      | —    | 55   | us    |
|                      |                        | LCMXO3L/LF-1300<br>256-Ball Package/<br>LCMXO3L/LF-2100 | _    | 70   | us    |
|                      |                        | LCMXO3L/LF-2100<br>324-Ball Package/<br>LCMXO3-4300     | _    | 105  | us    |
|                      |                        | LCMXO3L/LF-4300<br>400-Ball Package/<br>LCMXO3-6900     | _    | 130  | us    |
|                      |                        | LCMXO3L/LF-9400C                                        |      | 175  | us    |
| t <sub>DPPINIT</sub> | PROGRAMN low to        | NITN low                                                |      | 150  | ns    |
| t <sub>DPPDONE</sub> | PROGRAMN low to I      | DONE low                                                | _    | 150  | ns    |
| t <sub>IODISS</sub>  | PROGRAMN low to        | /O disable                                              | _    | 120  | ns    |
| Slave SPI            |                        |                                                         |      |      |       |
| f <sub>MAX</sub>     | CCLK clock frequence   | CCLK clock frequency                                    |      | 66   | MHz   |
| t <sub>CCLKH</sub>   | CCLK clock pulse wi    | CCLK clock pulse width high                             |      | —    | ns    |
| t <sub>CCLKL</sub>   | CCLK clock pulse wi    | CCLK clock pulse width low                              |      | —    | ns    |
| t <sub>STSU</sub>    | CCLK setup time        | -                                                       |      | —    | ns    |
| t <sub>STH</sub>     | CCLK hold time         |                                                         | 0    | —    | ns    |
| t <sub>STCO</sub>    | CCLK falling edge to   | valid output                                            | _    | 10   | ns    |
| t <sub>STOZ</sub>    | CCLK falling edge to   | CCLK falling edge to valid disable                      |      | 10   | ns    |
| t <sub>STOV</sub>    | CCLK falling edge to   | valid enable                                            |      | 10   | ns    |
| t <sub>SCS</sub>     | Chip select high time  | )                                                       | 25   | —    | ns    |
| t <sub>SCSS</sub>    | Chip select setup tim  | e                                                       | 3    | —    | ns    |
| t <sub>SCSH</sub>    | Chip select hold time  | 1                                                       | 3    | —    | ns    |
| Master SPI           |                        |                                                         |      |      |       |
| f <sub>MAX</sub>     | MCLK clock frequence   | су                                                      |      | 133  | MHz   |
| t <sub>MCLKH</sub>   | MCLK clock pulse wi    | MCLK clock pulse width high                             |      | —    | ns    |
| t <sub>MCLKL</sub>   | MCLK clock pulse wi    | dth low                                                 | 3.75 | —    | ns    |
| t <sub>STSU</sub>    | MCLK setup time        |                                                         | 5    | —    | ns    |
| t <sub>STH</sub>     | MCLK hold time         |                                                         | 1    | —    | ns    |
| t <sub>CSSPI</sub>   | INITN high to chip se  | elect low                                               | 100  | 200  | ns    |
| t <sub>MCLK</sub>    | INITN high to first MO | CLK edge                                                | 0.75 | 1    | us    |



# I<sup>2</sup>C Port Timing Specifications<sup>1, 2</sup>

| Symbol           | Parameter                   | Min. | Max. | Units |
|------------------|-----------------------------|------|------|-------|
| f <sub>MAX</sub> | Maximum SCL clock frequency | _    | 400  | kHz   |

1. MachXO3L/LF supports the following modes:

• Standard-mode (Sm), with a bit rate up to 100 kbit/s (user and configuration mode)

• Fast-mode (Fm), with a bit rate up to 400 kbit/s (user and configuration mode)

2. Refer to the  $I^2C$  specification for timing requirements.

# SPI Port Timing Specifications<sup>1</sup>

| Symbol           | Parameter                   | Min. | Max. | Units |
|------------------|-----------------------------|------|------|-------|
| f <sub>MAX</sub> | Maximum SCK clock frequency | —    | 45   | MHz   |

1. Applies to user mode only. For configuration mode timing specifications, refer to sysCONFIG Port Timing Specifications table in this data sheet.

# **Switching Test Conditions**

Figure 3-9 shows the output test load used for AC testing. The specific values for resistance, capacitance, voltage, and other test conditions are shown in Table 3-6.

### Figure 3-9. Output Test Load, LVTTL and LVCMOS Standards



| Table 3-6. Test Fixture Required Components, | Non-Terminated Interfaces |
|----------------------------------------------|---------------------------|
|----------------------------------------------|---------------------------|

| Test Condition                             | R1    | CL  | Timing Ref.               | VT              |
|--------------------------------------------|-------|-----|---------------------------|-----------------|
|                                            |       |     | LVTTL, LVCMOS 3.3 = 1.5 V | —               |
|                                            | x     | 0pF | LVCMOS 2.5 = $V_{CCIO}/2$ | —               |
| LVTTL and LVCMOS settings (L -> H, H -> L) |       |     | LVCMOS 1.8 = $V_{CCIO}/2$ | _               |
|                                            |       |     | LVCMOS 1.5 = $V_{CCIO}/2$ |                 |
|                                            |       |     | LVCMOS 1.2 = $V_{CCIO}/2$ | _               |
| LVTTL and LVCMOS 3.3 (Z -> H)              |       |     | 1.5                       | V <sub>OL</sub> |
| LVTTL and LVCMOS 3.3 (Z -> L)              | - 188 |     | 1.5                       | V <sub>OH</sub> |
| Other LVCMOS (Z -> H)                      |       | 0pF | V <sub>CCIO</sub> /2      | V <sub>OL</sub> |
| Other LVCMOS (Z -> L)                      |       | opr | V <sub>CCIO</sub> /2      | V <sub>OH</sub> |
| LVTTL + LVCMOS (H -> Z)                    | 1     |     | V <sub>OH</sub> - 0.15    | V <sub>OL</sub> |
| LVTTL + LVCMOS (L -> Z)                    |       |     | V <sub>OL</sub> - 0.15    | V <sub>OH</sub> |

Note: Output test conditions for all other interfaces are determined by the respective standards.



|                                                        | MachXO3L/LF-9400C |          |          |          |
|--------------------------------------------------------|-------------------|----------|----------|----------|
|                                                        | CSFBGA256         | CABGA256 | CABGA400 | CABGA484 |
| General Purpose IO per Bank                            |                   | •        |          | •        |
| Bank 0                                                 | 50                | 50       | 83       | 95       |
| Bank 1                                                 | 52                | 52       | 84       | 96       |
| Bank 2                                                 | 52                | 52       | 84       | 96       |
| Bank 3                                                 | 16                | 16       | 28       | 36       |
| Bank 4                                                 | 16                | 16       | 24       | 24       |
| Bank 5                                                 | 20                | 20       | 32       | 36       |
| Total General Purpose Single Ended IO                  | 206               | 206      | 335      | 383      |
| Differential IO per Bank                               |                   | •        |          | •        |
| Bank 0                                                 | 25                | 25       | 42       | 48       |
| Bank 1                                                 | 26                | 26       | 42       | 48       |
| Bank 2                                                 | 26                | 26       | 42       | 48       |
| Bank 3                                                 | 8                 | 8        | 14       | 18       |
| Bank 4                                                 | 8                 | 8        | 12       | 12       |
| Bank 5                                                 | 10                | 10       | 16       | 18       |
| Total General Purpose Differential IO                  | 103               | 103      | 168      | 192      |
| Dual Function IO                                       | 37                | 37       | 37       | 45       |
| Number 7:1 or 8:1 Gearboxes                            | •                 |          |          | •        |
| Number of 7:1 or 8:1 Output Gearbox Available (Bank 0) | 20                | 20       | 22       | 24       |
| Number of 7:1 or 8:1 Input Gearbox Available (Bank 2)  | 20                | 20       | 22       | 24       |
| High-speed Differential Outputs                        | •                 |          |          | •        |
| Bank 0                                                 | 20                | 20       | 21       | 24       |
| VCCIO Pins                                             | •                 |          |          | •        |
| Bank 0                                                 | 4                 | 4        | 5        | 9        |
| Bank 1                                                 | 3                 | 4        | 5        | 9        |
| Bank 2                                                 | 4                 | 4        | 5        | 9        |
| Bank 3                                                 | 2                 | 1        | 2        | 3        |
| Bank 4                                                 | 2                 | 2        | 2        | 3        |
| Bank 5                                                 | 2                 | 1        | 2        | 3        |
| VCC                                                    | 8                 | 8        | 10       | 12       |
| GND                                                    | 24                | 24       | 33       | 52       |
| NC                                                     | 0                 | 1        | 0        | 0        |
| Reserved for Configuration                             | 1                 | 1        | 1        | 1        |
| Total Count of Bonded Pins                             | 256               | 256      | 400      | 484      |



| Part Number            | LUTs | Supply Voltage | Speed | Package             | Leads | Temp. |
|------------------------|------|----------------|-------|---------------------|-------|-------|
| LCMXO3LF-6900E-5MG256C | 6900 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3LF-6900E-6MG256C | 6900 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3LF-6900E-5MG256I | 6900 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3LF-6900E-6MG256I | 6900 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3LF-6900E-5MG324C | 6900 | 1.2 V          | 5     | Halogen-Free csfBGA | 324   | COM   |
| LCMXO3LF-6900E-6MG324C | 6900 | 1.2 V          | 6     | Halogen-Free csfBGA | 324   | COM   |
| LCMXO3LF-6900E-5MG324I | 6900 | 1.2 V          | 5     | Halogen-Free csfBGA | 324   | IND   |
| LCMXO3LF-6900E-6MG324I | 6900 | 1.2 V          | 6     | Halogen-Free csfBGA | 324   | IND   |
| LCMXO3LF-6900C-5BG256C | 6900 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3LF-6900C-6BG256C | 6900 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3LF-6900C-5BG256I | 6900 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3LF-6900C-6BG256I | 6900 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3LF-6900C-5BG324C | 6900 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 324   | COM   |
| LCMXO3LF-6900C-6BG324C | 6900 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 324   | COM   |
| LCMXO3LF-6900C-5BG324I | 6900 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 324   | IND   |
| LCMXO3LF-6900C-6BG324I | 6900 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 324   | IND   |
| LCMXO3LF-6900C-5BG400C | 6900 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 400   | COM   |
| LCMXO3LF-6900C-6BG400C | 6900 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 400   | COM   |
| LCMXO3LF-6900C-5BG400I | 6900 | 2.5 V / 3.3 V  | 5     | Halogen-Free caBGA  | 400   | IND   |
| LCMXO3LF-6900C-6BG400I | 6900 | 2.5 V / 3.3 V  | 6     | Halogen-Free caBGA  | 400   | IND   |
|                        |      |                |       |                     |       |       |
| Part Number            | LUTs | Supply Voltage | Speed | Package             | Leads | Temp. |
| LCMXO3LF-9400E-5MG256C | 9400 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3LF-9400E-6MG256C | 9400 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | COM   |
| LCMXO3LF-9400E-5MG256I | 9400 | 1.2 V          | 5     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3LF-9400E-6MG256I | 9400 | 1.2 V          | 6     | Halogen-Free csfBGA | 256   | IND   |
| LCMXO3LF-9400C-5BG256C | 9400 | 2.5 V/3.3 V    | 5     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3LF-9400C-6BG256C | 9400 | 2.5 V/3.3 V    | 6     | Halogen-Free caBGA  | 256   | COM   |
| LCMXO3LF-9400C-5BG256I | 9400 | 2.5 V/3.3 V    | 5     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3LF-9400C-6BG256I | 9400 | 2.5 V/3.3 V    | 6     | Halogen-Free caBGA  | 256   | IND   |
| LCMXO3LF-9400C-5BG400C | 9400 | 2.5 V/3.3 V    | 5     | Halogen-Free caBGA  | 400   | COM   |
| LCMXO3LF-9400C-6BG400C | 9400 | 2.5 V/3.3 V    | 6     | Halogen-Free caBGA  | 400   | COM   |
| LCMXO3LF-9400C-5BG400I | 9400 | 2.5 V/3.3 V    | 5     | Halogen-Free caBGA  | 400   | IND   |
| LCMXO3LF-9400C-6BG400I | 9400 | 2.5 V/3.3 V    | 6     | Halogen-Free caBGA  | 400   | IND   |
| LCMXO3LF-9400C-5BG484C | 9400 | 2.5 V/3.3 V    | 5     | Halogen-Free caBGA  | 484   | COM   |
| LCMXO3LF-9400C-6BG484C | 9400 | 2.5 V/3.3 V    | 6     | Halogen-Free caBGA  | 484   | COM   |
| LCMXO3LF-9400C-5BG484I | 9400 | 2.5 V/3.3 V    | 5     | Halogen-Free caBGA  | 484   | IND   |
| LCMXO3LF-9400C-6BG484I | 9400 | 2.5 V/3.3 V    | 6     | Halogen-Free caBGA  | 484   | IND   |



| Date           | Version | Section                             | Change Summary                                                                                                                                                        |
|----------------|---------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| September 2015 | 1.5     | DC and Switching<br>Characteristics | Updated the MIPI D-PHY Emulation section. Revised Table 3-5, MIPI D-<br>PHY Output DC Conditions.<br>— Revised RL Typ. value.<br>— Revised RH description and values. |
|                |         |                                     | Updated the Maximum sysIO Buffer Performance section. Revised MIPI Max. Speed value.                                                                                  |
|                |         |                                     | Updated the MachXO3L/LF External Switching Characteristics – C/E Devices section. Added footnotes 14 and 15.                                                          |
| August 2015    | 1.4     | Architecture                        | Updated the Device Configuration section. Added JTAGENB to TAP dual purpose pins.                                                                                     |
|                |         | Ordering Information                | Updated the top side markings section to indicate the use of LMXO3LF for the LCMXO3LF device.                                                                         |
| March 2015     | 1.3     | All                                 | General update. Added MachXO3LF devices.                                                                                                                              |
| October 2014   | 1.2     | Introduction                        | Updated Table 1-1, MachXO3L Family Selection Guide. Revised XO3L-<br>2100 and XO3L-4300 IO for 324-ball csfBGA package.                                               |
|                |         | Architecture                        | Updated the Dual Boot section. Corrected information on where the pri-<br>mary bitstream and the golden image must reside.                                            |
|                |         | Pinout Information                  | Updated the Pin Information Summary section.                                                                                                                          |
|                |         |                                     | Changed General Purpose IO Bank 5 values for MachXO3L-2100 and MachXO3L-4300 CSFBGA 324 package.                                                                      |
|                |         |                                     | Changed Number 7:1 or 8:1 Gearboxes for MachXO3L-640 and MachXO3L-1300.                                                                                               |
|                |         |                                     | Removed DQS Groups (Bank 1) section.                                                                                                                                  |
|                |         |                                     | Changed VCCIO Pins Bank 1 values for MachXO3L-1300, MachXO3L-<br>2100, MachXO3L-4300 and MachXO3L-6900 CSFBGA 256 package.                                            |
|                |         |                                     | Changed GND values for MachXO3L-1300, MachXO3L-2100,<br>MachXO3L-4300 and MachXO3L-6900 CSFBGA 256 package.                                                           |
|                |         |                                     | Changed NC values for MachXO3L-2100 and MachXO3L-4300 CSF-<br>BGA 324 package.                                                                                        |
|                |         | DC and Switching<br>Characteristics | Updated the BLVDS section. Changed output impedance nominal values in Table 3-2, BLVDS DC Condition.                                                                  |
|                |         |                                     | Updated the LVPECL section. Changed output impedance nominal value in Table 3-3, LVPECL DC Condition.                                                                 |
|                |         |                                     | Updated the sysCONFIG Port Timing Specifications section. Updated INITN low time values.                                                                              |
| July 2014      | 1.1     | DC and Switching<br>Characteristics | Updated the Static Supply Current – C/E Devices section. Added devices.                                                                                               |
|                |         |                                     | Updated the Programming and Erase Supply Current – C/E Device section. Added devices.                                                                                 |
|                |         |                                     | Updated the sysIO Single-Ended DC Electrical Characteristics section.<br>Revised footnote 4.                                                                          |
|                |         |                                     | Added the NVCM Download Time section.                                                                                                                                 |
|                |         |                                     | Updated the Typical Building Block Function Performance – C/E Devices section. Added information to footnote.                                                         |
|                |         | Pinout Information                  | Updated the Pin Information Summary section.                                                                                                                          |
|                |         | Ordering Information                | Updated the MachXO3L Part Number Description section. Added pack-<br>ages.                                                                                            |
|                |         |                                     | Updated the Ordering Information section. General update.                                                                                                             |





| Date          | Version              | Section                                                                                                                                   | Change Summary                                                                                                                   |
|---------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|
| June 2014     | 1.0                  | —                                                                                                                                         | Product name/trademark adjustment.                                                                                               |
|               |                      | Introduction                                                                                                                              | Updated Features section.                                                                                                        |
|               |                      |                                                                                                                                           | Updated Table 1-1, MachXO3L Family Selection Guide. Changed fcCSP packages to csfBGA. Adjusted 121-ball csfBGA arrow.            |
|               |                      |                                                                                                                                           | Introduction section general update.                                                                                             |
|               |                      | Architecture                                                                                                                              | General update.                                                                                                                  |
|               |                      | DC and Switching<br>Characteristics                                                                                                       | Updated sysIO Recommended Operating Conditions section. Removed V <sub>REF</sub> (V) column. Added standards.                    |
|               |                      |                                                                                                                                           | Updated Maximum sysIO Buffer Performance section. Added MIPI I/O standard.                                                       |
|               |                      |                                                                                                                                           | Updated MIPI D-PHY Emulation section. Changed Low Speed to Low Power. Updated Table 3-4, MIPI DC Conditions.                     |
|               |                      |                                                                                                                                           | Updated Table 3-5, MIPI D-PHY Output DC Conditions.                                                                              |
|               |                      |                                                                                                                                           | Updated Maximum sysIO Buffer Performance section.                                                                                |
|               |                      |                                                                                                                                           | Updated MachXO3L External Switching Characteristics – C/E Device section.                                                        |
| May 2014      | 00.3                 | Introduction                                                                                                                              | Updated Features section.                                                                                                        |
|               |                      |                                                                                                                                           | Updated Table 1-1, MachXO3L Family Selection Guide. Moved 121-ball fcCSP arrow.                                                  |
|               |                      |                                                                                                                                           | General update of Introduction section.                                                                                          |
|               |                      | Architecture                                                                                                                              | General update.                                                                                                                  |
|               |                      | Pinout Information                                                                                                                        | Updated Pin Information Summary section. Updated or added data on WLCSP49, WLCSP81, CABGA324, and CABGA400 for specific devices. |
|               | Ordering Information | Updated MachXO3L Part Number Description section. Updated or added data on WLCSP49, WLCSP81, CABGA324, and CABGA400 for specific devices. |                                                                                                                                  |
|               |                      |                                                                                                                                           | Updated Ultra Low Power Commercial and Industrial Grade Devices,<br>Halogen Free (RoHS) Packaging section. Added part numbers.   |
| February 2014 | 00.2                 | DC and Switching<br>Characteristics                                                                                                       | Updated MachXO3L External Switching Characteristics – C/E Devices table. Removed LPDDR and DDR2 parameters.                      |
|               | 00.1                 |                                                                                                                                           | Initial release.                                                                                                                 |