Welcome to **E-XFL.COM** ## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-----------------------------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | 1175 | | Number of Logic Elements/Cells | 9400 | | Total RAM Bits | 442368 | | Number of I/O | 384 | | Number of Gates | - | | Voltage - Supply | 1.14V ~ 1.26V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 484-LFBGA | | Supplier Device Package | 484-CABGA (19x19) | | Purchase URL | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo3lf-9400e-6bg484i | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ### **PFU Blocks** The core of the MachXO3L/LF device consists of PFU blocks, which can be programmed to perform logic, arithmetic, distributed RAM and distributed ROM functions. Each PFU block consists of four interconnected slices numbered 0 to 3 as shown in Figure 2-3. Each slice contains two LUTs and two registers. There are 53 inputs and 25 outputs associated with each PFU block. Figure 2-3. PFU Block Diagram ### **Slices** Slices 0-3 contain two LUT4s feeding two registers. Slices 0-2 can be configured as distributed memory. Table 2-1 shows the capability of the slices in PFU blocks along with the operation modes they enable. In addition, each PFU contains logic that allows the LUTs to be combined to perform functions such as LUT5, LUT6, LUT7 and LUT8. The control logic performs set/reset functions (programmable as synchronous/ asynchronous), clock select, chipselect and wider RAM/ROM functions. Table 2-1. Resources and Modes Available per Slice | | PFU Block | | | | |---------|-------------------------|-------------------------|--|--| | Slice | Resources | Modes | | | | Slice 0 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM | | | | Slice 1 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM | | | | Slice 2 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM | | | | Slice 3 | 2 LUT4s and 2 Registers | Logic, Ripple, ROM | | | Figure 2-4 shows an overview of the internal logic of the slice. The registers in the slice can be configured for positive/negative and edge triggered or level sensitive clocks. All slices have 15 inputs from routing and one from the carry-chain (from the adjacent slice or PFU). There are seven outputs: six for routing and one to carry-chain (to the adjacent PFU). Table 2-2 lists the signals associated with Slices 0-3. ### **Modes of Operation** Each slice has up to four potential modes of operation: Logic, Ripple, RAM and ROM. ### **Logic Mode** In this mode, the LUTs in each slice are configured as 4-input combinatorial lookup tables. A LUT4 can have 16 possible input combinations. Any four input logic functions can be generated by programming this lookup table. Since there are two LUT4s per slice, a LUT5 can be constructed within one slice. Larger look-up tables such as LUT6, LUT7 and LUT8 can be constructed by concatenating other slices. Note LUT8 requires more than four slices. ### **Ripple Mode** Ripple mode supports the efficient implementation of small arithmetic functions. In Ripple mode, the following functions can be implemented by each slice: - · Addition 2-bit - · Subtraction 2-bit - Add/subtract 2-bit using dynamic control - · Up counter 2-bit - · Down counter 2-bit - Up/down counter with asynchronous clear - Up/down counter with preload (sync) - · Ripple mode multiplier building block - Multiplier support - Comparator functions of A and B inputs - A greater-than-or-equal-to B - A not-equal-to B - A less-than-or-equal-to B Ripple mode includes an optional configuration that performs arithmetic using fast carry chain methods. In this configuration (also referred to as CCU2 mode) two additional signals, Carry Generate and Carry Propagate, are generated on a per-slice basis to allow fast arithmetic functions to be constructed by concatenating slices. ### **RAM Mode** In this mode, a 16x4-bit distributed single port RAM (SPR) can be constructed by using each LUT block in Slice 0 and Slice 1 as a 16x1-bit memory. Slice 2 is used to provide memory address and control signals. MachXO3L/LF devices support distributed memory initialization. The Lattice design tools support the creation of a variety of different size memories. Where appropriate, the software will construct these using distributed memory primitives that represent the capabilities of the PFU. Table 2-3 shows the number of slices required to implement different distributed RAM primitives. For more information about using RAM in MachXO3L/LF devices, please see TN1290, Memory Usage Guide for MachXO3 Devices. Table 2-3. Number of Slices Required For Implementing Distributed RAM | | SPR 16x4 | PDPR 16x4 | |------------------|----------|-----------| | Number of slices | 3 | 3 | Note: SPR = Single Port RAM, PDPR = Pseudo Dual Port RAM If an EBR is pre-loaded during configuration, the GSR input must be disabled or the release of the GSR during device wake up must occur before the release of the device I/Os becoming active. These instructions apply to all EBR RAM, ROM and FIFO implementations. For the EBR FIFO mode, the GSR signal is always enabled and the WE and RE signals act like the clock enable signals in Figure 2-10. The reset timing rules apply to the RPReset input versus the RE input and the RST input versus the WE and RE inputs. Both RST and RPReset are always asynchronous EBR inputs. For more details refer to TN1290, Memory Usage Guide for MachXO3 Devices. Note that there are no reset restrictions if the EBR synchronous reset is used and the EBR GSR input is disabled. ### Programmable I/O Cells (PIC) The programmable logic associated with an I/O is called a PIO. The individual PIO are connected to their respective sysIO buffers and pads. On the MachXO3L/LF devices, the PIO cells are assembled into groups of four PIO cells called a Programmable I/O Cell or PIC. The PICs are placed on all four sides of the device. On all the MachXO3L/LF devices, two adjacent PIOs can be combined to provide a complementary output driver pair. All PIO pairs can implement differential receivers. Half of the PIO pairs on the top edge of these devices can be configured as true LVDS transmit pairs. The PIO pairs on the bottom edge of these devices have on-chip differential termination and also provide PCI support. Table 2-11 shows the I/O standards (together with their supply and reference voltages) supported by the MachXO3L/LF devices. For further information on utilizing the sysIO buffer to support a variety of standards please see TN1280, MachXO3 sysIO Usage Guide. Table 2-11. Supported Input Standards | | | VCCIO (Typ.) | | | | | |----------------------------|-------|--------------|-------|-------|-------|--| | Input Standard | 3.3 V | 2.5 V | 1.8 V | 1.5 V | 1.2 V | | | Single-Ended Interfaces | | | | | | | | LVTTL | Yes | | | | | | | LVCMOS33 | Yes | | | | | | | LVCMOS25 | | Yes | | | | | | LVCMOS18 | | | Yes | | | | | LVCMOS15 | | | | Yes | | | | LVCMOS12 | | | | | Yes | | | PCI | Yes | | | | | | | Differential Interfaces | | | | | | | | LVDS | Yes | Yes | | | | | | BLVDS, MLVDS, LVPECL, RSDS | Yes | Yes | | | | | | MIPI <sup>1</sup> | Yes | Yes | | | | | | LVTTLD | Yes | | | | | | | LVCMOS33D | Yes | | | | | | | LVCMOS25D | | Yes | | | | | | LVCMOS18D | | | Yes | | | | <sup>1.</sup> These interfaces can be emulated with external resistors in all devices. Table 2-12. Supported Output Standards | Output Standard | V <sub>CCIO</sub> (Typ.) | | | | | |-------------------------|--------------------------|--|--|--|--| | Single-Ended Interfaces | | | | | | | LVTTL | 3.3 | | | | | | LVCMOS33 | 3.3 | | | | | | LVCMOS25 | 2.5 | | | | | | LVCMOS18 | 1.8 | | | | | | LVCMOS15 | 1.5 | | | | | | LVCMOS12 | 1.2 | | | | | | LVCMOS33, Open Drain | _ | | | | | | LVCMOS25, Open Drain | _ | | | | | | LVCMOS18, Open Drain | _ | | | | | | LVCMOS15, Open Drain | _ | | | | | | LVCMOS12, Open Drain | _ | | | | | | PCI33 | 3.3 | | | | | | Differential Interfaces | | | | | | | LVDS <sup>1</sup> | 2.5, 3.3 | | | | | | BLVDS, MLVDS, RSDS 1 | 2.5 | | | | | | LVPECL <sup>1</sup> | 3.3 | | | | | | MIPI <sup>1</sup> | 2.5 | | | | | | LVTTLD | 3.3 | | | | | | LVCMOS33D | 3.3 | | | | | | LVCMOS25D | 2.5 | | | | | | LVCMOS18D | 1.8 | | | | | <sup>1.</sup> These interfaces can be emulated with external resistors in all devices. ### sysIO Buffer Banks The numbers of banks vary between the devices of this family. MachXO3L/LF-1300 in the 256 Ball packages and the MachXO3L/LF-2100 and higher density devices have six I/O banks (one bank on the top, right and bottom side and three banks on the left side). The MachXO3L/LF-1300 and lower density devices have four banks (one bank per side). Figures 2-15 and 2-16 show the sysIO banks and their associated supplies for all devices. Figure 2-18. PC Core Block Diagram Table 2-14 describes the signals interfacing with the I<sup>2</sup>C cores. Table 2-14. PC Core Signal Description | Signal Name | I/O | Description | |-------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | i2c_scl | Bi-directional | Bi-directional clock line of the I <sup>2</sup> C core. The signal is an output if the I <sup>2</sup> C core is in master mode. The signal is an input if the I <sup>2</sup> C core is in slave mode. MUST be routed directly to the pre-assigned I/O of the chip. Refer to the Pinout Information section of this document for detailed pad and pin locations of I <sup>2</sup> C ports in each MachXO3L/LF device. | | i2c_sda | Bi-directional | Bi-directional data line of the I <sup>2</sup> C core. The signal is an output when data is transmitted from the I <sup>2</sup> C core. The signal is an input when data is received into the I <sup>2</sup> C core. MUST be routed directly to the pre-assigned I/O of the chip. Refer to the Pinout Information section of this document for detailed pad and pin locations of I <sup>2</sup> C ports in each MachXO3L/LF device. | | i2c_irqo | Output | Interrupt request output signal of the I <sup>2</sup> C core. The intended usage of this signal is for it to be connected to the WISHBONE master controller (i.e. a microcontroller or state machine) and request an interrupt when a specific condition is met. These conditions are described with the I <sup>2</sup> C register definitions. | | cfg_wake | Output | Wake-up signal – To be connected only to the power module of the MachXO3L/LF device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, I <sup>2</sup> C Tab. | | cfg_stdby | Output | Stand-by signal – To be connected only to the power module of the MachXO3L/LF device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, I <sup>2</sup> C Tab. | ### **Hardened SPI IP Core** Every MachXO3L/LF device has a hard SPI IP core that can be configured as a SPI master or slave. When the IP core is configured as a master it will be able to control other SPI enabled chips connected to the SPI bus. When the core is configured as the slave, the device will be able to interface to an external SPI master. The SPI IP core on MachXO3L/LF devices supports the following functions: - · Configurable Master and Slave modes - Full-Duplex data transfer - Mode fault error flag with CPU interrupt capability - · Double-buffered data register - · Serial clock with programmable polarity and phase - · LSB First or MSB First Data Transfer - Interface to custom logic through 8-bit WISHBONE interface There are some limitations on the use of the hardened user SPI. These are defined in the following technical notes: - TN1087, Minimizing System Interruption During Configuration Using TransFR Technology (Appendix B) - TN1293, Using Hardened Control Functions in MachXO3 Devices Figure 2-19. SPI Core Block Diagram Table 2-15 describes the signals interfacing with the SPI cores. Table 2-15. SPI Core Signal Description | Signal Name | I/O | Master/Slave | Description | | |-------------|-----|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | spi_csn[0] | 0 | Master | SPI master chip-select output | | | spi_csn[17] | 0 | Master | Additional SPI chip-select outputs (total up to eight slaves) | | | spi_scsn | I | Slave | SPI slave chip-select input | | | spi_irq | 0 | Master/Slave | Interrupt request | | | spi_clk | I/O | Master/Slave | SPI clock. Output in master mode. Input in slave mode. | | | spi_miso | I/O | Master/Slave | SPI data. Input in master mode. Output in slave mode. | | | spi_mosi | I/O | Master/Slave | SPI data. Output in master mode. Input in slave mode. | | | sn | I | Slave | Configuration Slave Chip Select (active low), dedicated for selecting the Configuration Logic. | | | cfg_stdby | 0 | Master/Slave | Stand-by signal – To be connected only to the power module of the MachXO3L/LF device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, SPI Tab. | | | cfg_wake | 0 | Master/Slave | Wake-up signal – To be connected only to the power module of the MachXO3L/LF device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, SPI Tab. | | ### **Security and One-Time Programmable Mode (OTP)** For applications where security is important, the lack of an external bitstream provides a solution that is inherently more secure than SRAM-based FPGAs. This is further enhanced by device locking. MachXO3L/LF devices contain security bits that, when set, prevent the readback of the SRAM configuration and NVCM/Flash spaces. The device can be in one of two modes: - 1. Unlocked Readback of the SRAM configuration and NVCM/Flash spaces is allowed. - 2. Permanently Locked The device is permanently locked. Once set, the only way to clear the security bits is to erase the device. To further complement the security of the device, a One Time Programmable (OTP) mode is available. Once the device is set in this mode it is not possible to erase or re-program the NVCM/Flash and SRAM OTP portions of the device. For more details, refer to TN1279, MachXO3 Programming and Configuration Usage Guide. ### **Password** The MachXO3LF supports a password-based security access feature also known as Flash Protect Key. Optionally, the MachXO3L device can be ordered with a custom specification (c-spec) to support this feature. The Flash Protect Key feature provides a method of controlling access to the Configuration and Programming modes of the device. When enabled, the Configuration and Programming edit mode operations (including Write, Verify and Erase operations) are allowed only when coupled with a Flash Protect Key which matches that expected by the device. Without a valid Flash Protect Key, the user can perform only rudimentary non-configuration operations such as Read Device ID. For more details, refer to TN1313, Using Password Security with MachXO3 Devices. #### **Dual Boot** MachXO3L/LF devices can optionally boot from two patterns, a primary bitstream and a golden bitstream. If the primary bitstream is found to be corrupt while being downloaded into the SRAM, the device shall then automatically re-boot from the golden bitstream. Note that the primary bitstream must reside in the external SPI Flash. The golden image MUST reside in an on-chip NVCM/Flash. For more details, refer to TN1279, MachXO3 Programming and Configuration Usage Guide. ### **Soft Error Detection** The SED feature is a CRC check of the SRAM cells after the device is configured. This check ensures that the SRAM cells were configured successfully. This feature is enabled by a configuration bit option. The Soft Error Detection can also be initiated in user mode via an input to the fabric. The clock for the Soft Error Detection circuit is generated using a dedicated divider. The undivided clock from the on-chip oscillator is the input to this divider. For low power applications users can switch off the Soft Error Detection circuit. For more details, refer to TN1292, MachXO3 Soft Error Detection Usage Guide. ### **Soft Error Correction** The MachXO3LF device supports Soft Error Correction (SEC). Optionally, the MachXO3L device can be ordered with a custom specification (c-spec) to support this feature. When BACKGROUND\_RECONFIG is enabled using the Lattice Diamond Software in a design, asserting the PROGRAMN pin or issuing the REFRESH sysConfig command refreshes the SRAM array from configuration memory. Only the detected error bit is corrected. No other SRAM cells are changed, allowing the user design to function uninterrupted. During the project design phase, if the overall system cannot guarantee containment of the error or its subsequent effects on downstream data or control paths, Lattice recommends using SED only. The MachXO3 can be then be soft-reset by asserting PROGRAMN or issuing the Refresh command over a sysConfig port in response to SED. Soft-reset additionally erases the SRAM array prior to the SRAM refresh, and asserts internal Reset circuitry to guarantee a known state. For more details, refer to TN1292, MachXO3 Soft Error Detection (SED)/Correction (SEC) Usage Guide. ### **TraceID** Each MachXO3L/LF device contains a unique (per device), TraceID that can be used for tracking purposes or for IP security applications. The TraceID is 64 bits long. Eight out of 64 bits are user-programmable, the remaining 56 bits are factory-programmed. The TraceID is accessible through the EFB WISHBONE interface and can also be accessed through the SPI, I<sup>2</sup>C, or JTAG interfaces. ## **Density Shifting** The MachXO3L/LF family has been designed to enable density migration within the same package. Furthermore, the architecture ensures a high success rate when performing design migration from lower density devices to higher density devices. In many cases, it is also possible to shift a lower utilization design targeted for a high-density device to a lower density device. However, the exact details of the final resource utilization will impact the likely success in each case. When migrating from lower to higher density or higher to lower density, ensure to review all the power supplies and NC pins of the chosen devices. For more details refer to the MachXO3 migration files. # MachXO3 Family Data Sheet DC and Switching Characteristics February 2017 Advance Data Sheet DS1047 ## Absolute Maximum Ratings<sup>1, 2, 3</sup> | | MachXO3L/LF E (1.2 V) | MachXO3L/LF C (2.5 V/3.3 V) | |-----------------------------------------------|-----------------------|-----------------------------| | Supply Voltage V <sub>CC</sub> | –0.5 V to 1.32 V | –0.5 V to 3.75 V | | Output Supply Voltage V <sub>CCIO</sub> | –0.5 V to 3.75 V | –0.5 V to 3.75 V | | I/O Tri-state Voltage Applied <sup>4, 5</sup> | –0.5 V to 3.75 V | 0.5 V to 3.75 V | | Dedicated Input Voltage Applied <sup>4</sup> | –0.5 V to 3.75 V | 0.5 V to 3.75 V | | Storage Temperature (Ambient) | –55 °C to 125 °C | –55 °C to 125 °C | | Junction Temperature (T <sub>J</sub> ) | –40 °C to 125 °C | –40 °C to 125 °C | <sup>1.</sup> Stress above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. - 2. Compliance with the Lattice Thermal Management document is required. - 3. All voltages referenced to GND. - 4. Overshoot and undershoot of -2 V to $(V_{IHMAX} + 2)$ volts is permitted for a duration of <20 ns. - 5. The dual function I<sup>2</sup>C pins SCL and SDA are limited to -0.25 V to 3.75 V or to -0.3 V with a duration of <20 ns. ## Recommended Operating Conditions<sup>1</sup> | Symbol | Parameter | Min. | Max. | Units | |--------------------------------------|---------------------------------------------|-------|-------|-------| | V 1 | Core Supply Voltage for 1.2 V Devices | 1.14 | 1.26 | V | | V <sub>CC</sub> <sup>1</sup> | Core Supply Voltage for 2.5 V/3.3 V Devices | 2.375 | 3.465 | V | | V <sub>CCIO</sub> <sup>1, 2, 3</sup> | I/O Driver Supply Voltage | 1.14 | 3.465 | V | | t <sub>JCOM</sub> | Junction Temperature Commercial Operation | | 85 | °C | | t <sub>JIND</sub> | Junction Temperature Industrial Operation | -40 | 100 | °C | Like power supplies must be tied together. For example, if V<sub>CCIO</sub> and V<sub>CC</sub> are both the same voltage, they must also be the same supply. ## Power Supply Ramp Rates<sup>1</sup> | Symbol | Parameter | Min. | Тур. | Max. | Units | |-------------------|-------------------------------------------------|------|------|------|-------| | t <sub>RAMP</sub> | Power supply ramp rates for all power supplies. | 0.01 | 1 | 100 | V/ms | <sup>1.</sup> Assumes monotonic ramp rates. <sup>2.</sup> See recommended voltages by I/O standard in subsequent table. <sup>3.</sup> $V_{CCIO}$ pins of unused I/O banks should be connected to the $V_{CC}$ power supply on boards. ## Power-On-Reset Voltage Levels<sup>1, 2, 3, 4, 5</sup> | Symbol | Parameter | Min. | Тур. | Max. | Units | |---------------------------|------------------------------------------------------------------------------------------------------------------|----------------------------------------------|------|------|-------| | V <sub>PORUP</sub> | Power-On-Reset ramp up trip point (band gap based circuit monitoring $V_{\text{CCINT}}$ and $V_{\text{CCIO0}}$ ) | 0.9 | _ | 1.06 | V | | V <sub>PORUPEXT</sub> | Power-On-Reset ramp up trip point (band gap based circuit monitoring external $V_{\rm CC}$ power supply) | gap based circuit 1.5 — | | 2.1 | V | | V <sub>PORDNBG</sub> | Power-On-Reset ramp down trip point (band gap based circuit monitoring $V_{\text{CCINT}}$ ) | down trip point (band gap based circuit 0.75 | | 0.93 | V | | V <sub>PORDNBGEXT</sub> | Power-On-Reset ramp down trip point (band gap based circuit monitoring V <sub>CC</sub> ) | | _ | 1.33 | V | | V <sub>PORDNSRAM</sub> | Power-On-Reset ramp down trip point (SRAM based circuit monitoring V <sub>CCINT</sub> ) | | 0.6 | _ | V | | V <sub>PORDNSRAMEXT</sub> | Power-On-Reset ramp down trip point (SRAM based circuit monitoring $V_{CC}$ ) | _ | 0.96 | _ | V | - 1. These POR trip points are only provided for guidance. Device operation is only characterized for power supply voltages specified under recommended operating conditions. - 2. For devices without voltage regulators $V_{CCINT}$ is the same as the $V_{CC}$ supply voltage. For devices with voltage regulators, $V_{CCINT}$ is regulated from the $V_{CC}$ supply voltage. - 3. Note that V<sub>PORUP</sub> (min.) and V<sub>PORDNBG</sub> (max.) are in different process corners. For any given process corner V<sub>PORDNBG</sub> (max.) is always 12.0 mV below V<sub>PORUP</sub> (min.). - 4. V<sub>PORUPEXT</sub> is for C devices only. In these devices a separate POR circuit monitors the external V<sub>CC</sub> power supply. - 5. V<sub>CCIO0</sub> does not have a Power-On-Reset ramp down trip point. V<sub>CCIO0</sub> must remain within the Recommended Operating Conditions to ensure proper operation. ## Hot Socketing Specifications<sup>1, 2, 3</sup> | Symbol | Parameter | Condition | Max. | Units | |----------|------------------------------|-----------------------------|---------|-------| | $I_{DK}$ | Input or I/O leakage Current | $0 < V_{IN} < V_{IH} (MAX)$ | +/-1000 | μΑ | <sup>1.</sup> Insensitive to sequence of V<sub>CC</sub> and V<sub>CCIO</sub>. However, assumes monotonic rise/fall rates for V<sub>CC</sub> and V<sub>CCIO</sub>. ### **ESD Performance** Please refer to the MachXO2 Product Family Qualification Summary for complete qualification data, including ESD performance. <sup>2.</sup> $0 < V_{CC} < V_{CC}$ (MAX), $0 < V_{CCIO} < V_{CCIO}$ (MAX). <sup>3.</sup> $I_{DK}$ is additive to $I_{PU}$ , $I_{PD}$ or $I_{BH}$ . ## Static Supply Current - C/E Devices<sup>1, 2, 3, 6</sup> | Symbol | Parameter | Device | Typ.⁴ | Units | |-------------------|-------------------------------------------------|-----------------------------------|-------|-------| | I <sub>CC</sub> | Core Power Supply | LCMXO3L/LF-1300C 256 Ball Package | 4.8 | mA | | | | LCMXO3L/LF-2100C | 4.8 | mA | | | | LCMXO3L/LF-2100C 324 Ball Package | 8.45 | mA | | | | LCMXO3L/LF-4300C | 8.45 | mA | | | | LCMXO3L/LF-4300C 400 Ball Package | 12.87 | mA | | | | LCMXO3L/LF-6900C <sup>7</sup> | 12.87 | mA | | | | LCMXO3L/LF-9400C <sup>7</sup> | 17.86 | mA | | | | LCMXO3L/LF-640E | 1.00 | mA | | | | LCMXO3L/LF-1300E | 1.00 | mA | | | | LCMXO3L/LF-1300E 256 Ball Package | 1.39 | mA | | | | LCMXO3L/LF-2100E | 1.39 | mA | | | | LCMXO3L/LF-2100E 324 Ball Package | 2.55 | mA | | | | LCMXO3L/LF-4300E | 2.55 | mA | | | | LCMXO3L/LF-6900E | 4.06 | mA | | | | LCMXO3L/LF-9400E | 5.66 | mA | | I <sub>CCIO</sub> | Bank Power Supply <sup>5</sup><br>VCCIO = 2.5 V | All devices | 0 | mA | - 1. For further information on supply current, please refer to TN1289, Power Estimation and Management for MachXO3 Devices. - Assumes blank pattern with the following characteristics: all outputs are tri-stated, all inputs are configured as LVCMOS and held at V<sub>CCIO</sub> or GND, on-chip oscillator is off, on-chip PLL is off. - 3. Frequency = 0 MHz. - 4. $T_J = 25$ °C, power supplies at nominal voltage. - 5. Does not include pull-up/pull-down. - 6. To determine the MachXO3L/LF peak start-up current data, use the Power Calculator tool. - 7. Determination of safe ambient operating conditions requires use of the Diamond Power Calculator tool. ### Table 3-5. MIPI D-PHY Output DC Conditions<sup>1</sup> | | Description | Min. | Тур. | Max. | Units | |-----------------------------|---------------------------------------------------------------------------------------------------------|------|------|------|-------| | Transmitter | | | • | • | • | | <b>External Termination</b> | n | | | | | | RL | 1% external resistor with VCCIO = 2.5 V | _ | 50 | _ | Ohms | | | 1% external resistor with VCCIO = 3.3 V | _ | 50 | _ | | | RH | 1% external resistor with performance up to 800 Mbps or with performance up 900 Mbps when VCCIO = 2.5 V | _ | 330 | _ | Ohms | | | 1% external resistor with performance between 800 Mbps to 900 Mbps when VCCIO = 3.3 V | _ | 464 | _ | Ohms | | High Speed | | | | | | | VCCIO | VCCIO of the Bank with LVDS Emulated output buffer | _ | 2.5 | _ | V | | | VCCIO of the Bank with LVDS Emulated output buffer | _ | 3.3 | _ | V | | VCMTX | HS transmit static common mode voltage | 150 | 200 | 250 | mV | | VOD | HS transmit differential voltage | 140 | 200 | 270 | mV | | VOHHS | HS output high voltage | _ | _ | 360 | V | | ZOS | Single ended output impedance | _ | 50 | _ | Ohms | | ΔZOS | Single ended output impedance mismatch | _ | _ | 10 | % | | Low Power | | | | | | | VCCIO | VCCIO of the Bank with LVCMOS12D 6 mA drive bidirectional IO buffer | _ | 1.2 | _ | V | | VOH | Output high level | 1.1 | 1.2 | 1.3 | V | | VOL | Output low level | -50 | 0 | 50 | mV | | ZOLP | Output impedance of LP transmitter | 110 | _ | _ | Ohms | <sup>1.</sup> Over Recommended Operating Conditions ## Typical Building Block Function Performance – C/E Devices<sup>1</sup> ### Pin-to-Pin Performance (LVCMOS25 12 mA Drive) | Function | –6 Timing | Units | |-----------------|-----------|-------| | Basic Functions | | | | 16-bit decoder | 8.9 | ns | | 4:1 MUX | 7.5 | ns | | 16:1 MUX | 8.3 | ns | ### **Register-to-Register Performance** | –6 Timing | Units | |-----------|--------------------------| | | | | 412 | MHz | | 297 | MHz | | 324 | MHz | | 161 | MHz | | | • | | 183 | MHz | | | <u> </u> | | 500 | MHz | | | 412<br>297<br>324<br>161 | <sup>1.</sup> The above timing numbers are generated using the Diamond design tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the Diamond software. ### **Derating Logic Timing** Logic timing provided in the following sections of the data sheet and the Lattice design tools are worst case numbers in the operating range. Actual delays may be much faster. Lattice design tools can provide logic timing numbers at a particular temperature and voltage. ## DC and Switching Characteristics MachXO3 Family Data Sheet | | | | _ | 6 | _ | 5 | | |----------------------------------------------------------------|---------------------------------------------------------------|------------------|-------|------|-------|------|-------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Units | | | | MachXO3L/LF-1300 | 2.87 | _ | 3.18 | _ | ns | | Clock to Data Setup - PIO Input Register with Data Input Delay | MachXO3L/LF-2100 | 2.87 | _ | 3.18 | _ | ns | | | | MachXO3L/LF-4300 | 2.96 | _ | 3.28 | | ns | | | | That Bala input Bolay | MachXO3L/LF-6900 | 3.05 | — | 3.35 | _ | ns | | | | MachXO3L/LF-9400 | 3.06 | — | 3.37 | _ | ns | | | | MachXO3L/LF-1300 | -0.83 | _ | -0.83 | _ | ns | | | | MachXO3L/LF-2100 | -0.83 | — | -0.83 | _ | ns | | t <sub>H_DELPLL</sub> | Clock to Data Hold - PIO Input Register with Input Data Delay | MachXO3L/LF-4300 | -0.87 | _ | -0.87 | | ns | | | | MachXO3L/LF-6900 | -0.91 | _ | -0.91 | _ | ns | | | | MachXO3L/LF-9400 | -0.93 | _ | -0.93 | _ | ns | Figure 3-6. Receiver GDDR71\_RX. Waveforms Figure 3-7. Transmitter GDDR71\_TX. Waveforms | | | М | achXO3L/LF-69 | 00 | | |--------------------------------------------------------|-----------|-----------|---------------|----------|----------| | | CSFBGA256 | CSFBGA324 | CABGA256 | CABGA324 | CABGA400 | | General Purpose IO per Bank | 1 | 1 | 1 | • | | | Bank 0 | 50 | 73 | 50 | 71 | 83 | | Bank 1 | 52 | 68 | 52 | 68 | 84 | | Bank 2 | 52 | 72 | 52 | 72 | 84 | | Bank 3 | 16 | 24 | 16 | 24 | 28 | | Bank 4 | 16 | 16 | 16 | 16 | 24 | | Bank 5 | 20 | 28 | 20 | 28 | 32 | | Total General Purpose Single Ended IO | 206 | 281 | 206 | 279 | 335 | | Differential IO per Bank | 1 | 1 | 1 | • | | | Bank 0 | 25 | 36 | 25 | 36 | 42 | | Bank 1 | 26 | 34 | 26 | 34 | 42 | | Bank 2 | 26 | 36 | 26 | 36 | 42 | | Bank 3 | 8 | 12 | 8 | 12 | 14 | | Bank 4 | 8 | 8 | 8 | 8 | 12 | | Bank 5 | 10 | 14 | 10 | 14 | 16 | | Total General Purpose Differential IO | 103 | 140 | 103 | 140 | 168 | | Dual Function IO | 37 | 37 | 37 | 37 | 37 | | Number 7:1 or 8:1 Gearboxes | - | | | • | | | Number of 7:1 or 8:1 Output Gearbox Available (Bank 0) | 20 | 21 | 20 | 21 | 21 | | Number of 7:1 or 8:1 Input Gearbox Available (Bank 2) | 20 | 21 | 20 | 21 | 21 | | High-speed Differential Outputs | - | | | • | | | Bank 0 | 20 | 21 | 20 | 21 | 21 | | VCCIO Pins | 1 | 1 | 1 | • | | | Bank 0 | 4 | 4 | 4 | 4 | 5 | | Bank 1 | 3 | 4 | 4 | 4 | 5 | | Bank 2 | 4 | 4 | 4 | 4 | 5 | | Bank 3 | 2 | 2 | 1 | 2 | 2 | | Bank 4 | 2 | 2 | 2 | 2 | 2 | | Bank 5 | 2 | 2 | 1 | 2 | 2 | | VCC | 8 | 8 | 8 | 10 | 10 | | GND | 24 | 16 | 24 | 16 | 33 | | NC | 0 | 0 | 1 | 0 | 0 | | Reserved for Configuration | 1 | 1 | 1 | 1 | 1 | | Total Count of Bonded Pins | 256 | 324 | 256 | 324 | 400 | | Part Number | LUTs | Supply Voltage | Speed | Package | Leads | Temp. | |-----------------------|------|----------------|-------|---------------------|-------|-------| | LCMXO3L-6900E-5MG256C | 6900 | 1.2 V | 5 | Halogen-Free csfBGA | 256 | COM | | LCMXO3L-6900E-6MG256C | 6900 | 1.2 V | 6 | Halogen-Free csfBGA | 256 | COM | | LCMXO3L-6900E-5MG256I | 6900 | 1.2 V | 5 | Halogen-Free csfBGA | 256 | IND | | LCMXO3L-6900E-6MG256I | 6900 | 1.2 V | 6 | Halogen-Free csfBGA | 256 | IND | | LCMXO3L-6900E-5MG324C | 6900 | 1.2 V | 5 | Halogen-Free csfBGA | 324 | COM | | LCMXO3L-6900E-6MG324C | 6900 | 1.2 V | 6 | Halogen-Free csfBGA | 324 | COM | | LCMXO3L-6900E-5MG324I | 6900 | 1.2 V | 5 | Halogen-Free csfBGA | 324 | IND | | LCMXO3L-6900E-6MG324I | 6900 | 1.2 V | 6 | Halogen-Free csfBGA | 324 | IND | | LCMXO3L-6900C-5BG256C | 6900 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 256 | COM | | LCMXO3L-6900C-6BG256C | 6900 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 256 | COM | | LCMXO3L-6900C-5BG256I | 6900 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 256 | IND | | LCMXO3L-6900C-6BG256I | 6900 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 256 | IND | | LCMXO3L-6900C-5BG324C | 6900 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 324 | COM | | LCMXO3L-6900C-6BG324C | 6900 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 324 | COM | | LCMXO3L-6900C-5BG324I | 6900 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 324 | IND | | LCMXO3L-6900C-6BG324I | 6900 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 324 | IND | | LCMXO3L-6900C-5BG400C | 6900 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 400 | COM | | LCMXO3L-6900C-6BG400C | 6900 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 400 | COM | | LCMXO3L-6900C-5BG400I | 6900 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 400 | IND | | LCMXO3L-6900C-6BG400I | 6900 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 400 | IND | | Part Number | LUTs | Supply Voltage | Speed | Package | Leads | Temp. | |-----------------------|------|----------------|-------|---------------------|-------|-------| | LCMXO3L-9400E-5MG256C | 9400 | 1.2 V | 5 | Halogen-Free csfBGA | 256 | COM | | LCMXO3L-9400E-6MG256C | 9400 | 1.2 V | 6 | Halogen-Free csfBGA | 256 | COM | | LCMXO3L-9400E-5MG256I | 9400 | 1.2 V | 5 | Halogen-Free csfBGA | 256 | IND | | LCMXO3L-9400E-6MG256I | 9400 | 1.2 V | 6 | Halogen-Free csfBGA | 256 | IND | | LCMXO3L-9400C-5BG256C | 9400 | 2.5 V/3.3 V | 5 | Halogen-Free caBGA | 256 | COM | | LCMXO3L-9400C-6BG256C | 9400 | 2.5 V/3.3 V | 6 | Halogen-Free caBGA | 256 | COM | | LCMXO3L-9400C-5BG256I | 9400 | 2.5 V/3.3 V | 5 | Halogen-Free caBGA | 256 | IND | | LCMXO3L-9400C-6BG256I | 9400 | 2.5 V/3.3 V | 6 | Halogen-Free caBGA | 256 | IND | | LCMXO3L-9400C-5BG400C | 9400 | 2.5 V/3.3 V | 5 | Halogen-Free caBGA | 400 | COM | | LCMXO3L-9400C-6BG400C | 9400 | 2.5 V/3.3 V | 6 | Halogen-Free caBGA | 400 | COM | | LCMXO3L-9400C-5BG400I | 9400 | 2.5 V/3.3 V | 5 | Halogen-Free caBGA | 400 | IND | | LCMXO3L-9400C-6BG400I | 9400 | 2.5 V/3.3 V | 6 | Halogen-Free caBGA | 400 | IND | | LCMXO3L-9400C-5BG484C | 9400 | 2.5 V/3.3 V | 5 | Halogen-Free caBGA | 484 | COM | | LCMXO3L-9400C-6BG484C | 9400 | 2.5 V/3.3 V | 6 | Halogen-Free caBGA | 484 | COM | | LCMXO3L-9400C-5BG484I | 9400 | 2.5 V/3.3 V | 5 | Halogen-Free caBGA | 484 | IND | | LCMXO3L-9400C-6BG484I | 9400 | 2.5 V/3.3 V | 6 | Halogen-Free caBGA | 484 | IND | ## MachXO3LF Ultra Low Power Commercial and Industrial Grade Devices, Halogen Free (RoHS) Packaging | Part Number | LUTs | Supply Voltage | Speed | Package | Leads | Temp. | |-----------------------|------|----------------|-------|---------------------|-------|-------| | LCMXO3LF-640E-5MG121C | 640 | 1.2 V | 5 | Halogen-Free csfBGA | 121 | COM | | LCMXO3LF-640E-6MG121C | 640 | 1.2 V | 6 | Halogen-Free csfBGA | 121 | COM | | LCMXO3LF-640E-5MG121I | 640 | 1.2 V | 5 | Halogen-Free csfBGA | 121 | IND | | LCMXO3LF-640E-6MG121I | 640 | 1.2 V | 6 | Halogen-Free csfBGA | 121 | IND | | Part Number | LUTs | Supply Voltage | Speed | Package | Leads | Temp. | |----------------------------|------|----------------|-------|---------------------|-------|-------| | LCMXO3LF-1300E-5UWG36CTR | 1300 | 1.2 V | 5 | Halogen-Free WLCSP | 36 | COM | | LCMXO3LF-1300E-5UWG36CTR50 | 1300 | 1.2 V | 5 | Halogen-Free WLCSP | 36 | COM | | LCMXO3LF-1300E-5UWG36CTR1K | 1300 | 1.2 V | 5 | Halogen-Free WLCSP | 36 | COM | | LCMXO3LF-1300E-5UWG36ITR | 1300 | 1.2 V | 5 | Halogen-Free WLCSP | 36 | IND | | LCMXO3LF-1300E-5UWG36ITR50 | 1300 | 1.2 V | 5 | Halogen-Free WLCSP | 36 | IND | | LCMXO3LF-1300E-5UWG36ITR1K | 1300 | 1.2 V | 5 | Halogen-Free WLCSP | 36 | IND | | LCMXO3LF-1300E-5MG121C | 1300 | 1.2 V | 5 | Halogen-Free csfBGA | 121 | COM | | LCMXO3LF-1300E-6MG121C | 1300 | 1.2 V | 6 | Halogen-Free csfBGA | 121 | COM | | LCMXO3LF-1300E-5MG121I | 1300 | 1.2 V | 5 | Halogen-Free csfBGA | 121 | IND | | LCMXO3LF-1300E-6MG121I | 1300 | 1.2 V | 6 | Halogen-Free csfBGA | 121 | IND | | LCMXO3LF-1300E-5MG256C | 1300 | 1.2 V | 5 | Halogen-Free csfBGA | 256 | COM | | LCMXO3LF-1300E-6MG256C | 1300 | 1.2 V | 6 | Halogen-Free csfBGA | 256 | COM | | LCMXO3LF-1300E-5MG256I | 1300 | 1.2 V | 5 | Halogen-Free csfBGA | 256 | IND | | LCMXO3LF-1300E-6MG256I | 1300 | 1.2 V | 6 | Halogen-Free csfBGA | 256 | IND | | LCMXO3LF-1300C-5BG256C | 1300 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 256 | COM | | LCMXO3LF-1300C-6BG256C | 1300 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 256 | COM | | LCMXO3LF-1300C-5BG256I | 1300 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 256 | IND | | LCMXO3LF-1300C-6BG256I | 1300 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 256 | IND | | Part Number | LUTs | Supply Voltage | Speed | Package | Leads | Temp. | |----------------------------|------|----------------|-------|---------------------|-------|-------| | LCMXO3LF-2100E-5UWG49CTR | 2100 | 1.2 V | 5 | Halogen-Free WLCSP | 49 | COM | | LCMXO3LF-2100E-5UWG49CTR50 | 2100 | 1.2 V | 5 | Halogen-Free WLCSP | 49 | COM | | LCMXO3LF-2100E-5UWG49CTR1K | 2100 | 1.2 V | 5 | Halogen-Free WLCSP | 49 | COM | | LCMXO3LF-2100E-5UWG49ITR | 2100 | 1.2 V | 5 | Halogen-Free WLCSP | 49 | IND | | LCMXO3LF-2100E-5UWG49ITR50 | 2100 | 1.2 V | 5 | Halogen-Free WLCSP | 49 | IND | | LCMXO3LF-2100E-5UWG49ITR1K | 2100 | 1.2 V | 5 | Halogen-Free WLCSP | 49 | IND | | LCMXO3LF-2100E-5MG121C | 2100 | 1.2 V | 5 | Halogen-Free csfBGA | 121 | COM | | LCMXO3LF-2100E-6MG121C | 2100 | 1.2 V | 6 | Halogen-Free csfBGA | 121 | COM | | LCMXO3LF-2100E-5MG121I | 2100 | 1.2 V | 5 | Halogen-Free csfBGA | 121 | IND | | LCMXO3LF-2100E-6MG121I | 2100 | 1.2 V | 6 | Halogen-Free csfBGA | 121 | IND | | LCMXO3LF-2100E-5MG256C | 2100 | 1.2 V | 5 | Halogen-Free csfBGA | 256 | COM | | LCMXO3LF-2100E-6MG256C | 2100 | 1.2 V | 6 | Halogen-Free csfBGA | 256 | COM | | LCMXO3LF-2100E-5MG256I | 2100 | 1.2 V | 5 | Halogen-Free csfBGA | 256 | IND | | LCMXO3LF-2100E-6MG256I | 2100 | 1.2 V | 6 | Halogen-Free csfBGA | 256 | IND | | LCMXO3LF-2100E-5MG324C | 2100 | 1.2 V | 5 | Halogen-Free csfBGA | 324 | COM | | LCMXO3LF-2100E-6MG324C | 2100 | 1.2 V | 6 | Halogen-Free csfBGA | 324 | COM | | LCMXO3LF-2100E-5MG324I | 2100 | 1.2 V | 5 | Halogen-Free csfBGA | 324 | IND | | Part Number | LUTs | Supply Voltage | Speed | Package | Leads | Temp. | |------------------------|------|----------------|-------|---------------------|-------|-------| | LCMXO3LF-6900E-5MG256C | 6900 | 1.2 V | 5 | Halogen-Free csfBGA | 256 | COM | | LCMXO3LF-6900E-6MG256C | 6900 | 1.2 V | 6 | Halogen-Free csfBGA | 256 | COM | | LCMXO3LF-6900E-5MG256I | 6900 | 1.2 V | 5 | Halogen-Free csfBGA | 256 | IND | | LCMXO3LF-6900E-6MG256I | 6900 | 1.2 V | 6 | Halogen-Free csfBGA | 256 | IND | | LCMXO3LF-6900E-5MG324C | 6900 | 1.2 V | 5 | Halogen-Free csfBGA | 324 | COM | | LCMXO3LF-6900E-6MG324C | 6900 | 1.2 V | 6 | Halogen-Free csfBGA | 324 | COM | | LCMXO3LF-6900E-5MG324I | 6900 | 1.2 V | 5 | Halogen-Free csfBGA | 324 | IND | | LCMXO3LF-6900E-6MG324I | 6900 | 1.2 V | 6 | Halogen-Free csfBGA | 324 | IND | | LCMXO3LF-6900C-5BG256C | 6900 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 256 | COM | | LCMXO3LF-6900C-6BG256C | 6900 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 256 | COM | | LCMXO3LF-6900C-5BG256I | 6900 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 256 | IND | | LCMXO3LF-6900C-6BG256I | 6900 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 256 | IND | | LCMXO3LF-6900C-5BG324C | 6900 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 324 | COM | | LCMXO3LF-6900C-6BG324C | 6900 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 324 | COM | | LCMXO3LF-6900C-5BG324I | 6900 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 324 | IND | | LCMXO3LF-6900C-6BG324I | 6900 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 324 | IND | | LCMXO3LF-6900C-5BG400C | 6900 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 400 | COM | | LCMXO3LF-6900C-6BG400C | 6900 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 400 | COM | | LCMXO3LF-6900C-5BG400I | 6900 | 2.5 V / 3.3 V | 5 | Halogen-Free caBGA | 400 | IND | | LCMXO3LF-6900C-6BG400I | 6900 | 2.5 V / 3.3 V | 6 | Halogen-Free caBGA | 400 | IND | | Part Number | LUTs | Supply Voltage | Speed | Package | Leads | Temp. | |------------------------|------|----------------|-------|---------------------|-------|-------| | LCMXO3LF-9400E-5MG256C | 9400 | 1.2 V | 5 | Halogen-Free csfBGA | 256 | COM | | LCMXO3LF-9400E-6MG256C | 9400 | 1.2 V | 6 | Halogen-Free csfBGA | 256 | COM | | LCMXO3LF-9400E-5MG256I | 9400 | 1.2 V | 5 | Halogen-Free csfBGA | 256 | IND | | LCMXO3LF-9400E-6MG256I | 9400 | 1.2 V | 6 | Halogen-Free csfBGA | 256 | IND | | LCMXO3LF-9400C-5BG256C | 9400 | 2.5 V/3.3 V | 5 | Halogen-Free caBGA | 256 | COM | | LCMXO3LF-9400C-6BG256C | 9400 | 2.5 V/3.3 V | 6 | Halogen-Free caBGA | 256 | COM | | LCMXO3LF-9400C-5BG256I | 9400 | 2.5 V/3.3 V | 5 | Halogen-Free caBGA | 256 | IND | | LCMXO3LF-9400C-6BG256I | 9400 | 2.5 V/3.3 V | 6 | Halogen-Free caBGA | 256 | IND | | LCMXO3LF-9400C-5BG400C | 9400 | 2.5 V/3.3 V | 5 | Halogen-Free caBGA | 400 | COM | | LCMXO3LF-9400C-6BG400C | 9400 | 2.5 V/3.3 V | 6 | Halogen-Free caBGA | 400 | COM | | LCMXO3LF-9400C-5BG400I | 9400 | 2.5 V/3.3 V | 5 | Halogen-Free caBGA | 400 | IND | | LCMXO3LF-9400C-6BG400I | 9400 | 2.5 V/3.3 V | 6 | Halogen-Free caBGA | 400 | IND | | LCMXO3LF-9400C-5BG484C | 9400 | 2.5 V/3.3 V | 5 | Halogen-Free caBGA | 484 | COM | | LCMXO3LF-9400C-6BG484C | 9400 | 2.5 V/3.3 V | 6 | Halogen-Free caBGA | 484 | COM | | LCMXO3LF-9400C-5BG484I | 9400 | 2.5 V/3.3 V | 5 | Halogen-Free caBGA | 484 | IND | | LCMXO3LF-9400C-6BG484I | 9400 | 2.5 V/3.3 V | 6 | Halogen-Free caBGA | 484 | IND |