

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                         |
|----------------------------|----------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                            |
| Core Size                  | 16-Bit                                                                           |
| Speed                      | 40 MIPs                                                                          |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                                  |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                            |
| Number of I/O              | 13                                                                               |
| Program Memory Size        | 6KB (2K x 24)                                                                    |
| Program Memory Type        | FLASH                                                                            |
| EEPROM Size                | -                                                                                |
| RAM Size                   | 256 x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                        |
| Data Converters            | A/D 6x10b                                                                        |
| Oscillator Type            | Internal                                                                         |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                |
| Mounting Type              | Surface Mount                                                                    |
| Package / Case             | 18-SOIC (0.295", 7.50mm Width)                                                   |
| Supplier Device Package    | 18-SOIC                                                                          |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic33fj06gs001t-i-so |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Pin Diagrams (Continued)**



# 3.0 CPU

- Note 1: This data sheet summarizes the features of the dsPIC33FJ06GS001/101A/102A/ 202A and dsPIC33FJ09GS302 families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to **Section 2.** "CPU" (DS70204) in the "dsPIC33F/PIC24H Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The CPU module has a 16-bit (data) modified Harvard architecture with an enhanced instruction set, including significant support for DSP. The CPU has a 24-bit instruction word with a variable length opcode field. The Program Counter (PC) is 23 bits wide and addresses up to 4M x 24 bits of user program memory space. The actual amount of program memory implemented varies from device to device. A single-cycle instruction prefetch mechanism is used to help maintain throughput and provides predictable execution. All instructions execute in a single cycle, with the exception of instructions that change the program flow, the double-word move (MOV.D) instruction and the table instructions. Overhead-free program loop constructs are supported using the DO and REPEAT instructions, both of which are interruptible at any point.

The dsPIC33FJ06GS001/101A/102A/202A and dsPIC33FJ09GS302 devices have sixteen, 16-bit working registers in the programmer's model. Each of the working registers can serve as a Data, Address or Address Offset register. The sixteenth working register (W15) operates as a software Stack Pointer (SP) for interrupts and calls.

There are two classes of instruction: MCU and DSP. These two instruction classes are seamlessly integrated into a single CPU. The instruction set includes many addressing modes and is designed for optimum C compiler efficiency. For most instructions, the devices are capable of executing a data (or program data) memory read, a working register (data) read, a data memory write and a program (instruction) memory read per instruction cycle. As a result, three parameter instructions can be supported, allowing A + B = C operations to be executed in a single cycle.

A block diagram of the CPU is shown in Figure 3-1, and the programmer's model is shown in Figure 3-2.

# 3.1 Data Addressing Overview

The data space can be addressed as 32K words or 64 Kbytes and is split into two blocks, referred to as X and Y data memory. Each memory block has its own independent Address Generation Unit (AGU). The MCU class of instructions operates solely through the X memory AGU, which accesses the entire memory map as one linear data space. Certain DSP instructions operate through the X and Y AGUs to support dual operand reads, which splits the data address space into two parts. The X and Y data space boundary is device-specific.

Overhead-free circular buffers (Modulo Addressing mode) are supported in both X and Y address spaces. The Modulo Addressing removes the software boundary checking overhead for DSP algorithms. Furthermore, the X AGU Circular Addressing can be used with any of the MCU class of instructions. The X AGU also supports Bit-Reversed Addressing to greatly simplify input or output data reordering for radix-2 FFT algorithms.

The upper 32 Kbytes of the data space memory map can optionally be mapped into program space at any 16K program word boundary defined by the 8-bit Program Space Visibility Page (PSVPAG) register. The program-to-data space mapping feature lets any instruction access program space as if it were data space.

# 3.2 DSP Engine Overview

The DSP engine features a high-speed, 17-bit by 17-bit multiplier, a 40-bit ALU, two 40-bit saturating accumulators and a 40-bit bidirectional barrel shifter. The barrel shifter is capable of shifting a 40-bit value up to 16 bits, right or left, in a single cycle. The DSP instructions operate seamlessly with all other instructions and have been designed for optimal realtime performance. The MAC instruction and other associated instructions can concurrently fetch two data operands from memory while multiplying two W registers and accumulating and optionally saturating the result in the same cycle. This instruction functionality requires that the RAM data space be split for these instructions and linear for all others. Data space partitioning is achieved in a transparent and flexible manner through dedicating certain working registers to each address space.

## 3.6.1 MULTIPLIER

The 17-bit x 17-bit multiplier is capable of signed or unsigned operation and can multiplex its output using a scaler to support either 1.31 fractional (Q31) or 32-bit integer results. Unsigned operands are zero-extended into the 17th bit of the multiplier input value. Signed operands are sign-extended into the 17th bit of the multiplier input value. The output of the 17-bit x 17-bit multiplier/scaler is a 33-bit value that is sign-extended to 40 bits. Integer data is inherently represented as a signed 2's complement value, where the Most Significant bit (MSb) is defined as a sign bit. The range of an N-bit 2's complement integer is  $-2^{N-1}$  to  $2^{N-1} - 1$ .

- For a 16-bit integer, the data range is -32768 (0x8000) to 32767 (0x7FFF) including 0
- For a 32-bit integer, the data range is
   -2,147,483,648 (0x8000 0000) to 2,147,483,647 (0x7FFF FFFF)

When the multiplier is configured for fractional multiplication, the data is represented as a 2's complement fraction, where the MSb is defined as a sign bit and the radix point is implied to lie just after the sign bit (QX format). The range of an N-bit 2's complement fraction with this implied radix point is -1.0 to  $(1 - 2^{1-N})$ . For a 16-bit fraction, the Q15 data range is -1.0 (0x8000) to 0.999969482 (0x7FFF) including 0 and has a precision of 3.01518x10<sup>-5</sup>. In Fractional mode, the 16 x 16 multiply operation generates a 1.31 product that has a precision of 4.65661 x 10<sup>-10</sup>.

The same multiplier is used to support the MCU multiply instructions, which include integer 16-bit signed, unsigned and mixed-sign multiply operations.

The MUL instruction can be directed to use byte or word-sized operands. Byte operands will direct a 16-bit result, and word operands will direct a 32-bit result to the specified register(s) in the W array.

# 3.6.2 DATA ACCUMULATORS AND ADDER/SUBTRACTER

The data accumulator consists of a 40-bit adder/ subtracter with automatic sign extension logic. It can select one of two accumulators (A or B) as its preaccumulation source and post-accumulation destination. For the ADD and LAC instructions, the data to be accumulated or loaded can be optionally scaled using the barrel shifter prior to accumulation.

# 3.6.2.1 Adder/Subtracter, Overflow and Saturation

The adder/subtracter is a 40-bit adder with an optional zero input into one side, and either true or complement data into the other input.

- In the case of addition, the Carry/Borrow input is active-high and the other input is true data (not complemented)
- In the case of subtraction, the Carry/Borrow input is active-low and the other input is complemented

The adder/subtracter generates Overflow Status bits, SA/SB and OA/OB, which are latched and reflected in the STATUS register:

- Overflow from bit 39: This is a catastrophic overflow in which the sign of the accumulator is destroyed
- Overflow into guard bits, 32 through 39: This is a recoverable overflow. This bit is set whenever all the guard bits are not identical to each other.

The adder has an additional saturation block that controls accumulator data saturation, if selected. It uses the result of the adder, the Overflow Status bits described previously and the SAT<A:B> (CORCON<7:6>) and ACCSAT (CORCON<4>) mode control bits to determine when and to what value to saturate.

Six STATUS register bits support saturation and overflow:

- · OA: ACCA overflowed into guard bits
- OB: ACCB overflowed into guard bits
- SA: ACCA saturated (bit 31 overflow and saturation) or

ACCA overflowed into guard bits and saturated (bit 39 overflow and saturation)

SB: ACCB saturated (bit 31 overflow and saturation)

ACCB overflowed into guard bits and saturated (bit 39 overflow and saturation)

- · OAB: Logical OR of OA and OB
- · SAB: Logical OR of SA and SB

The OA and OB bits are modified each time data passes through the adder/subtracter. When set, they indicate that the most recent operation has overflowed into the accumulator guard bits (bits 32 through 39). The OA and OB bits can also optionally generate an arithmetic warning trap when set and the corresponding Overflow Trap Enable bits (OVATE, OVBTE) in the INTCON1 register are set (refer to **Section 7.0 "Interrupt Controller"**). This allows the user application to take immediate action, for example, to correct system gain.

The SA and SB bits are modified each time data passes through the adder/subtracter, but can only be cleared by the user application. When set, they indicate that the accumulator has overflowed its maximum range (bit 31 for 32-bit saturation or bit 39 for 40-bit saturation) and will be saturated (if saturation is enabled). When saturation is not enabled, SA and SB default to bit 39 overflow and thus, indicate that a catastrophic overflow has occurred. If the COVTE bit in the INTCON1 register is set, SA and SB bits will generate an arithmetic warning trap when saturation is disabled.

# 4.0 MEMORY ORGANIZATION

Note: This data sheet summarizes the features of the dsPIC33FJ06GS001/101A/102A/ 202A and dsPIC33FJ09GS302 families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to **Section 4.** "Program **Memory**" (DS70203) in the "*dsPIC33F/ PIC24H Family Reference Manual*", which is available from the Microchip web site (www.microchip.com).

The device architecture features separate program and data memory spaces and buses. This architecture also allows the direct access to program memory from the data space during code execution.

# 4.1 Program Address Space

The device program address memory space is 4M instructions. The space is addressable by a 24-bit value derived either from the 23-bit Program Counter (PC) during program execution, or from table operation or data space remapping as described in Section 4.7 "Interfacing Program and Data Memory Spaces".

User application access to the program memory space is restricted to the lower half of the address range (0x000000 to 0x7FFFFF). The exception is the use of TBLRD/TBLWT operations, which use TBLPAG<7> to permit access to the constant current source trim value and Device ID sections of the configuration memory space.

The device memory maps are shown in Figure 4-1.

# FIGURE 4-1: PROGRAM MEMORY MAPS FOR dsPIC33FJ06GS001/101A/102A/202A and dsPIC33FJ09GS302 DEVICES



### TABLE 4-19: CONSTANT CURRENT SOURCE REGISTER MAP

| F  | ile Name | ADR  | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10      | Bit 9 | Bit 8 | Bit 7 | Bit 6        | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
|----|----------|------|--------|--------|--------|--------|--------|-------------|-------|-------|-------|--------------|-------|-------|-------|-------|-------|-------|---------------|
| 15 | SRCCON   | 0500 | ISRCEN | —      |        | _      | —      | OUTSEL<2:0> |       | —     | —     | ISRCCAL<5:0> |       |       |       | 0000  |       |       |               |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-20: HIGH-SPEED 10-BIT ADC REGISTER MAP FOR dsPIC33FJ06GS001 AND dsPIC33FJ06GS101A

|          |             |        | 1              | 1      |         |        |           |       | 1      | 1            |       | 1       | 1         |       |          |         |       | 1             |
|----------|-------------|--------|----------------|--------|---------|--------|-----------|-------|--------|--------------|-------|---------|-----------|-------|----------|---------|-------|---------------|
| SFR Name | SFR<br>Addr | Bit 15 | Bit 14         | Bit 13 | Bit 12  | Bit 11 | Bit 10    | Bit 9 | Bit 8  | Bit 7        | Bit 6 | Bit 5   | Bit 4     | Bit 3 | Bit 2    | Bit 1   | Bit 0 | All<br>Resets |
| ADCON    | 0300        | ADON   | _              | ADSIDL | SLOWCLK | —      | GSWTRG    | _     | FORM   | EIE          | ORDER | SEQSAMP | ASYNCSAMP | _     | Α        | DCS<2:0 | >     | 0003          |
| ADPCFG   | 0302        | _      | _              | _      | -       | _      | _         | _     | —      | PCFG7        | PCFG6 | _       | —         | PCFG3 | PCFG2    | PCFG1   | PCFG0 | 0000          |
| ADSTAT   | 0306        | _      | _              | _      | _       | _      | _         | —     | —      | _            | P6RDY | _       | —         | P3RDY | _        | P1RDY   | P0RDY | 0000          |
| ADBASE   | 0308        |        | ADBASE<15:1> — |        |         |        |           |       |        |              |       |         | 0000      |       |          |         |       |               |
| ADCPC0   | 030A        | IRQEN1 | PEND1          | SWTRG1 |         | TRO    | SRC1<4:0> |       |        | IRQEN0       | PEND0 | SWTRG0  |           | TRGS  | RC0<4:0> |         |       | 0000          |
| ADCPC1   | 030C        | IRQEN3 | PEND3          | SWTRG3 |         | TRO    | SRC3<4:0> |       |        | _            | _     | _       |           |       |          | _       | 0000  |               |
| ADCPC3   | 0310        | _      | _              | _      | _       | _      | —         | _     | —      | IRQEN6       | PEND6 | SWTRG6  |           | TRGS  | RC6<4:0> |         |       | 0000          |
| ADCBUF0  | 0320        |        |                |        |         |        |           |       | ADC D  | ata Buffer 0 | )     |         |           |       |          |         |       | XXXX          |
| ADCBUF1  | 0322        |        |                |        |         |        |           |       | ADC D  | ata Buffer 1 |       |         |           |       |          |         |       | XXXX          |
| ADCBUF2  | 0324        |        |                |        |         |        |           |       | ADC D  | ata Buffer 2 |       |         |           |       |          |         |       | XXXX          |
| ADCBUF3  | 0326        |        |                |        |         |        |           |       | ADC D  | ata Buffer 3 | ;     |         |           |       |          |         |       | XXXX          |
| ADCBUF6  | 032C        |        |                |        |         |        |           |       | ADC D  | ata Buffer 6 | i     |         |           |       |          |         |       | XXXX          |
| ADCBUF7  | 032E        |        |                |        |         |        |           |       | ADC D  | ata Buffer 7 | ,     |         |           |       |          |         |       | XXXX          |
| ADCBUF12 | 0338        |        |                |        |         |        |           |       | ADC Da | ata Buffer 1 | 2     |         |           |       |          |         |       | XXXX          |
| ADCBUF13 | 033A        |        |                |        |         |        |           |       | ADC Da | ata Buffer 1 | 3     |         |           |       |          |         |       | XXXX          |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

# 5.2 RTSP Operation

The dsPIC33FJ06GS001/101A/102A/202A and dsPIC33FJ09GS302 Flash program memory array is organized into rows of 64 instructions or 192 bytes. RTSP allows the user application to erase a page of memory, which consists of eight rows (512 instructions) at a time, and to program one row or one word at a time. Table 25-12 shows typical erase and programming times. The 8-row erase pages and single row write rows are edge-aligned from the beginning of program memory, on boundaries of 1536 bytes and 192 bytes, respectively.

The program memory implements holding buffers that can contain 64 instructions of programming data. Prior to the actual programming operation, the write data must be loaded into the buffers sequentially. The instruction words loaded must always be from a group of 64 boundary.

The basic sequence for RTSP programming is to set up a Table Pointer, then do a series of TBLWT instructions to load the buffers. Programming is performed by setting the control bits in the NVMCON register. A total of 64 TBLWTL and TBLWTH instructions are required to load the instructions.

All of the table write operations are single-word writes (two instruction cycles) because only the buffers are written. A programming cycle is required for programming each row.

# 5.3 Programming Operations

A complete programming sequence is necessary for programming or erasing the internal Flash in RTSP mode. The processor stalls (waits) until the programming operation is finished.

The programming time depends on the FRC accuracy (see Table 25-19) and the value of the FRC Oscillator Tuning register (see Register 8-4). Use the following formula to calculate the minimum and maximum values for the Row Write Time, Page Erase Time and Word Write Cycle Time parameters (see Table 25-12).

#### EQUATION 5-1: PROGRAMMING TIME



For example, if the device is operating at +125°C, the FRC accuracy will be  $\pm 5\%$ . If the TUN<5:0> bits (see Register 8-4) are set to `b111111, the minimum row write time is equal to Equation 5-2.

#### EQUATION 5-2: MINIMUM PAGE ERASE TIME

$$T_{RW} = \frac{168517 \ Cycles}{7.37 \ MHz \times (1 + 0.05) \times (1 - 0.00375)} = 21.85 ms$$

The maximum row write time is equal to Equation 5-3.

#### EQUATION 5-3: MAXIMUM PAGE ERASE TIME

$$T_{RW} = \frac{168517 \text{ Cycles}}{7.37 \text{ MHz} \times (1 - 0.05) \times (1 - 0.00375)} = 24.16 \text{ ms}$$

Setting the WR bit (NVMCON<15>) starts the operation, and the WR bit is automatically cleared when the operation is finished.

# 5.4 Control Registers

Two SFRs are used to read and write the program Flash memory: NVMCON and NVMKEY.

The NVMCON register (Register 5-1) controls which blocks are to be erased, which memory type is to be programmed and the start of the programming cycle.

NVMKEY is a write-only register that is used for write protection. To start a programming or erase sequence, the user application must consecutively write 0x55 and 0xAA to the NVMKEY register. Refer to **Section 5.3 "Programming Operations"** for further details.

| <b>REGISTER 7</b> -                | -14: IEC3: | 3: INTERRUPT ENABLE CONTROL REGISTER 3 |     |                                        |     |        |       |  |  |  |  |
|------------------------------------|------------|----------------------------------------|-----|----------------------------------------|-----|--------|-------|--|--|--|--|
| U-0                                | U-0        | U-0                                    | U-0 | U-0                                    | U-0 | R/W-0  | U-0   |  |  |  |  |
| —                                  | _          | —                                      | _   |                                        | —   | PSEMIE | _     |  |  |  |  |
| bit 15                             |            |                                        |     |                                        |     |        | bit 8 |  |  |  |  |
|                                    |            |                                        |     |                                        |     |        |       |  |  |  |  |
| U-0                                | U-0        | U-0                                    | U-0 | U-0                                    | U-0 | U-0    | U-0   |  |  |  |  |
| —                                  | _          | —                                      | —   |                                        | _   | —      | —     |  |  |  |  |
| bit 7                              |            |                                        |     |                                        |     |        | bit 0 |  |  |  |  |
|                                    |            |                                        |     |                                        |     |        |       |  |  |  |  |
| Legend:                            |            |                                        |     |                                        |     |        |       |  |  |  |  |
| R = Readable                       | bit        | W = Writable                           | bit | U = Unimplemented bit, read as '0'     |     |        |       |  |  |  |  |
| -n = Value at POR '1' = Bit is set |            |                                        |     | '0' = Bit is cleared x = Bit is unknow |     |        |       |  |  |  |  |
|                                    |            |                                        |     |                                        |     |        |       |  |  |  |  |

| bit 15-10 | Unimplemented: Read as '0'                           |
|-----------|------------------------------------------------------|
| bit 9     | PSEMIE: PWM Special Event Match Interrupt Enable bit |
|           | 1 = Interrupt request is enabled                     |
|           | 0 = Interrupt request is not enabled                 |
| bit 8-0   | Unimplemented: Read as '0'                           |

#### REGISTER 7-15: IEC4: INTERRUPT ENABLE CONTROL REGISTER 4

| U-0    | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| —      | —   | —   | —   | —   | —   | —   | —     |
| bit 15 |     |     |     |     |     |     | bit 8 |

| U-0   | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0                | U-0   |
|-------|-----|-----|-----|-----|-----|----------------------|-------|
| —     | —   | —   | —   | —   | —   | U1EIE <sup>(1)</sup> | —     |
| bit 7 |     |     |     |     |     |                      | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 15-2 | Unimplemented: Read as '0'                                    |
|----------|---------------------------------------------------------------|
| bit 1    | <b>U1EIE:</b> UART1 Error Interrupt Enable bit <sup>(1)</sup> |
|          | 1 = Interrupt request is enabled                              |
|          | 0 = Interrupt request is not enabled                          |
| bit 0    | Unimplemented: Read as '0'                                    |

**Note 1:** This bit is not implemented in the dsPIC33FJ06GS001 device.

## **REGISTER 7-35: INTTREG: INTERRUPT CONTROL AND STATUS REGISTER**

| bit 8 |
|-------|
| bit 8 |
|       |
|       |
| R-0   |
|       |
| bit 0 |
|       |
|       |
|       |
| own   |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
| •     |

| <b>REGISTER 8</b> - | 2: CLKD                      | IV: CLOCK D                           | IVISOR RE                        | GISTER <sup>(2)</sup> |                  |                   |            |
|---------------------|------------------------------|---------------------------------------|----------------------------------|-----------------------|------------------|-------------------|------------|
| R/W-0               | R/W-0                        | R/W-1                                 | R/W-1                            | R/W-0                 | R/W-0            | R/W-0             | R/W-0      |
| ROI                 |                              | DOZE<2:0>                             |                                  | DOZEN <sup>(1)</sup>  |                  | FRCDIV<2:0>       |            |
| bit 15              |                              |                                       |                                  |                       |                  |                   | bit 8      |
| R/W-0               | R/W-1                        | U-0                                   | R/W-0                            | R/W-0                 | R/W-0            | R/W-0             | R/W-0      |
| PLLPOS              | ST<1:0>                      | _                                     |                                  |                       | PLLPRE<4:0>      |                   |            |
| bit 7               |                              |                                       | •                                |                       |                  |                   | bit 0      |
|                     |                              |                                       |                                  |                       |                  |                   |            |
| Legend:             |                              |                                       | L *1                             |                       |                  | (O)               |            |
| R = Readable        | DIT                          | vv = vvritable                        | DIT                              |                       | iented bit, read | as '0'            |            |
| -n = Value at P     | OR                           | '1' = Bit is set                      |                                  | "0" = Bit is clea     | ared             | x = Bit is unkr   | IOWN       |
| bit 15              | ROI: Recover                 | r on Interrupt bi                     | t                                |                       |                  |                   |            |
|                     | 1 = Interrupts               | s will clear the I                    | DOZEN bit a                      | nd the processor      | clock/peripher   | al clock ratio is | set to 1:1 |
|                     | 0 = Interrupts               | s have no effec                       | t on the DOZ                     | EN bit                |                  |                   |            |
| bit 14-12           | DOZE<2:0>:                   | Processor Clo                         | ck Reduction                     | Select bits           |                  |                   |            |
|                     | 111 = Fcy/12                 | 8                                     |                                  |                       |                  |                   |            |
|                     | 110 = FCY/64                 |                                       |                                  |                       |                  |                   |            |
|                     | 101 = FCY/32<br>100 = FCY/16 |                                       |                                  |                       |                  |                   |            |
|                     | 011 = FCY/8 (                | (default)                             |                                  |                       |                  |                   |            |
|                     | 010 = Fcy/4                  |                                       |                                  |                       |                  |                   |            |
|                     | 001 = FCY/2                  |                                       |                                  |                       |                  |                   |            |
|                     | 000 = FCY/1                  |                                       | (1)                              |                       |                  |                   |            |
| bit 11              | DOZEN: Doz                   |                                       | bit''                            |                       |                  |                   |            |
|                     | 1 = DOZE < 2<br>0 = Processo | :0> field specifi<br>or clock/periphe | es the ratio t<br>ral clock rati | o is forced to 1.1    | pneral clocks a  | nd the process    | OF CIOCKS  |
| bit 10-8            | FRCDIV<2.0                   | <ul> <li>Internal Fast</li> </ul>     | RC Oscillate                     | or Postscaler hits    | 2                |                   |            |
|                     | 111 = FRC di                 | ivide-by-256                          |                                  |                       |                  |                   |            |
|                     | 110 <b>= FRC d</b> i         | ivide-by-64                           |                                  |                       |                  |                   |            |
|                     | 101 <b>= FRC d</b> i         | ivide-by-32                           |                                  |                       |                  |                   |            |
|                     | 100 <b>= FRC d</b> i         | ivide-by-16                           |                                  |                       |                  |                   |            |
|                     | 011 = FRC di                 | ivide-by-8                            |                                  |                       |                  |                   |            |
|                     | 010 = FRC di                 | ivide-by-4<br>ivide-by-2              |                                  |                       |                  |                   |            |
|                     | 000 = FRC di                 | ivide-by-1 (defa                      | ault)                            |                       |                  |                   |            |
| bit 7-6             | PLLPOST<1:                   | :0>: PLL VCO                          | Jutput Divide                    | er Select bits (als   | so denoted as '  | N2', PLL posts    | caler)     |
|                     | 11 = Output/8                | 3                                     | •                                | Υ.                    |                  | <i>,</i> <b>,</b> | ,          |
|                     | 10 = Reserve                 | ed                                    |                                  |                       |                  |                   |            |
|                     | 01 = Output/4                | (default)                             |                                  |                       |                  |                   |            |
|                     | 00 = Output/2                | 2                                     |                                  |                       |                  |                   |            |
| bit 5               | Unimplemen                   | ted: Read as '                        | 0'                               |                       |                  |                   |            |
| bit 4-0             | PLLPRE<4:0                   | >: PLL Phase                          | Detector Inpu                    | ut Divider bits (al   | so denoted as    | 'N1', PLL preso   | caler)     |
|                     | 11111 <b>= Inpu</b>          | ıt/33                                 |                                  |                       |                  |                   |            |
|                     | •                            |                                       |                                  |                       |                  |                   |            |
|                     | •                            |                                       |                                  |                       |                  |                   |            |
|                     | •                            |                                       |                                  |                       |                  |                   |            |
|                     | 00001 = Inpu                 | it/3                                  |                                  |                       |                  |                   |            |
|                     | 00000 <b>– mpu</b>           |                                       |                                  |                       |                  |                   |            |

#### Note 1: This bit is cleared when the ROI bit is set and an interrupt occurs.

**2:** This register is reset only on a Power-on Reset (POR).

# 10.0 I/O PORTS

- Note 1: This data sheet summarizes the features of the dsPIC33FJ06GS001/101A/102A/ 202A and dsPIC33FJ09GS302 family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 10. "I/O Ports" (DS70193) in the "dsPIC33F/PIC24H Family Reference Manual", which is available on the Microchip web site (www.microchip.com).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

All of the device pins (except VDD, VSS, MCLR and OSC1/CLKI) are shared among the peripherals and the parallel I/O ports. All I/O input ports feature Schmitt Trigger inputs for improved noise immunity.

# 10.1 Parallel I/O (PIO) Ports

Generally a parallel I/O port that shares a pin with a peripheral is subservient to the peripheral. The peripheral's output buffer data and control signals are provided to a pair of multiplexers. The multiplexers select whether the peripheral or the associated port has ownership of the output data and control signals of the I/O pin. The logic also prevents "loop through", in which a port's digital output can drive the input of a peripheral that shares the same pin. Figure 10-1 shows how ports are shared with other peripherals and the associated I/O pin to which they are connected.

When a peripheral is enabled and the peripheral is actively driving an associated pin, the use of the pin as a general purpose output pin is disabled. The I/O pin can be read, but the output driver for the parallel port bit is disabled. If a peripheral is enabled, but the peripheral is not actively driving a pin, that pin can be driven by a port.

All port pins have three registers directly associated with their operation as digital I/O. The Data Direction register (TRISx) determines whether the pin is an input or an output. If the data direction bit is '1', then the pin is an input. All port pins are defined as inputs after a Reset. Reads from the latch (LATx) read the latch. Writes to the latch write the latch. Reads from the port (PORTx) read the port pins, while writes to the port pins write the latch.

Any bit and its associated data and control registers that are not valid for a particular device will be disabled. That means the corresponding LATx and TRISx registers and the port pin will read as zeros.

When a pin is shared with another peripheral or function that is defined as an input only, it is nevertheless regarded as a dedicated port because there is no other competing source of outputs.

| U-0           | U-0                 | R/W-1             | R/W-1       | R/W-1             | R/W-1           | R/W-1           | R/W-1 |
|---------------|---------------------|-------------------|-------------|-------------------|-----------------|-----------------|-------|
|               | —                   |                   |             | FLT7              | R<5:0>          |                 |       |
| bit 15        |                     |                   |             |                   |                 |                 | bit 8 |
|               |                     |                   |             |                   |                 |                 |       |
| U-0           | U-0                 | R/W-1             | R/W-1       | R/W-1             | R/W-1           | R/W-1           | R/W-1 |
|               |                     |                   |             | FLT6              | R<5:0>          |                 |       |
| bit 7         |                     |                   |             |                   |                 |                 | bit 0 |
|               |                     |                   |             |                   |                 |                 |       |
| Legend:       |                     |                   |             |                   |                 |                 |       |
| R = Readable  | e bit               | W = Writable bit  | t           | U = Unimplen      | nented bit, rea | ad as '0'       |       |
| -n = Value at | POR                 | '1' = Bit is set  |             | '0' = Bit is cle  | ared            | x = Bit is unkr | nown  |
|               |                     |                   |             |                   |                 |                 |       |
| bit 15-14     | Unimpleme           | nted: Read as '0' |             |                   |                 |                 |       |
| bit 13-8      | FLT7R<5:0>          | Assign PWM Fa     | ult Input 7 | (FLT7) to the Co  | orresponding l  | RPn Pin bits    |       |
|               | 111111 <b>= Ir</b>  | nput tied to Vss  |             |                   |                 |                 |       |
|               | 100011 <b>= Ir</b>  | nput tied to RP35 |             |                   |                 |                 |       |
|               | 100010 <b>= lr</b>  | nput tied to RP34 |             |                   |                 |                 |       |
|               | 100001 = lr         | nput fied to RP33 |             |                   |                 |                 |       |
|               | 100000 = 11         | iput tied to RP32 |             |                   |                 |                 |       |
|               | •                   |                   |             |                   |                 |                 |       |
|               | •                   |                   |             |                   |                 |                 |       |
|               | 00000 <b>= Inr</b>  | out tied to RP0   |             |                   |                 |                 |       |
| bit 7-6       | Unimpleme           | nted: Read as '0' |             |                   |                 |                 |       |
| bit 5-0       | FLT6R<5:0>          | : Assign PWM Fa   | ult Input 6 | (FI T6) to the Co | orrespondina l  | RPn Pin bits    |       |
|               | 1111111 = Ir        | nut tied to Vss   | ant input o | (1 210) to the ot | en coperiaing i |                 |       |
|               | 100011 = lr         | nput fied to RP35 |             |                   |                 |                 |       |
|               | 100011 II           | nput tied to RP34 |             |                   |                 |                 |       |
|               | 100001 <b>= Ir</b>  | nput tied to RP33 |             |                   |                 |                 |       |
|               | 100000 <b>= I</b> r | nput tied to RP32 |             |                   |                 |                 |       |
|               | •                   |                   |             |                   |                 |                 |       |
|               | •                   |                   |             |                   |                 |                 |       |
|               | •                   |                   |             |                   |                 |                 |       |
|               | 00000 <b>= Inr</b>  | out tied to RP0   |             |                   |                 |                 |       |
|               | 30000 mp            |                   |             |                   |                 |                 |       |

# REGISTER 10-13: RPINR32: PERIPHERAL PIN SELECT INPUT REGISTER 32

# 19.0 HIGH-SPEED 10-BIT ANALOG-TO-DIGITAL CONVERTER (ADC)

- Note 1: This data sheet summarizes the features of the dsPIC33FJ06GS001/101A/102A/ 202A and dsPIC33FJ09GS302 families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 44. "High-Speed 10-Bit ADC" (DS70321) in the "dsPIC33F/ PIC24H Family Reference Manual", which is available on the Microchip web site (www.microchip.com).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The dsPIC33FJ06GS001/101A/102A/202A and dsPIC33FJ09GS302 family of devices provides high-speed successive approximation, Analog-to-Digital conversions to support applications such as AC-to-DC and DC-to-DC Power Converters.

# **19.1 Features Overview**

The ADC module comprises the following features:

- 10-bit resolution
- Unipolar inputs
- One Successive Approximation Register (SAR)
- · Up to eight external input channels
- · Up to two internal analog inputs
- Dedicated result register for each analog input
- ±1 LSB accuracy at 3.3V
- Single supply operation
- 2 Msps conversion rate at 3.3V
- Low-power CMOS technology

### **19.2 Module Description**

This ADC module is designed for applications that require low latency between the request for conversion and the resultant output data. Typical applications include:

- AC/DC Power Supplies
- DC/DC Converters
- Power Factor Correction (PFC)

This ADC works with the high-speed PWM module in power control applications that require high-frequency control loops. This small conversion delay reduces the "phase lag" between measurement and control system response. Up to three inputs may be sampled at a time (two inputs from the dedicated Sample-and-Hold circuits and one from the shared Sample-and-Hold circuit). If multiple inputs request conversion, the ADC will convert them in a sequential manner, starting with the lowest order input.

This ADC design provides each pair of analog inputs (AN1, AN0), (AN3, AN2),..., the ability to specify its own trigger source out of a maximum of sixteen different trigger sources. This capability allows this ADC to sample and convert analog inputs that are associated with PWM generators operating on independent time bases.

The user application typically requires synchronization between analog data sampling and PWM output to the application circuit. The very high-speed operation of this ADC module allows "data on demand".

In addition, several hardware features have been added to the peripheral interface to improve real-time performance in a typical DSP-based application:

- Result alignment options
- · Automated sampling
- External conversion start control
- Two internal inputs to monitor INTREF and EXTREF input signals (not available in dsPIC33FJ06GS101A/102A devices)

Block diagrams of the ADC module are shown in Figure 19-1 through Figure 19-5.

# 19.3 Module Functionality

The high-speed, 10-bit ADC module is designed to support power conversion applications when used with the high-speed PWM module. The ADC has one SAR and only one conversion can be processed at a time, yielding a conversion rate of 2 Msps or the equivalent of one 10-bit conversion, in half a microsecond ( $0.5 \ \mu s$ ).

The ADC module supports up to eight external analog inputs and two internal analog inputs. To monitor reference voltage, two internal inputs, AN12 and AN13, are connected to the EXTREF and INTREF voltages, respectively.

Note: The dsPIC33FJ06GS101A/102A devices do not have the internal connection to EXTREF.

The analog reference voltage is defined as the device supply voltage (AVDD/AVSS).

# 20.8 Hysteresis

An additional feature of the module is hysteresis control. Hysteresis can be enabled or disabled and its amplitude can be controlled by the HYSSEL<1:0> bits in the CMPCONx register. Three different values are available: 15 mV, 30 mV and 45 mV. It is also possible to select the edge (rising or falling) to which hysteresis is to be applied.

Hysteresis control prevents the comparator output from continuously changing state because of small perturbations (noise) at the input (see Figure 20-2).

FIGURE 20-2: HYSTERESIS CONTROL



# 20.9 Interaction with I/O Buffers

If the module is enabled and a pin has been selected as the source for the comparator, then the chosen I/O pad must disable the digital input buffer associated with the pad to prevent excessive currents in the digital buffer due to analog input voltages.

# 20.10 DAC Output Range

The DAC has a limitation for the maximum reference voltage input of (AVDD - 1.5) volts. An external reference voltage input should not exceed this value or the reference DAC output will become indeterminate.

# 20.11 Analog Comparator Registers

The high-speed analog comparator module is controlled by the following registers:

- CMPCONx: Comparator Control x Register
- CMPDACx: Comparator DAC Control x Register

# TABLE 22-1: CONFIGURATION FLASH BYTES FOR dsPIC33FJ06GS001/101A/X02A DEVICES

| Address | Name    | Bits 23-8 | Bit 7                   | Bit 6   | Bit 5   | Bit 4                   | Bit 3 | Bit 2    | Bit 1      | Bit 0   |
|---------|---------|-----------|-------------------------|---------|---------|-------------------------|-------|----------|------------|---------|
| 000FF0  | FICD    |           | Reserved <sup>(1)</sup> |         | JTAGEN  | Reserved <sup>(2)</sup> |       |          | ICS<       | :1:0>   |
| 000FF4  | FWDT    | —         | FWDTEN                  | —       | PLLKEN  | WDTPRE                  |       | WDTPO    | ST<3:0>    |         |
| 000FF6  | FOSC    | —         | FCKS                    | vl<1:0> | IOL1WAY | —                       | —     | OSCIOFNC | POSCM      | 1D<1:0> |
| 000FF8  | FOSCSEL | —         | IESO                    | —       | —       | —                       | —     |          | FNOSC<2:0> |         |
| 000FFA  | FGS     |           |                         |         |         |                         |       |          | GCP        | GWRP    |

**Legend:** — = unimplemented, read as '1'.

Note 1: This bit is reserved for use by development tools.

2: This bit is reserved; program as '0'.

#### TABLE 22-2: CONFIGURATION FLASH BYTES FOR dsPIC33FJ09GS302 DEVICES

| Address | Name    | Bits 23-8 | Bit 7                   | Bit 6   | Bit 5   | Bit 4                   | Bit 3 | Bit 2        | Bit 1      | Bit 0   |  |
|---------|---------|-----------|-------------------------|---------|---------|-------------------------|-------|--------------|------------|---------|--|
| 0017F0  | FICD    | _         | Reserved <sup>(1)</sup> |         | JTAGEN  | Reserved <sup>(2)</sup> |       |              | ICS<       | :1:0>   |  |
| 0017F4  | FWDT    | —         | FWDTEN                  | —       | PLLKEN  | WDTPRE                  |       | WDTPOST<3:0> |            |         |  |
| 0017F6  | FOSC    | _         | FCKSM                   | //<1:0> | IOL1WAY | —                       | _     | OSCIOFNC     | POSCM      | 1D<1:0> |  |
| 0017F8  | FOSCSEL | —         | IESO                    | —       | —       | —                       | —     |              | FNOSC<2:0> |         |  |
| 0017FA  | FGS     | —         | —                       | —       | —       | —                       | —     | —            | GCP        | GWRP    |  |

**Legend:** — = unimplemented, read as '1'.

**Note 1:** This bit is reserved for use by development tools.

2: This bit is reserved; program as '0'.

# 22.4 Watchdog Timer (WDT)

The Watchdog Timer (WDT) is driven by the LPRC oscillator. When the WDT is enabled, the clock source is also enabled.

#### 22.4.1 PRESCALER/POSTSCALER

The nominal WDT clock source from LPRC is 32 kHz. This feeds a prescaler that can be configured for either 5-bit (divide-by-32) or 7-bit (divide-by-128) operation. The prescaler is set by the WDTPRE Configuration bit (FWDT<4>). With a 32 kHz input, the prescaler yields a nominal WDT time-out period (TWDT) of 1 ms in 5-bit mode or 4 ms in 7-bit mode.

A variable postscaler divides down the WDT prescaler output and allows for a wide range of time-out periods. The postscaler is controlled by the WDTPOST<3:0> Configuration bits (FWDT<3:0>), which allow the selection of 16 settings, from 1:1 to 1:32,768. Using the prescaler and postscaler, time-out periods ranging from 1 ms to 131 seconds can be achieved.

The WDT, prescaler and postscaler are reset:

- · On any device Reset
- On the completion of a clock switch, whether invoked by software (i.e., setting the OSWEN bit after changing the NOSC<2:0> bits) or by hardware (i.e., Fail-Safe Clock Monitor)
- When a PWRSAV instruction is executed (i.e., Sleep or Idle mode is entered)
- When the device exits Sleep or Idle mode to resume normal operation
- By a CLRWDT instruction during normal execution

Note: The CLRWDT and PWRSAV instructions clear the prescaler and postscaler counts when executed.

#### 22.4.2 SLEEP AND IDLE MODES

If the WDT is enabled, it will continue to run during Sleep or Idle modes. When the WDT time-out occurs, the device will wake the device and code execution will continue from where the PWRSAV instruction was executed. The corresponding SLEEP bit (RCON<3>) or IDLE bit (RCON<2>) will need to be cleared in software after the device wakes up.

#### 22.4.3 ENABLING WDT

The WDT is enabled or disabled by the FWDTEN Configuration bit in the FWDT Configuration register (FWDT<7>). When the FWDTEN Configuration bit is set, the WDT is always enabled.

The WDT can be optionally controlled in software when the FWDTEN Configuration bit has been programmed to '0'. The WDT is enabled in software by setting the SWDTEN control bit (RCON<5>). The SWDTEN control bit is cleared on any device Reset. The software WDT option allows the user application to enable the WDT for critical code segments and disable the WDT during non-critical segments for maximum power savings.

The WDT flag bit, WDTO (RCON<4>), is not automatically cleared following a WDT time-out. To detect subsequent WDT events, the flag must be cleared in software.



#### FIGURE 22-2: WDT BLOCK DIAGRAM

| DC CHARACTERISTICS |        |                                                                                                      | Standard<br>(unless<br>Operatin | d Opera<br>otherwi<br>g tempe | iting Co<br>se state<br>erature | nditions: 3.0V to 3.6V<br>ed)<br>$-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial<br>$-40^{\circ}C \le TA \le +125^{\circ}C$ for Extended |                                                            |  |
|--------------------|--------|------------------------------------------------------------------------------------------------------|---------------------------------|-------------------------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--|
| Param.             | Symbol | Characteristic                                                                                       | Min.                            | Тур.                          | Max.                            | Units                                                                                                                                          | Conditions                                                 |  |
| DO10               | Vol    | Output Low Voltage<br>I/O Pins:<br>4x Sink Driver Pins – RA0-RA2,<br>RB0-RB2, RB5-RB10, RB15         | _                               | _                             | 0.4                             | V                                                                                                                                              | IOL ≤ 6 mA, VDD = 3.3V <sup>(1)</sup>                      |  |
|                    |        | <b>Output Low Voltage</b><br>I/O Pins:<br>16x Sink Driver Pins – RA3, RA4,<br>RB3, RB4, RB11-RB14    | _                               | _                             | 0.4                             | V                                                                                                                                              | IOL ≤ 18 mA, VDD = 3.3V <sup>(1)</sup>                     |  |
| DO20               | Voн    | Output High Voltage<br>I/O Pins:<br>4x Source Driver Pins – RA0-RA2,<br>RB0-RB2, RB5-RB10, RB15      | 2.4                             | _                             | _                               | V                                                                                                                                              | IOH ≥ -6 mA, VDD = 3.3V <sup>(1)</sup>                     |  |
|                    |        | <b>Output High Voltage</b><br>I/O Pins:<br>16x Source Driver Pins – RA3,<br>RA4, RB3, RB4, RB11-RB14 | 2.4                             | _                             | _                               | V                                                                                                                                              | IOH ≥ -18 mA, VDD = 3.3V <sup>(1)</sup>                    |  |
| DO20A              | VoH1   | Output High Voltage<br>I/O Pins:<br>4x Source Driver Pins – RA0-RA2,<br>RB0-RB2, RB5-RB10, RB15      | 1.5                             | _                             | —                               | V                                                                                                                                              | $IOH \ge -12 \text{ mA}, \text{ VDD} = 3.3 \text{V}^{(1)}$ |  |
|                    |        |                                                                                                      | 2.0                             | _                             | _                               |                                                                                                                                                | $IOH \ge -11 \text{ mA}, \text{ VDD} = 3.3 \text{V}^{(1)}$ |  |
|                    |        |                                                                                                      | 3.0                             | _                             | _                               |                                                                                                                                                | $IOH \ge -3 \text{ mA}, \text{ VDD} = 3.3 \text{V}^{(1)}$  |  |
|                    |        | <b>Output High Voltage</b><br>I/O Pins:<br>16x Source Driver Pins – RA3,<br>RA4, RB3, RB4, RB11-RB14 | 1.5                             |                               | _                               | V                                                                                                                                              | $IOH \ge -30 \text{ mA}, \text{ VDD} = 3.3 \text{V}^{(1)}$ |  |
|                    |        |                                                                                                      | 2.0                             |                               | _                               | Ī                                                                                                                                              | IOH $\ge$ -25 mA, VDD = 3.3V <sup>(1)</sup>                |  |
|                    |        |                                                                                                      | 3.0                             |                               | _                               | Ī                                                                                                                                              | IOH $\ge$ -8 mA, VDD = 3.3V <sup>(1)</sup>                 |  |

### TABLE 25-10: DC CHARACTERISTICS: I/O PIN OUTPUT SPECIFICATIONS

Note 1: These parameters are characterized, but not tested.

### TABLE 25-11: ELECTRICAL CHARACTERISTICS: BOR

| DC CHARACTERISTICS |        |                                                                                                 | Standard Oper<br>(unless otherw<br>Operating temp | ating Co<br>ise state<br>erature | ondition<br>ed)<br>-40°C ⊴<br>-40°C ≤ | <b>s: 3.0V 1</b><br>≤ Ta ≤ +8<br>≤ Ta ≤ +1 | t <b>o 3.6V<sup>(3)</sup></b><br>5°C for Ir<br>25°C for I | ndustrial<br>Extended |
|--------------------|--------|-------------------------------------------------------------------------------------------------|---------------------------------------------------|----------------------------------|---------------------------------------|--------------------------------------------|-----------------------------------------------------------|-----------------------|
| Param.             | Symbol | Character                                                                                       | Min. <sup>(1)</sup>                               | Тур.                             | Max.                                  | Units                                      | Conditions                                                |                       |
| BO10               | VBOR   | BOR Event on VDD Transition<br>High-to-Low<br>BOR Event is Tied to VDD Core<br>Voltage Decrease |                                                   | 2.55                             |                                       | 2.96                                       | V                                                         | (See Note 2)          |

**Note 1:** These parameters are for design guidance only and are not tested in manufacturing.

2: The device will operate as normal until the VDDMIN threshold is reached.

**3:** Overall functional device operation at VBORMIN < VDD < VDDMIN is tested but not characterized. All device analog modules, such as the ADC, etc., will function but with degraded performance below VDDMIN.

# 25.2 AC Characteristics and Timing Parameters

This section defines dsPIC33FJ06GS001/101A/102A/202A and dsPIC33FJ09GS302 AC characteristics and timing parameters.

#### TABLE 25-14: TEMPERATURE AND VOLTAGE SPECIFICATIONS - AC

|                    | Standard Operating Conditions: 3.0V to 3.6V<br>(unless otherwise stated)                                                            |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| AC CHARACTERISTICS | Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial<br>$-40^{\circ}C \le TA \le +125^{\circ}C$ for Extended |
|                    | Operating voltage VDD range as described in Table 25-1.                                                                             |

#### FIGURE 25-1: LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS



#### TABLE 25-15: CAPACITIVE LOADING REQUIREMENTS ON OUTPUT PINS

| Param. | Symbol | Characteristic        | Min. | Тур. | Max. | Units | Conditions                                                      |
|--------|--------|-----------------------|------|------|------|-------|-----------------------------------------------------------------|
| DO50   | Cosco  | OSC2 Pin              | _    |      | 15   | pF    | In XT and HS modes when external<br>clock is used to drive OSC1 |
| DO56   | Сю     | All I/O Pins and OSC2 | _    | —    | 50   | pF    | EC mode                                                         |
| DO58   | Св     | SCL1, SDA1            | _    | _    | 400  | pF    | In I <sup>2</sup> C™ mode                                       |



#### FIGURE 25-13: SPIX MASTER MODE (FULL-DUPLEX, CKE = 1, CKP = x, SMP = 1) TIMING CHARACTERISTICS

# TABLE 25-31:SPIX MASTER MODE (FULL-DUPLEX, CKE = 1, CKP = x, SMP = 1)TIMING REQUIREMENTS

| АС СНА       | RACTERIST             | $\begin{array}{l} \mbox{Standard Operating Conditions: 3.0V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for Extended} \end{array}$ |     |                    |     |       |                                      |
|--------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|-----|-------|--------------------------------------|
| Param<br>No. | Symbol                | Characteristic <sup>(1)</sup>                                                                                                                                                                                                                                                           | Min | Тур <sup>(2)</sup> | Max | Units | Conditions                           |
| SP10         | TscP                  | Maximum SCKx Frequency                                                                                                                                                                                                                                                                  | —   | —                  | 9   | MHz   | See Note 3                           |
| SP20         | TscF                  | SCKx Output Fall Time                                                                                                                                                                                                                                                                   | —   | _                  | —   | ns    | See Parameter DO32 and <b>Note 4</b> |
| SP21         | TscR                  | SCKx Output Rise Time                                                                                                                                                                                                                                                                   | —   | _                  | —   | ns    | See Parameter DO31 and <b>Note 4</b> |
| SP30         | TdoF                  | SDOx Data Output Fall Time                                                                                                                                                                                                                                                              | _   |                    |     | ns    | See Parameter DO32 and <b>Note 4</b> |
| SP31         | TdoR                  | SDOx Data Output Rise Time                                                                                                                                                                                                                                                              | _   |                    |     | ns    | See Parameter DO31 and <b>Note 4</b> |
| SP35         | TscH2doV,<br>TscL2doV | SDOx Data Output Valid after<br>SCKx Edge                                                                                                                                                                                                                                               | —   | 6                  | 20  | ns    |                                      |
| SP36         | TdoV2sc,<br>TdoV2scL  | SDOx Data Output Setup to<br>First SCKx Edge                                                                                                                                                                                                                                            | 30  | _                  | —   | ns    |                                      |
| SP40         | TdiV2scH,<br>TdiV2scL | Setup Time of SDIx Data<br>Input to SCKx Edge                                                                                                                                                                                                                                           | 30  | —                  | —   | ns    |                                      |
| SP41         | TscH2diL,<br>TscL2diL | Hold Time of SDIx Data Input to SCKx Edge                                                                                                                                                                                                                                               | 30  | —                  | —   | ns    |                                      |

**Note 1:** These parameters are characterized, but are not tested in manufacturing.

**2:** Data in "Typ" column is at 3.3V, 25°C unless otherwise stated.

- **3:** The minimum clock period for SCKx is 111 ns. The clock generated in master mode must not violate this specification.
- 4: Assumes 50 pF load on all SPIx pins.

# 36-Terminal Very Thin Thermal Leadless Array Package (TL) – 5x5x0.9 mm Body with Exposed Pad [VTLA]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing C04-187C Sheet 1 of 2

# Worldwide Sales and Service

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Cleveland** Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 Australia - Sydney Tel: 61-2-9868-6733

Fax: 61-2-9868-6755 China - Beijing

Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

China - Chengdu Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Chongqing Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

**China - Hangzhou** Tel: 86-571-2819-3187 Fax: 86-571-2819-3189

**China - Hong Kong SAR** Tel: 852-2401-1200 Fax: 852-2401-3431

China - Nanjing Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

China - Qingdao Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

**India - New Delhi** Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

Japan - Osaka Tel: 81-66-152-7160 Fax: 81-66-152-9310

**Japan - Yokohama** Tel: 81-45-471- 6166 Fax: 81-45-471-6122

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

Singapore Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-5778-366 Fax: 886-3-5770-955

**Taiwan - Kaohsiung** Tel: 886-7-536-4818 Fax: 886-7-330-9305

Taiwan - Taipei Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Italy - Milan** Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820