Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | dsPIC | | Core Size | 16-Bit | | Speed | 40 MIPs | | Connectivity | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 21 | | Program Memory Size | 6KB (2K x 24) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 256 x 8 | | Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V | | Data Converters | A/D 6x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 28-SOIC (0.295", 7.50mm Width) | | Supplier Device Package | 28-SOIC | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/dspic33fj06gs102at-e-so | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong TABLE 4-15: HIGH-SPEED PWM GENERATOR 4 REGISTER MAP FOR dsPIC33FJ06GS001, dsPIC33FJ06GS101A AND dsPIC33FJ09GS302 | File Name | Addr<br>Offset | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets | |-----------|----------------|---------|--------|---------|---------------------------------------|--------|--------|----------|----------|-------|---------|----------|--------|---------|----------|---------|---------|---------------| | PWMCON4 | 0480 | FLTSTAT | CLSTAT | TRGSTAT | FLTIEN | CLIEN | TRGIEN | ITB | MDCS | DTC | <1:0> | _ | _ | _ | CAM | XPRES | IUE | 0000 | | IOCON4 | 0482 | PENH | PENL | POLH | POLL | PMOD | <1:0> | OVRENH | OVRENL | OVRDA | \T<1:0> | FLTDA | T<1:0> | CLDA | Γ<1:0> | SWAP | OSYNC | 0000 | | FCLCON4 | 0484 | IFLTMOD | | ( | CLSRC<4: | 0> | | CLPOL | CLMOD | | F | LTSRC<4: | 0> | | FLTPOL | FLTMO | D<1:0> | 0000 | | PDC4 | 0486 | | | | | | | | PDC4<15 | :0> | | | | | | | | 0000 | | PHASE4 | 0488 | | | | | | | | PHASE4<1 | 5:0> | | | | | | | | 0000 | | DTR4 | 048A | _ | _ | | DTR4<13:0> | | | | | | | | 0000 | | | | | | | ALTDTR4 | 048C | _ | _ | | ALTDTR4<13:0> | | | | | | | 0000 | | | | | | | | SDC4 | 048E | | | | | | | | SDC4<15 | :0> | | | | | | | | 0000 | | SPHASE4 | 0490 | | | | | | | 5 | SPHASE4< | 15:0> | | | | | | | | 0000 | | TRIG4 | 0492 | | | | | | TRGCI | MP<15:3> | | | | | | | _ | _ | _ | 0000 | | TRGCON4 | 0494 | | TRGDI | V<3:0> | | _ | _ | _ | _ | DTM | _ | | | TRG | STRT<5:0 | • | | 0000 | | STRIG4 | 0496 | | | | STRGCMP<15:3> | | | | | | _ | 0000 | | | | | | | | PWMCAP4 | 0498 | | | | PWMCAP4<15:3> | | | | | | | | 0000 | | | | | | | LEBCON4 | 049A | PHR | PHF | PLR | PLR PLF FLTLEBEN CLLEBEN LEB<6:0> — — | | | | | - | 0000 | | | | | | | | | AUXCON4 | 049E | HRPDIS | HRDDIS | _ | _ | _ | _ | _ | _ | _ | _ | | CHOPS | EL<3:0> | | CHOPHEN | CHOPLEN | 0000 | Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal. FIGURE 4-7: BIT-REVERSED ADDRESS EXAMPLE TABLE 4-40: BIT-REVERSED ADDRESS SEQUENCE (16-ENTRY) | | | Norma | al Addres | ss | | | Bit-Rev | ersed Ac | Idress | |----|----|------------|-----------|---------|----|----|------------|----------|---------| | А3 | A2 | <b>A</b> 1 | A0 | Decimal | А3 | A2 | <b>A</b> 1 | A0 | Decimal | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 8 | | 0 | 0 | 1 | 0 | 2 | 0 | 1 | 0 | 0 | 4 | | 0 | 0 | 1 | 1 | 3 | 1 | 1 | 0 | 0 | 12 | | 0 | 1 | 0 | 0 | 4 | 0 | 0 | 1 | 0 | 2 | | 0 | 1 | 0 | 1 | 5 | 1 | 0 | 1 | 0 | 10 | | 0 | 1 | 1 | 0 | 6 | 0 | 1 | 1 | 0 | 6 | | 0 | 1 | 1 | 1 | 7 | 1 | 1 | 1 | 0 | 14 | | 1 | 0 | 0 | 0 | 8 | 0 | 0 | 0 | 1 | 1 | | 1 | 0 | 0 | 1 | 9 | 1 | 0 | 0 | 1 | 9 | | 1 | 0 | 1 | 0 | 10 | 0 | 1 | 0 | 1 | 5 | | 1 | 0 | 1 | 1 | 11 | 1 | 1 | 0 | 1 | 13 | | 1 | 1 | 0 | 0 | 12 | 0 | 0 | 1 | 1 | 3 | | 1 | 1 | 0 | 1 | 13 | 1 | 0 | 1 | 1 | 11 | | 1 | 1 | 1 | 0 | 14 | 0 | 1 | 1 | 1 | 7 | | 1 | 1 | 1 | 1 | 15 | 1 | 1 | 1 | 1 | 15 | ## REGISTER 6-1: RCON: RESET CONTROL REGISTER<sup>(1)</sup> (CONTINUED) bit 1 BOR: Brown-out Reset Flag bit 1 = A Brown-out Reset has occurred 0 = A Brown-out Reset has not occurred bit 0 POR: Power-on Reset Flag bit 1 = A Power-on Reset has occurred 0 = A Power-on Reset has not occurred - **Note 1:** All of the Reset status bits can be set or cleared in software. Setting one of these bits in software does not cause a device Reset. - **2:** If the FWDTEN Configuration bit is '1' (unprogrammed), the WDT is always enabled, regardless of the SWDTEN bit setting. ### REGISTER 7-18: IEC7: INTERRUPT ENABLE CONTROL REGISTER 7 | U-0 |--------|-----|-----|-----|-----|-----|-----|-------| | _ | _ | _ | _ | _ | _ | _ | _ | | bit 15 | | | | | | | bit 8 | | U-0 | U-0 | U-0 | R/W-0 | U-0 | U-0 | R/W-0 | R/W-0 | |-------|-----|-----|---------|-----|-----|------------------------|------------------------| | _ | _ | _ | ADCP6IE | _ | _ | ADCP3IE <sup>(1)</sup> | ADCP2IE <sup>(2)</sup> | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-5 **Unimplemented:** Read as '0' bit 4 ADCP6IE: ADC Pair 6 Conversion Done Interrupt Enable bit 1 = Interrupt request is enabled0 = Interrupt request is not enabled bit 3-2 **Unimplemented:** Read as '0' bit 1 ADCP3IE: ADC Pair 3 Conversion Done Interrupt Enable bit<sup>(1)</sup> 1 = Interrupt request is enabled0 = Interrupt request is not enabled bit 0 ADCP2IE: ADC Pair 2 Conversion Done Interrupt Enable bit<sup>(2)</sup> 1 = Interrupt request is enabled0 = Interrupt request is not enabled **Note 1:** This bit is not implemented in dsPIC33FJ06GS102A/202A devices. 2: This bit is not implemented in dsPIC33FJ06GS001/101A devices. ### REGISTER 7-20: IPC1: INTERRUPT PRIORITY CONTROL REGISTER 1 | U-0 | R/W-1 | R/W-0 | R/W-0 | U-0 | U-0 | U-0 | U-0 | |--------|-------|-----------|-------|-----|-----|-----|-------| | _ | | T2IP<2:0> | | _ | _ | _ | _ | | bit 15 | | | | | | | bit 8 | | U-0 |-------|-----|-----|-----|-----|-----|-----|-------| | _ | _ | _ | _ | _ | _ | _ | _ | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15 **Unimplemented:** Read as '0' bit 14-12 T2IP<2:0>: Timer2 Interrupt Priority bits 111 = Interrupt is Priority 7 (highest priority interrupt) • • 001 = Interrupt is Priority 1 000 = Interrupt source is disabled bit 11-0 **Unimplemented:** Read as '0' ### REGISTER 7-34: IPC29: INTERRUPT PRIORITY CONTROL REGISTER 29 | U-0 |--------|-----|-----|-----|-----|-----|-----|-------| | _ | _ | _ | _ | _ | _ | _ | _ | | bit 15 | | | | | | | bit 8 | | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-1 | R/W-0 | R/W-0 | |-------|-----|-----|-----|-----|-------|--------------|-------| | _ | _ | _ | _ | _ | , | ADCP6IP<2:0> | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-3 **Unimplemented:** Read as '0' bit 2-0 ADCP6IP<2:0>: ADC Pair 6 Conversion Done Interrupt Priority bits 111 = Interrupt is Priority 7 (highest priority interrupt) . 001 = Interrupt is Priority 1 000 = Interrupt source is disabled ### REGISTER 8-7: LFSR: LINEAR FEEDBACK SHIFT REGISTER | U-0 | R/W-0 |--------|-------|-------|-------|------------|-------|-------|-------| | _ | | | | LFSR<14:8> | • | | | | bit 15 | | | | | | | bit 8 | | R/W-0 | | | | |-------|-----------|-------|-------|-------|-------|-------|-------|--|--|--|--| | | LFSR<7:0> | | | | | | | | | | | | bit 7 | | | | | | | bit 0 | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15 **Unimplemented:** Read as '0' bit 14-0 LFSR<14:0>: Pseudo Random FRC Trim Value bits #### 10.9 **Peripheral Pin Select Registers** The following registers are implemented for remappable peripheral configuration: - 15 Input Remappable Peripheral Registers - 19 Output Remappable Peripheral Registers Input and output register values can only be changed if IOLOCK (OSCCON<6>) = 0. See Section 10.6.3.1 "Control Register Lock" for a specific command sequence. Not all Output Remappable Peripheral registers are implemented on all devices. See the register description of the specific register for further details. #### **REGISTER 10-1:** RPINRO: PERIPHERAL PIN SELECT INPUT REGISTER 0 | U-0 | U-0 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | |--------|-----|-------|-------|-------|--------|-------|-------| | _ | _ | | | INT1 | R<5:0> | | | | bit 15 | | | | | | | bit 8 | | U-0 |-------|-----|-----|-----|-----|-----|-----|-------| | _ | _ | _ | _ | _ | _ | _ | _ | | bit 7 | | | | | | | bit 0 | Legend: Note: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-14 Unimplemented: Read as '0' bit 13-8 INT1R<5:0>: Assign External Interrupt 1 (INTR1) to the Corresponding RPn Pin bits 111111 = Input tied to Vss 100011 = Input tied to RP35 100010 = Input tied to RP34 100001 = Input tied to RP33 100000 = Input tied to RP32 00000 = Input tied to RP0 bit 7-0 Unimplemented: Read as '0' ### REGISTER 10-3: RPINR2: PERIPHERAL PIN SELECT INPUT REGISTER 2 | U-0 | U-0 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | |--------|-----|-------|-------|-------|---------|-------|-------| | _ | _ | | | T1CK | (R<5:0> | | | | bit 15 | | | | | | | bit 8 | | U-0 |-------|-----|-----|-----|-----|-----|-----|-------| | _ | _ | _ | _ | _ | _ | _ | _ | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-14 **Unimplemented:** Read as '0' bit 13-8 T1CKR<5:0>: Assign Timer1 External Clock (T1CK) to the Corresponding RPn Pin bits 111111 = Input tied to Vss 100011 = Input tied to RP35 100010 = Input tied to RP34 100001 = Input tied to RP33 100000 = Input tied to RP32 • • • 00000 = Input tied to RP0 bit 7-0 **Unimplemented:** Read as '0' ### FIGURE 15-2: PARTITIONED OUTPUT PAIR, COMPLEMENTARY PWM MODE ### 15.3 PWM Control Registers The following registers control the operation of the high-speed PWM module. - · PTCON: PWM Time Base Control Register - PTCON2: PWM Clock Divider Select Register 2 - PTPER: PWM Master Time Base Register(1) - SEVTCMP: PWM Special Event Compare Register - · MDC: PWM Master Duty Cycle Register - · PWMCONx: PWMx Control Register - PDCx: PWMx Generator Duty Cycle Register(1) - PHASEx: PWMx Primary Phase Shift Register - DTRx: PWMx Dead-Time Register - ALTDTRx: PWMx Alternate Dead-Time Register - SDCx: PWMx Secondary Duty Cycle Register(1) - SPHASEx: PWMx Secondary Phase Shift Register - TRGCONx: PWMx Trigger Control Register - IOCONx: PWMx I/O Control Register - FCLCONx: PWMx Fault Current-Limit Control Register - TRIGx: PWMx Primary Trigger Compare Value Register - STRIGx: PWMx Secondary Trigger Compare Value Register - LEBCONx: PWMx Leading-Edge Blanking Control Register - PWMCAPx: Primary PWMx Time Base Capture Register - · CHOP: PWM Chop Clock Generator Register - · AUXCONx: PWMx Auxiliary Control Register #### REGISTER 15-13: TRGCONX: PWMx TRIGGER CONTROL REGISTER | R/W-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | U-0 | U-0 | U-0 | |-------------|-------|-------|-------|-----|-----|-----|-------| | TRGDIV<3:0> | | | | _ | _ | _ | _ | | bit 15 | | | | | | | bit 8 | | R/W-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |--------------------|-----|-------|-------|-------|---------|-------|-------| | DTM <sup>(1)</sup> | _ | | | TRGST | RT<5:0> | | | | bit 7 | | | | | | | bit 0 | | Legend: | | | | |-------------------|------------------|------------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, | , read as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | ### bit 15-12 TRGDIV<3:0>: Trigger # Output Divider bits 1111 = Trigger output for every 16th trigger event 1110 = Trigger output for every 15th trigger event 1101 = Trigger output for every 14th trigger event 1100 = Trigger output for every 13th trigger event 1011 = Trigger output for every 12th trigger event 1010 = Trigger output for every 11th trigger event 1001 = Trigger output for every 10th trigger event 1000 = Trigger output for every 9th trigger event 1111 = Trigger output for every 8th trigger event 1110 = Trigger output for every 7th trigger event 1110 = Trigger output for every 6th trigger event 1100 = Trigger output for every 5th trigger event 1101 = Trigger output for every 4th trigger event 111 = Trigger output for every 4th trigger event 112 = Trigger output for every 3rd trigger event 113 = Trigger output for every 3rd trigger event 114 = Trigger output for every 2nd trigger event ## bit 11-8 **Unimplemented:** Read as '0' bit 7 **DTM:** Dual Trigger Mode bit<sup>(1)</sup> - 1 = Secondary trigger event is combined with the primary trigger event to create the PWM trigger. - 0 = Secondary trigger event is not combined with the primary trigger event to create the PWM trigger; two separate PWM triggers are generated ### bit 6 **Unimplemented:** Read as '0' ### bit 5-0 TRGSTRT<5:0>: Trigger Postscaler Start Enable Select bits 0000 = Trigger output for every trigger event 111111 = Wait 63 PWM cycles before generating the first trigger event after the module is enabled • 000010 = Wait 2 PWM cycles before generating the first trigger event after the module is enabled 000001 = Wait 1 PWM cycle before generating the first trigger event after the module is enabled 000000 = Wait 0 PWM cycle before generating the first trigger event after the module is enabled **Note 1:** The secondary generator cannot generate PWM trigger interrupts. ### REGISTER 15-14: IOCONx: PWMx I/O CONTROL REGISTER (CONTINUED) bit 3-2 CLDAT<1:0>: State for PWMxH and PWMxL Pins if CLMODE is Enabled bits<sup>(2)</sup> IFLTMOD (FCLCONx<15>) = 0, Normal Fault mode: If current-limit is active, then CLDAT<1> provides the state for PWMxH. If current-limit is active, then CLDAT<0> provides the state for PWMxL. IFLTMOD (FCLCONx<15>) = 1, Independent Fault mode: CLDAT<1:0> is ignored. bit 1 **SWAP<1:0>:** SWAP PWMxH and PWMxL pins 1 = PWMxH output signal is connected to PWMxL pin and PWMxL signal is connected to PWMxH pins 0 = PWMxH and PWMxL pins are mapped to their respective pins bit 0 **OSYNC:** Output Override Synchronization bit 1 = Output overrides via the OVRDAT<1:0> bits are synchronized to the PWM time base 0 = Output overrides via the OVRDAT<1:0> bits occur on next CPU clock boundary **Note 1:** These bits should be changed only when PTEN = 0. Changing the clock selection during operation will yield unpredictable results. 2: State represents the active/inactive state of the PWM module depending on the POLH and POLL bit settings. ### REGISTER 17-3: I2C1MSK: I2C1 SLAVE MODE ADDRESS MASK REGISTER | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | |--------|-----|-----|-----|-----|-----|-------|--------| | _ | _ | _ | _ | _ | _ | AMSK | (<9:8> | | bit 15 | | | | | | | bit 8 | | R/W-0 |-------|-------|-------|-------|--------|-------|-------|-------| | | | | AMSI | <<7:0> | | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-10 Unimplemented: Read as '0' bit 9-0 **AMSK<9:0>:** Mask for Address bit x Select bits 1 = Enables masking for bit x of incoming message address; bit match not required in this position 0 = Disables masking for bit x; bit match required in this position #### REGISTER 18-2: U1STA: UART1 STATUS AND CONTROL REGISTER | R/W-0 | R/W-0 | R/W-0 | U-0 | R/W-0, HC | R/W-0 | R-0 | R-1 | |-------------------------|-----------------------|-------------------------|-----|-----------------------|------------------------|----------------------|---------------------| | UTXISEL1 <sup>(2)</sup> | UTXINV <sup>(2)</sup> | UTXISEL0 <sup>(2)</sup> | _ | UTXBRK <sup>(2)</sup> | UTXEN <sup>(1,2)</sup> | UTXBF <sup>(2)</sup> | TRMT <sup>(2)</sup> | | bit 15 | | | | | | | bit 8 | | R/W-0 | R/W-0 | R/W-0 | R-1 | R-0 | R-0 | R/C-0 | R-0 | |---------|-----------------------|----------------------|----------------------|---------------------|---------------------|---------------------|----------------------| | URXISEL | _<1:0> <sup>(2)</sup> | ADDEN <sup>(2)</sup> | RIDLE <sup>(2)</sup> | PERR <sup>(2)</sup> | FERR <sup>(2)</sup> | OERR <sup>(2)</sup> | URXDA <sup>(2)</sup> | | bit 7 | | | | | | | bit 0 | | Legend: | HC = Hardware Clearable bit | C = Clearable bit | | |-------------------|-----------------------------|---------------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, re | ad as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | - bit 15,13 UTXISEL<1:0>: Transmission Interrupt Mode Selection bits<sup>(2)</sup> - 11 = Reserved; do not use - 10 = Interrupt when a character is transferred to the Transmit Shift Register (TSR), and as a result, the transmit buffer becomes empty - 01 = Interrupt when the last character is shifted out of the Transmit Shift Register; all transmit operations are completed - 00 = Interrupt when a character is transferred to the Transmit Shift Register (this implies that there is at least one character open in the transmit buffer) - bit 14 UTXINV: Transmit Polarity Inversion bit<sup>(2)</sup> #### If IREN = 0: - 1 = U1TX Idle state is '0' - 0 = U1TX Idle state is '1' #### If IREN = 1: - 1 = IrDA<sup>®</sup> encoded U1TX Idle state is '1' - 0 = IrDA encoded U1TX Idle state is '0' - bit 12 **Unimplemented:** Read as '0' - bit 11 **UTXBRK:** Transmit Break bit<sup>(2)</sup> - 1 = Send Sync Break on next transmission Start bit, followed by twelve '0' bits, followed by Stop bit; cleared by hardware upon completion - 0 = Sync Break transmission is disabled or completed - bit 10 **UTXEN:** Transmit Enable bit<sup>(1,2)</sup> - 1 = Transmit is enabled, U1TX pin is controlled by UART1 - 0 = Transmit is disabled, any pending transmission is aborted and buffer is reset; U1TX pin is controlled by port - bit 9 UTXBF: Transmit Buffer Full Status bit (read-only)(2) - 1 = Transmit buffer is full - 0 = Transmit buffer is not full; at least one more character can be written - bit 8 **TRMT:** Transmit Shift Register Empty bit (read-only)<sup>(2)</sup> - 1 = Transmit Shift Register is empty and transmit buffer is empty (the last transmission has completed) - 0 = Transmit Shift Register is not empty, a transmission is in progress or queued - **Note 1:** Refer to **Section 17. "UART"** (DS70188) in the "dsPIC33F/PIC24H Family Reference Manual" for information on enabling the UART module for transmit operation. - 2: This bit is not available in the dsPIC33FJ06GS001 device. ### REGISTER 19-3: ADBASE: ADC BASE REGISTER<sup>(1)</sup> | R/W-0 |--------|-------|-------|--------|-----------------------|-------|-------|-------| | | | | ADBASE | <15:8> <sup>(2)</sup> | | | | | bit 15 | | | | | | | bit 8 | | R/W-0 U-0 | |----------------|-------|-------|-------|-------|-------|-------|-------| | ADBASE<7:1>(2) | | | | | | | _ | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-1 ADBASE<15:1>: ADC Base Register bits<sup>(2)</sup> This register contains the base address of the user's ADC Interrupt Service Routine (ISR) jump table. This register, when read, contains the sum of the ADBASE register contents and the encoded value of the PxRDY status bits. The encoder logic provides the bit number of the highest priority PxRDY bits, where P0RDY is the highest priority and P6RDY is the lowest priority. bit 0 **Unimplemented:** Read as '0' **Note 1:** As an alternative to using the ADBASE register, the ADCP0-6 ADC Pair Conversion Complete Interrupts can be used to invoke A to D conversion completion routines for individual ADC input pairs. 2: The encoding results are shifted left two bits, so bits 1-0 of the result are always zero. ### 27.2 Package Details ### 18-Lead Plastic Dual In-Line (P) - 300 mil Body [PDIP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. § Significant Characteristic. - 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side. - 4. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing C04-007B ### 18-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing C04-051C Sheet 1 of 2 # 36-Terminal Very Thin Thermal Leadless Array Package (TL) – 5x5x0.9 mm Body with Exposed Pad [VTLA] Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging **DETAIL A** | | Units | N | <b>IILLIMETER</b> | s | | |-------------------------|--------|----------|-------------------|-------|--| | Dimension | Limits | MIN | NOM | MAX | | | Number of Pins | Z | 36 | | | | | Number of Pins per Side | ND | | 10 | | | | Number of Pins per Side | NE | | 8 | | | | Pitch | е | | 0.50 BSC | | | | Overall Height | Α | 0.80 | 0.90 | 1.00 | | | Standoff | A1 | 0.025 | - | 0.075 | | | Overall Width | Е | | 5.00 BSC | | | | Exposed Pad Width | E2 | 3.60 | 3.75 | 3.90 | | | Overall Length | D | 5.00 BSC | | | | | Exposed Pad Length | D2 | 3.60 | 3.75 | 3.90 | | | Contact Width | b | 0.20 | 0.25 | 0.30 | | | Contact Length | L | 0.20 | 0.25 | 0.30 | | | Contact-to-Exposed Pad | K | 0.20 | - | - | | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Package is saw singulated. - 3. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. - REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-187C Sheet 2 of 2 | RPINR7 (Peripheral Pin Select Input 7) | 157 | High-Speed PWM Generator 2 for | | |--------------------------------------------|------|----------------------------------------------------|------| | RPOR0 (Peripheral Pin Select Output 0) | 168 | dsPIC33FJ06GS102A, dsPIC33FJ06GS202A, | | | RPOR1 (Peripheral Pin Select Output 1) | 168 | dsPIC33FJ09GS302 | 53 | | RPOR16 (Peripheral Pin Select Output 16) | 172 | High-Speed PWM Generator 4 for dsPIC33FJ06GS00 | )1, | | RPOR17 (Peripheral Pin Select Output 17) | 172 | dsPIC33FJ06GS101A, dsPIC33FJ09GS302 | 54 | | RPOR2 (Peripheral Pin Select Output 2) | | I2C1 | | | RPOR3 (Peripheral Pin Select Output 3) | | Input Capture for dsPIC33FJ06GS202A, | | | RPOR4 (Peripheral Pin Select Output 4) | | dsPIC33FJ09GS302 | 5 | | RPOR5 (Peripheral Pin Select Output 5) | | Interrupt Controller for dsPIC33FJ06GS001 | | | RPOR6 (Peripheral Pin Select Output 6) | | Interrupt Controller for dsPIC33FJ06GS002A | 48 | | RPOR7 (Peripheral Pin Select Output 7) | | Interrupt Controller for dsPIC33FJ06GS101A | | | | | | | | SDCx (PWMx Secondary Duty Cycle) | | Interrupt Controller for dsPIC33FJ06GS202A | | | SEVTCMP (PWM Special Event Compare) | | Interrupt Controller for dsPIC33FJ09GS302 | | | SPHASEx (PWMx Secondary Phase Shift) | | NVM | 63 | | SPIxCON1 (SPIx Control 1) | | Output Compare for dsPIC33FJ06GS101A, | | | SPIxCON2 (SPIx Control 2) | | dsPIC33FJ06GS102A, dsPIC33FJ06GS202A, | | | SPIxSTAT (SPIx Status and Control) | 207 | dsPIC33FJ09GS302 | 5′ | | SR (CPU STATUS) | 91 | Peripheral Pin Select Input for dsPIC33FJ06GS001 | 59 | | SR (CPU Status) | 28 | Peripheral Pin Select Input for dsPIC33FJ06GS101A, | | | STRIGx (PWMx Secondary Trigger | | dsPIC33FJ06GS102A | 59 | | Compare Value) | 201 | Peripheral Pin Select Input for dsPIC33FJ06GS202A, | | | T1CON (Timer1 Control) | | dsPIC33FJ09GS302 | 60 | | T2CON (Timer2 Control) | | Peripheral Pin Select Output for dsPIC33FJ06GS001, | | | | | dsPIC33FJ06GS101A | | | TRGCONx (PWMx Trigger Control) | | | | | TRIGx (PWMx Primary Trigger Compare Value) | | Peripheral Pin Select Output for dsPIC33FJ06GS102A | | | U1MODE (UART1 Mode) | | dsPIC33FJ06GS202A, dsPIC33FJ09GS302 | | | U1STA (UART1 Status and Control) | 223 | PMD for dsPIC33FJ06GS001 | | | Reset | | PMD for dsPIC33FJ06GS101A | | | Brown-out Reset (BOR) | | PMD for dsPIC33FJ06GS102A | | | Configuration Mismatch Reset (CM) | 79 | PMD for dsPIC33FJ06GS202A | . 65 | | Illegal Condition Device Reset (IOPUWR) | 79 | PMD for dsPIC33FJ09GS302 | . 65 | | Illegal Opcode | 79 | PORTA | . 62 | | Security | | PORTB for dsPIC33FJ06GS001, | | | Uninitialized W Register | | dsPIC33FJ06GS101A | 62 | | Illegal Device Reset | | PORTB for dsPIC33FJ06GS102A, | | | Illegal Opcode | | dsPIC33FJ06GS202A, dsPIC33FJ09GS302 | 62 | | Master Clear Reset (MCLR) | | SPI1 for dsPIC33FJ06GS101A, dsPIC33FJ06GS102A | | | Power-on Reset (POR) | | | | | | | dsPIC33FJ09GS202A, dsPIC33FJ09GS302 | | | Power-up Timer Reset (PWRT) | | System Control | | | Software RESET Instruction | 79 | Timers | 5 | | System Reset | | UART1 for dsPIC33FJ06GS101A, | | | Cold Reset | | dsPIC33FJ06GS102A, dsPIC33FJ06GS202A, | | | Warm Reset | | dsPIC33FJ09GS302 | | | Trap Conflict | 85 | Software RESET Instruction (SWR) | | | Trap Conflict Reset (TRAPR) | 79 | Software Simulator (MPLAB SIM) | 269 | | Uninitialized W Register | 85 | Software Stack Pointer, Frame Pointer | | | Watchdog Timer Out Reset (WDTO) | | CALL Stack Frame | . 66 | | Reset Sequence | | Symbols Used in Opcode Descriptions | | | Revision History | | -, | | | toviolon rilotory | | T | | | S | | Thermal Packaging Characteristics | 272 | | Serial Peripheral Interface (SPI) | 205 | Timer1 | | | | 203 | Timer2 | | | SFR Maps | | | 175 | | Change Notification for | | Timing Diagrams | | | dsPIC33FJ06GS001, dsPIC33FJ06GS101 | A 45 | Analog-to-Digital Conversion per Input | | | Change Notification for dsPIC33FJ06GS102A, | | Brown-out Situations | | | dsPIC33FJ06GS202A, dsPIC33FJ09GS30 | 245 | External Clock | 283 | | Constant Current Source | 56 | High-Speed PWM | 292 | | CPU Core | 43 | High-Speed PWM Fault | 292 | | High-Speed 10-Bit ADC for dsPIC33FJ06GS001 | 1, | I/O | | | dsPIC33FJ06GS101A | | I2C1 Bus Data (Master Mode) | | | High-Speed 10-Bit ADC for dsPIC33FJ06GS102 | | I2C1 Bus Data (Slave Mode) | | | dsPIC33FJ06GS202A | | I2C1 Bus Start/Stop Bits (Master Mode) | | | High-Speed 10-Bit ADC for dsPIC33FJ09GS302 | | I2C1 Bus Start/Stop Bits (Slave Mode) | | | • . | | Input Capture (CAP1) | | | High-Speed PWM Congretor 1 | | | | | High-Speed PWM Generator 1 | | OC/PWM | ∠9 | ### THE MICROCHIP WEB SITE Microchip provides online support via our WWW site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information: - Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software - General Technical Support Frequently Asked Questions (FAQs), technical support requests, online discussion groups, Microchip consultant program member listing - Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives # CUSTOMER CHANGE NOTIFICATION SERVICE Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest. To register, access the Microchip web site at www.microchip.com. Under "Support", click on "Customer Change Notification" and follow the registration instructions. #### **CUSTOMER SUPPORT** Users of Microchip products can receive assistance through several channels: - · Distributor or Representative - · Local Sales Office - Field Application Engineer (FAE) - · Technical Support - · Development Systems Information Line Customers should contact their distributor, representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document. Technical support is available through the web site at: http://microchip.com/support