



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Details                    |                                                                            |
|----------------------------|----------------------------------------------------------------------------|
| Product Status             | Active                                                                     |
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 40MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, HLVD, LCD, POR, PWM, WDT                           |
| Number of I/O              | 66                                                                         |
| Program Memory Size        | 16KB (8K x 16)                                                             |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 768 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 4.2V ~ 5.5V                                                                |
| Data Converters            | A/D 12x12b                                                                 |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 80-TQFP                                                                    |
| Supplier Device Package    | 80-TQFP (12x12)                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18f8493t-i-pt |
|                            |                                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

\_ .

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION. QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

### QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002

### PIC18F6393/6493/8393/8493



| Pin Name                               | Pin Number       | Pin             | Buffer               | Description                                                                                                                                              |  |  |
|----------------------------------------|------------------|-----------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| T III Naine                            | TQFP             | Туре            | Туре                 | Description                                                                                                                                              |  |  |
|                                        |                  |                 |                      | PORTB is a bidirectional I/O port. PORTB can be software<br>programmed for internal weak pull-ups on all inputs.                                         |  |  |
| RB0/INT0<br>RB0<br>INT0                | 48               | I/O<br>I        | TTL<br>ST            | Digital I/O.<br>External Interrupt 0.                                                                                                                    |  |  |
| RB1/INT1/SEG8<br>RB1<br>INT1<br>SEG8   | 47               | I/O<br>I<br>O   | TTL<br>ST<br>Analog  | Digital I/O.<br>External Interrupt 1.<br>SEG8 output for LCD.                                                                                            |  |  |
| RB2/INT2/SEG9<br>RB2<br>INT2<br>SEG9   | 46               | I/O<br>I<br>O   | TTL<br>ST<br>Analog  | Digital I/O.<br>External Interrupt 2.<br>SEG9 output for LCD.                                                                                            |  |  |
| RB3/INT3/SEG10<br>RB3<br>INT3<br>SEG10 | 45               | I/O<br>I<br>O   | TTL<br>ST<br>Analog  | Digital I/O.<br>External Interrupt 3.<br>SEG10 output for LCD.                                                                                           |  |  |
| RB4/KBI0/SEG11<br>RB4<br>KBI0<br>SEG11 | 44               | I/O<br>I<br>O   | TTL<br>TTL<br>Analog | Digital I/O.<br>Interrupt-on-change pin.<br>SEG11 output for LCD.                                                                                        |  |  |
| RB5/KBI1<br>RB5<br>KBI1                | 43               | I/O<br>I        | TTL<br>TTL           | Digital I/O.<br>Interrupt-on-change pin.                                                                                                                 |  |  |
| RB6/KBI2/PGC<br>RB6<br>KBI2<br>PGC     | 42               | I/O<br>I<br>I/O | TTL<br>TTL<br>ST     | Digital I/O.<br>Interrupt-on-change pin.<br>In-Circuit Debugger and ICSP™ programming clock pin                                                          |  |  |
| RB7/KBI3/PGD<br>RB7<br>KBI3<br>PGD     | 37               | I/O<br>I<br>I/O | TTL<br>TTL<br>ST     | Digital I/O.<br>Interrupt-on-change pin.<br>In-Circuit Debugger and ICSP programming data pin.                                                           |  |  |
| I = Input<br>P = Power                 | tt Trigger input |                 |                      | CMOS = CMOS compatible input or output<br>Analog = Analog input<br>O = Output<br>$I^2C$ = ST with $I^2C^{TM}$ or SMB levels<br>tion bit, CCP2MX, is set. |  |  |

| TABLE 1-2: PIC18F6X93 PINOUT I/O DESCRIPTIONS (CONTINUED) |
|-----------------------------------------------------------|
|-----------------------------------------------------------|

2: Alternate assignment for CCP2 when Configuration bit, CCP2MX, is cleared.

|                         | Pin Number | Pin      | Buffer       | <b>D</b> and the first               |  |  |
|-------------------------|------------|----------|--------------|--------------------------------------|--|--|
| Pin Name                | TQFP       | Туре     | Туре         | Description                          |  |  |
|                         |            |          |              | PORTD is a bidirectional I/O port.   |  |  |
| RD0/SEG0<br>RD0<br>SEG0 | 58         | I/O<br>O | ST<br>Analog | Digital I/O.<br>SEG0 output for LCD. |  |  |
| RD1/SEG1<br>RD1<br>SEG1 | 55         | I/O<br>O | ST<br>Analog | Digital I/O.<br>SEG1 output for LCD. |  |  |
| RD2/SEG2<br>RD2<br>SEG2 | 54         | I/O<br>O | ST<br>Analog | Digital I/O.<br>SEG2 output for LCD. |  |  |
| RD3/SEG3<br>RD3<br>SEG3 | 53         | I/O<br>O | ST<br>Analog | Digital I/O.<br>SEG3 output for LCD. |  |  |
| RD4/SEG4<br>RD4<br>SEG4 | 52         | I/O<br>O | ST<br>Analog | Digital I/O.<br>SEG4 output for LCD. |  |  |
| RD5/SEG5<br>RD5<br>SEG5 | 51         | I/O<br>O | ST<br>Analog | Digital I/O.<br>SEG5 output for LCD. |  |  |
| RD6/SEG6<br>RD6<br>SEG6 | 50         | I/O<br>O | ST<br>Analog | Digital I/O.<br>SEG6 output for LCD. |  |  |
| RD7/SEG7<br>RD7<br>SEG7 | 49         | I/O<br>O | ST<br>Analog | Digital I/O.<br>SEG7 output for LCD. |  |  |

| TABLE 1-2: | PIC18F6X93 PINOUT I/O DESCRIPTIONS ( | (CONTINUED) |  |
|------------|--------------------------------------|-------------|--|
|            |                                      |             |  |

= Input L

= Power Ρ

- = Output 0 I<sup>2</sup>C
  - = ST with  $I^2C^{TM}$  or SMB levels

Note 1: Default assignment for CCP2 when Configuration bit, CCP2MX, is set.

2: Alternate assignment for CCP2 when Configuration bit, CCP2MX, is cleared.

| Pin Name                                              | Pin Number     | Pin             | Buffer             | Description                                                                            |  |  |
|-------------------------------------------------------|----------------|-----------------|--------------------|----------------------------------------------------------------------------------------|--|--|
| Pin Name                                              | TQFP           | Туре            | Туре               | Description                                                                            |  |  |
|                                                       |                |                 |                    | PORTE is a bidirectional I/O port.                                                     |  |  |
| LCDBIAS1<br>LCDBIAS1                                  | 2              | Ι               | Analog             | BIAS1 input for LCD.                                                                   |  |  |
| LCDBIAS2<br>LCDBIAS2                                  | 1              | Ι               | Analog             | BIAS2 input for LCD.                                                                   |  |  |
| LCDBIAS3<br>LCDBIAS3                                  | 64             | I               | Analog             | BIAS3 input for LCD.                                                                   |  |  |
| COM0<br>COM0                                          | 63             | 0               | Analog             | COM0 output for LCD.                                                                   |  |  |
| RE4/COM1<br>RE4<br>COM1                               | 62             | I/O<br>O        | ST<br>Analog       | Digital I/O.<br>COM1 output for LCD.                                                   |  |  |
| RE5/COM2<br>RE5<br>COM2                               | 61             | I/O<br>O        | ST<br>Analog       | Digital I/O.<br>COM2 output for LCD.                                                   |  |  |
| RE6/COM3<br>RE6<br>COM3                               | 60             | I/O<br>O        | ST<br>Analog       | Digital I/O.<br>COM3 output for LCD.                                                   |  |  |
| RE7/CCP2/SEG31<br>RE7<br>CCP2 <sup>(2)</sup><br>SEG31 | 59             | I/O<br>I/O<br>O | ST<br>ST<br>Analog | Digital I/O.<br>Capture 2 input/Compare 2 output/PWM2 output.<br>SEG31 output for LCD. |  |  |
| Legend: TTL = TTL co<br>ST = Schmit                   | mpatible input | with Cl         | MOS leve           | CMOS = CMOS compatible input or output<br>els Analog = Analog input                    |  |  |

0

l<sup>2</sup>C

= Output

= ST with I<sup>2</sup>C<sup>™</sup> or SMB levels

#### TABLE 1-2: PIC18F6X93 PINOUT I/O DESCRIPTIONS (CONTINUED)

Note 1: Default assignment for CCP2 when Configuration bit, CCP2MX, is set.

2: Alternate assignment for CCP2 when Configuration bit, CCP2MX, is cleared.

I

Ρ

= Input

= Power

| Din Nome                                        | Pin Number                          | Pin Buffer           | Description              |                                                                                                                             |
|-------------------------------------------------|-------------------------------------|----------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| Pin Name                                        | TQFP                                | Туре                 | Туре                     | Description                                                                                                                 |
|                                                 |                                     |                      |                          | PORTG is a bidirectional I/O port.                                                                                          |
| RG0/SEG30<br>RG0<br>SEG30                       | 3                                   | I/O<br>O             | ST<br>Analog             | Digital I/O.<br>SEG30 output for LCD.                                                                                       |
| RG1/TX2/CK2/SEG29<br>RG1<br>TX2<br>CK2<br>SEG29 | 4                                   | I/O<br>O<br>I/O<br>O | ST<br>—<br>ST<br>Analog  | Digital I/O.<br>AUSART2 asynchronous transmit.<br>AUSART2 synchronous clock (see related RX2/DT2).<br>SEG29 output for LCD. |
| RG2/RX2/DT2/SEG28<br>RG2<br>RX2<br>DT2<br>SEG28 | 5                                   | I/O<br>I<br>I/O<br>O | ST<br>ST<br>ST<br>Analog | Digital I/O.<br>AUSART2 asynchronous receive.<br>AUSART2 synchronous data (see related TX2/CK2).<br>SEG28 output for LCD.   |
| RG3/SEG27<br>RG3<br>SEG27                       | 6                                   | I/O<br>O             | ST<br>Analog             | Digital I/O.<br>SEG27 output for LCD.                                                                                       |
| RG4/SEG26<br>RG4<br>SEG26                       | 8                                   | I/O<br>O             | ST<br>Analog             | Digital I/O.<br>SEG26 output for LCD.                                                                                       |
| RG5                                             |                                     |                      |                          | See MCLR/VPP/RG5 pin.                                                                                                       |
| Vss                                             | 9, 25, 41, 56                       | Р                    | _                        | Ground reference for logic and I/O pins.                                                                                    |
| Vdd                                             | 10, 26, 38, 57                      | Р                    |                          | Positive supply for logic and I/O pins.                                                                                     |
| AVss                                            | 20                                  | Р                    | _                        | Ground reference for analog modules.                                                                                        |
| AVdd                                            | 19                                  | Р                    | _                        | Positive supply for analog modules.                                                                                         |
|                                                 | mpatible input<br>t Trigger input v | with C               | MOS leve                 | CMOS = CMOS compatible input or output<br>Analog = Analog input<br>O = Output                                               |

#### **TABLE 1-2:** PIC18F6X93 PINOUT I/O DESCRIPTIONS (CONTINUED)

- Ρ
  - = Power

2

$$I^2C$$
 = ST with  $I^2C^{TM}$  or SMB levels

Note 1: Default assignment for CCP2 when Configuration bit, CCP2MX, is set.

2: Alternate assignment for CCP2 when Configuration bit, CCP2MX, is cleared.

| n Buffer | <b>-</b>                             |  |  |
|----------|--------------------------------------|--|--|
| ре Туре  | Description                          |  |  |
|          | PORTD is a bidirectional I/O port.   |  |  |
| ) ST     | Digital I/O.                         |  |  |
| Analog   | SEG0 output for LCD.                 |  |  |
| ) ST     | Digital I/O.                         |  |  |
| Analog   | SEG1 output for LCD.                 |  |  |
| ) ST     | Digital I/O.                         |  |  |
| Analog   | SEG2 output for LCD.                 |  |  |
| ) ST     | Digital I/O.                         |  |  |
| Analog   | SEG3 output for LCD.                 |  |  |
| ) ST     | Digital I/O.                         |  |  |
| Analog   | SEG4 output for LCD.                 |  |  |
| ) ST     | Digital I/O.                         |  |  |
| Analog   | SEG5 output for LCD.                 |  |  |
| ) ST     | Digital I/O.                         |  |  |
| Analog   | SEG6 output for LCD.                 |  |  |
| -        | Digital I/O.<br>SEG7 output for LCD. |  |  |
| )        |                                      |  |  |

Ρ = Power l<sup>2</sup>C

= ST with I<sup>2</sup>C<sup>™</sup> or SMB levels

Note 1: Default assignment for CCP2 when Configuration bit, CCP2MX, is set.

2: Alternate assignment for CCP2 when Configuration bit, CCP2MX, is cleared.

| Pin Name                                              | Pin Number                          | Pin             | Buffer             | Description                                                                            |  |  |
|-------------------------------------------------------|-------------------------------------|-----------------|--------------------|----------------------------------------------------------------------------------------|--|--|
| Pin Name                                              | TQFP                                | Туре            | Туре               | Description                                                                            |  |  |
|                                                       |                                     |                 |                    | PORTE is a bidirectional I/O port.                                                     |  |  |
| LCDBIAS1<br>LCDBIAS1                                  | 4                                   | Ι               | Analog             | BIAS1 input for LCD.                                                                   |  |  |
| LCDBIAS2<br>LCDBIAS2                                  | 3                                   | Ι               | Analog             | BIAS2 input for LCD.                                                                   |  |  |
| LCDBIAS3<br>LCDBIAS3                                  | 78                                  | Ι               | Analog             | BIAS3 input for LCD.                                                                   |  |  |
| COM0<br>COM0                                          | 77                                  | 0               | Analog             | COM0 output for LCD.                                                                   |  |  |
| RE4/COM1<br>RE4<br>COM1                               | 76                                  | I/O<br>O        | ST<br>Analog       | Digital I/O.<br>COM1 output for LCD.                                                   |  |  |
| RE5/COM2<br>RE5<br>COM2                               | 75                                  | I/O<br>O        | ST<br>Analog       | Digital I/O.<br>COM2 output for LCD.                                                   |  |  |
| RE6/COM3<br>RE6<br>COM3                               | 74                                  | I/O<br>O        | ST<br>Analog       | Digital I/O.<br>COM3 output for LCD.                                                   |  |  |
| RE7/CCP2/SEG31<br>RE7<br>CCP2 <sup>(2)</sup><br>SEG31 | 73                                  | I/O<br>I/O<br>O | ST<br>ST<br>Analog | Digital I/O.<br>Capture 2 input/Compare 2 output/PWM2 output.<br>SEG31 output for LCD. |  |  |
| Legend: TTL = TTL co<br>ST = Schmi                    | ompatible input<br>tt Trigger input | with C          | MOS leve           | CMOS = CMOS compatible input or output<br>els Analog = Analog input                    |  |  |

0

I<sup>2</sup>C

= Output

= ST with I<sup>2</sup>C<sup>™</sup> or SMB levels

#### TABLE 1-3: PIC18F8X93 PINOUT I/O DESCRIPTIONS (CONTINUED)

**Note 1:** Default assignment for CCP2 when Configuration bit, CCP2MX, is set.

2: Alternate assignment for CCP2 when Configuration bit, CCP2MX, is cleared.

L

Ρ

= Input

= Power

| Din Nama                  | Pin Number     | er Pin   | Buffer       | Description                              |  |  |  |
|---------------------------|----------------|----------|--------------|------------------------------------------|--|--|--|
| Pin Name                  | TQFP           | Туре     | Туре         | Description                              |  |  |  |
|                           |                |          |              | PORTJ is a bidirectional I/O port.       |  |  |  |
| RJ0/SEG32<br>RJ0<br>SEG32 | 62             | I/O<br>O | ST<br>Analog | Digital I/O.<br>SEG32 output for LCD.    |  |  |  |
| RJ1/SEG33<br>RJ1<br>SEG33 | 61             | I/O<br>O | ST<br>Analog | Digital I/O.<br>SEG33 output for LCD.    |  |  |  |
| RJ2/SEG34<br>RJ2<br>SEG34 | 60             | I/O<br>O | ST<br>Analog | Digital I/O.<br>SEG34 output for LCD.    |  |  |  |
| RJ3/SEG35<br>RJ3<br>SEG35 | 59             | I/O<br>O | ST<br>Analog | Digital I/O.<br>SEG35 output for LCD.    |  |  |  |
| RJ4/SEG39<br>RJ4<br>SEG39 | 39             | I/O<br>O | ST<br>Analog | Digital I/O.<br>SEG39 output for LCD.    |  |  |  |
| RJ5/SEG38<br>RJ5<br>SEG38 | 40             | I/O<br>O | ST<br>Analog | Digital I/O<br>SEG38 output for LCD.     |  |  |  |
| RJ6/SEG37<br>RJ6<br>SEG37 | 41             | I/O<br>O | ST<br>Analog | Digital I/O.<br>SEG37 output for LCD.    |  |  |  |
| RJ7/SEG36<br>RJ7<br>SEG36 | 42             | I/O<br>O | ST<br>Analog | Digital I/O.<br>SEG36 output for LCD.    |  |  |  |
| Vss                       | 11, 31, 51, 70 | Р        |              | Ground reference for logic and I/O pins. |  |  |  |
| Vdd                       | 12, 32, 48, 71 | Р        | _            | Positive supply for logic and I/O pins.  |  |  |  |
| AVss                      | 26             | Р        | —            | Ground reference for analog modules.     |  |  |  |
| AVdd                      | 25             | Р        |              | Positive supply for analog modules.      |  |  |  |

0

I<sup>2</sup>C

= Output

= ST with I<sup>2</sup>C<sup>™</sup> or SMB levels

#### TABLE 1-3: PIC18F8X93 PINOUT I/O DESCRIPTIONS (CONTINUED)

Note 1: Default assignment for CCP2 when Configuration bit, CCP2MX, is set.

2: Alternate assignment for CCP2 when Configuration bit, CCP2MX, is cleared.

L

Ρ

= Input

= Power

## PIC18F6393/6493/8393/8493

#### REGISTER 2-2: ADCON1: A/D CONTROL REGISTER 1

| U-0   | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|-------|-----|-------|-------|-------|-------|-------|-------|
| —     | —   | VCFG1 | VCFG0 | PCFG3 | PCFG2 | PCFG1 | PCFG0 |
| bit 7 |     |       |       |       |       |       | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | 1 as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

#### bit 7-6 Unimplemented: Read as '0'

| bit 5-4 | VCFG<1:0>: Voltage Reference Configuration bits |
|---------|-------------------------------------------------|
|         |                                                 |

|    | A/D VREF+      | A/D VREF-      |
|----|----------------|----------------|
| 00 | AVdd           | AVss           |
| 01 | External VREF+ | AVss           |
| 10 | AVDD           | External VREF- |
| 11 | External VREF+ | External VREF- |

#### bit 3-0 **PCFG<3:0>:** A/D Port Configuration Control bits

| PCFG<3:0>                           | AN11 | AN10 | AN9 | AN8 | AN7 | ANG | AN5 | AN4 | AN3 | AN2 | AN1 | ANO |
|-------------------------------------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0000                                | А    | А    | Α   | А   | Α   | А   | Α   | Α   | А   | Α   | Α   | А   |
| 0001                                | А    | А    | А   | А   | А   | А   | А   | Α   | А   | А   | А   | А   |
| 0010                                | А    | А    | А   | А   | А   | А   | А   | Α   | А   | А   | А   | А   |
| 0011                                | А    | А    | А   | А   | А   | А   | А   | А   | А   | А   | А   | Α   |
| 0100                                | D    | А    | А   | А   | А   | А   | А   | А   | А   | А   | А   | А   |
| 0101                                | D    | D    | А   | Α   | Α   | Α   | А   | А   | А   | А   | А   | Α   |
| 0110                                | D    | D    | D   | Α   | Α   | Α   | А   | А   | А   | А   | А   | Α   |
| 0111                                | D    | D    | D   | D   | Α   | А   | А   | А   | А   | А   | А   | А   |
| 1000                                | D    | D    | D   | D   | D   | Α   | А   | А   | А   | А   | А   | Α   |
| 1001                                | D    | D    | D   | D   | D   | D   | А   | А   | А   | А   | А   | Α   |
| 1010                                | D    | D    | D   | D   | D   | D   | D   | А   | А   | А   | А   | А   |
| 1011                                | D    | D    | D   | D   | D   | D   | D   | D   | А   | А   | А   | Α   |
| 1100                                | D    | D    | D   | D   | D   | D   | D   | D   | D   | А   | А   | Α   |
| 1101                                | D    | D    | D   | D   | D   | D   | D   | D   | D   | D   | А   | А   |
| 1110                                | D    | D    | D   | D   | D   | D   | D   | D   | D   | D   | D   | А   |
| 1111                                | D    | D    | D   | D   | D   | D   | D   | D   | D   | D   | D   | D   |
| A = A polog input $D = Digital I/O$ |      |      |     |     |     |     |     |     |     |     |     |     |

A = Analog input

D = Digital I/O

The value in the ADRESH:ADRESL registers is unknown following Power-on and Brown-out Resets and is not affected by any other Reset.

After the A/D module has been configured as desired, the selected channel must be acquired before the conversion is started. The analog input channels must have their corresponding TRIS bits selected as an input. To determine acquisition time, see **Section 2.1 "A/D Acquisition Requirements"**. After this acquisition time has elapsed, the A/D conversion can be started. An acquisition time <u>can be</u> programmed to occur between setting the GO/DONE bit and the actual start of the conversion.

The following steps should be followed to perform an A/D conversion:

- 1. Configure the A/D module:
  - Configure analog pins, voltage reference and digital I/O (ADCON1)
  - Select A/D input channel (ADCON0)
  - Select A/D acquisition time (ADCON2)
  - Select A/D conversion clock (ADCON2)
  - Turn on A/D module (ADCON0)
- 2. Configure A/D interrupt (if desired):
  - Clear ADIF bit
  - · Set ADIE bit
  - Set GIE bit
- 3. Wait the required acquisition time (if required).
- 4. Start conversion:
  - Set GO/DONE bit (ADCON0<1>)

- 5. Wait for A/D conversion to complete by either:
  - Polling for the GO/DONE bit to be cleared
    OR
  - · Waiting for the A/D interrupt
- 6. Read A/D Result registers (ADRESH:ADRESL); clear bit, ADIF, if required.
- 7. For the next conversion, go to Step 1 or Step 2, as required. The A/D conversion time per bit is defined as TAD. A minimum wait of 2 TAD is required before the next acquisition starts.

#### FIGURE 2-2: A/D TRANSFER FUNCTION





#### FIGURE 2-3: ANALOG INPUT MODEL

#### 2.1 A/D Acquisition Requirements

For the A/D Converter to meet its specified accuracy, the charge holding capacitor (CHOLD) must be allowed to fully charge to the input channel voltage level. The analog input model is shown in Figure 2-3. The source impedance (Rs) and the internal sampling switch (Rss) impedance directly affect the time required to charge the capacitor, CHOLD. The sampling switch (Rss) impedance varies over the device voltage (VDD). The source impedance affects the offset voltage at the analog input (due to pin leakage current). The maximum recommended impedance for analog sources is 2.5 k $\Omega$ . After the analog input channel is selected (changed), the channel must be sampled for at least the minimum acquisition time before starting a conversion.

**Note:** When the conversion is started, the holding capacitor is disconnected from the input pin.

To calculate the minimum acquisition time, Equation 2-1 may be used. This equation assumes that 1/2 LSb error is used (4096 steps for the 12-bit A/D). The 1/2 LSb error is the maximum error allowed for the A/D to meet its specified resolution.

Equation 2-3 shows the calculation of the minimum required acquisition time, TACQ. This calculation is based on the following application system assumptions:

| CHOLD            | =      | 25 pF                              |
|------------------|--------|------------------------------------|
| Rs               | =      | 2.5 kΩ                             |
| Conversion Error | $\leq$ | 1/2 LSb                            |
| Vdd              | =      | $3V \rightarrow Rss = 4 \ k\Omega$ |
| Temperature      | =      | 85°C (system max.)                 |

#### EQUATION 2-1: A/D ACQUISITION TIME

TACQ = Amplifier Settling Time + Holding Capacitor Charging Time + Temperature Coefficient

= TAMP + TC + TCOFF

#### EQUATION 2-2: A/D MINIMUM CHARGING TIME

 $VHOLD = (VREF - (VREF/4096)) \cdot (1 - e^{(-TC/CHOLD(RIC + RSS + RS))})$ or  $TC = (CHOLD)(RIC + RSS + RS) \ln(1/4096)$ 

#### EQUATION 2-3: CALCULATING THE MINIMUM REQUIRED ACQUISITION TIME

 $\begin{array}{rcl} {\rm TACQ} &= {\rm TAMP} + {\rm TC} + {\rm TCOFF} \\ {\rm TAMP} &= 0.2 \ \mu {\rm s} \\ {\rm TCOFF} &= ({\rm Temp} - 25^{\circ}{\rm C})(0.02 \ \mu {\rm s}/^{\circ}{\rm C}) \\ &\quad (85^{\circ}{\rm C} - 25^{\circ}{\rm C})(0.02 \ \mu {\rm s}/^{\circ}{\rm C}) \\ &\quad 1.2 \ \mu {\rm s} \end{array} \\ {\rm Temperature \ coefficient \ is \ only \ required \ for \ temperatures > 25^{\circ}{\rm C}. \ Below \ 25^{\circ}{\rm C}, \ {\rm TCOFF} = 0 \ \mu {\rm s}. \end{array} \\ {\rm Tc} &= -({\rm CHOLD})({\rm RIC} + {\rm RSs} + {\rm Rs}) \ \ln(1/4096) \ \mu {\rm s} \\ &\quad -(25 \ {\rm pF}) \ (1 \ {\rm k}\Omega + 4 \ {\rm k}\Omega + 2.5 \ {\rm k}\Omega) \ \ln(0.0002441) \ \mu {\rm s} \\ &\quad 1.56 \ \mu {\rm s} \end{array} \\ {\rm TACQ} &= \ 0.2 \ \mu {\rm s} + 1.56 \ \mu {\rm s} + 1.2 \ \mu {\rm s} \\ &\quad 2.96 \ \mu {\rm s} \end{array}$ 

#### 2.6 A/D Conversions

Figure 2-4 shows the operation of the A/D Converter after the GO/DONE bit has been set and the ACQT<2:0> bits are cleared. A conversion is started after the following instruction to allow entry into Sleep mode before the conversion begins.

Figure 2-5 shows the operation of the A/D Converter after the GO/DONE bit has been set, the ACQT<2:0> bits are set to '010' and a 4 TAD acquisition time has been selected before the conversion starts.

Clearing the GO/DONE bit during a conversion will abort the current conversion. The A/D Result register pair will *not* be updated with the partially completed A/D conversion sample. This means the ADRESH:ADRESL registers will continue to contain the value of the last completed conversion (or the last value written to the ADRESH:ADRESL registers). After the A/D conversion is completed or aborted, a 2 TAD wait is required before the next acquisition can be started. After this wait, acquisition on the selected channel is automatically started.

| Note: | The GO/DONE bit should NOT be set in        |
|-------|---------------------------------------------|
|       | the same instruction that turns on the A/D. |
|       | Code should wait at least 2 µs after        |
|       | enabling the A/D before beginning an        |
|       | acquisition and conversion cycle.           |

#### 2.7 Discharge

The discharge phase is used to initialize the value of the holding capacitor. The array is discharged before every sample. This feature helps to optimize the unity gain amplifier, as the circuit always needs to charge the capacitor array, rather than charge/discharge based on previous measure values.

#### FIGURE 2-4: A/D CONVERSION TAD CYCLES (ACQT<2:0> = 000, TACQ = 0)



#### FIGURE 2-5: A/D CONVERSION TAD CYCLES (ACQT<2:0> = 010, TACQ = 4 TAD)



#### 2.8 Use of the ECCP2 Trigger

An A/D conversion can be started by the Special Event Trigger of the ECCP2 module. This requires that the CCP2M<3:0> bits (CCP2CON<3:0>) be programmed as '1011' and that the A/D module is enabled (ADON bit is set). When the trigger occurs, the GO/DONE bit will be set, starting the A/D acquisition and conversion, and the Timer1 (or Timer3) counter will be reset to zero. Timer1 (or Timer3) is reset to automatically repeat the A/D acquisition period with minimal software overhead (moving ADRESH:ADRESL to the desired location). The appropriate analog input channel must be selected and the minimum acquisition period is either timed by the user, or an appropriate TACQ time selected before the Special Event Trigger sets the GO/DONE bit (starts a conversion).

If the A/D module is not enabled (ADON is cleared), the Special Event Trigger will be ignored by the A/D module, but will still reset the Timer1 (or Timer3) counter.

| Name                 | Bit 7                 | Bit 6                 | Bit 5   | Bit 4  | Bit 3  | Bit 2  | Bit 1         | Bit 0  | Reset<br>Values |
|----------------------|-----------------------|-----------------------|---------|--------|--------|--------|---------------|--------|-----------------|
| INTCON               | GIE/GIEH              | PEIE/GIEL             | TMR0IE  | INT0IE | RBIE   | TMR0IF | <b>INT0IF</b> | RBIF   | (3)             |
| PIR1                 | _                     | ADIF                  | RC1IF   | TX1IF  | SSP1IF | CCP1IF | TMR2IF        | TMR1IF | (3)             |
| PIE1                 | _                     | ADIE                  | RC1IE   | TX1IE  | SSP1IE | CCP1IE | TMR2IE        | TMR1IE | (3)             |
| IPR1                 | _                     | ADIP                  | RC1IP   | TX1IP  | SSP1IP | CCP1IP | TMR2IP        | TMR1IP | (3)             |
| PIR2                 | OSCFIF                | CMIF                  | _       | _      | BCL1IF | HLVDIF | TMR3IF        | CCP2IF | (3)             |
| PIE2                 | OSCFIE                | CMIE                  | _       | _      | BCL1IE | HLVDIE | TMR3IE        | CCP2IE | (3)             |
| IPR2                 | OSCFIP                | CMIP                  | _       |        | BCL1IP | HLVDIP | TMR3IP        | CCP2IP | (3)             |
| ADRESH               | A/D Result            | Register Hig          | jh Byte |        |        |        |               |        | (3)             |
| ADRESL               | A/D Result            | Register Lov          | w Byte  |        |        |        |               |        | (3)             |
| ADCON0               | _                     | _                     | CHS3    | CHS2   | CHS1   | CHS0   | GO/DONE       | ADON   | (3)             |
| ADCON1               |                       |                       | VCFG1   | VCFG0  | PCFG3  | PCFG2  | PCFG1         | PCFG0  | (3)             |
| ADCON2               | ADFM                  | _                     | ACQT2   | ACQT1  | ACQT0  | ADCS2  | ADCS1         | ADCS0  | (3)             |
| TRISA                | TRISA7 <sup>(1)</sup> | TRISA6 <sup>(1)</sup> | TRISA5  | TRISA4 | TRISA3 | TRISA2 | TRISA1        | TRISA0 | (3)             |
| TRISF                | TRISF7                | TRISF6                | TRISF5  | TRISF4 | TRISF3 | TRISF2 | TRISF1        | TRISF0 | (3)             |
| TRISH <sup>(2)</sup> | TRISH7                | TRISH6                | TRISH5  | TRISH4 | TRISH3 | TRISH2 | TRISH1        | TRISH0 | (3)             |

 TABLE 2-2:
 REGISTERS ASSOCIATED WITH A/D OPERATION

**Legend:** — = unimplemented, read as '0'. Shaded cells are not used for A/D conversion.

**Note 1:** PORTA<7:6> and their direction bits are individually configured as port pins based on various primary oscillator modes. When disabled, these bits read as '0'.

2: These registers are not implemented on 64-pin devices.

3: For these Reset values, see the "PIC18F6390/6490/8390/8490 Data Sheet" (DS39629).

### PIC18F6393/6493/8393/8493



| Param<br>No. | Symbol | Characteristic                                   |                          | Min | Мах                 | Units | Conditions                                 |
|--------------|--------|--------------------------------------------------|--------------------------|-----|---------------------|-------|--------------------------------------------|
| 130          | Tad    | A/D Clock Period                                 | PIC18FXXXX               | 0.8 | 12.5 <sup>(1)</sup> | μS    | Tosc based, VREF $\geq$ 3.0V               |
|              |        |                                                  | PIC18LFXXXX              | 1.4 | 25.0 <sup>(1)</sup> | μS    | VDD = 3.0V; TOSC based,<br>VREF full range |
|              |        |                                                  | PIC18FXXXX               | _   | 1                   | μS    | A/D RC mode                                |
|              |        |                                                  | PIC18 <b>LF</b> XXXX     | —   | 3                   | μS    | VDD = 3.0V; A/D RC mode                    |
| 131          | TCNV   | Conversion Time<br>(not including acquisit       | ion time) <sup>(2)</sup> | 13  | 14                  | Tad   |                                            |
| 132          | TACQ   | Acquisition Time <sup>(3)</sup>                  |                          | 1.4 |                     | μS    |                                            |
| 135          | Tswc   | Switching Time from Convert $\rightarrow$ Sample |                          | _   | (Note 4)            |       |                                            |
| 137          | TDIS   | Discharge Time                                   |                          | 0.2 | —                   | μS    |                                            |

Note 1: The time of the A/D clock period is dependent on the device frequency and the TAD clock divider.

2: ADRES registers may be read on the following TCY cycle.

**3:** The time for the holding capacitor to acquire the "New" input voltage when the voltage changes full scale after the conversion (VDD to Vss or Vss to VDD). The source impedance (Rs) on the input channels is 50Ω.

4: On the following cycle of the device clock.

#### 64-Lead Plastic Thin Quad Flatpack (PT) – 10x10x1 mm Body, 2.00 mm [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

- 2. Chamfers at corners are optional; size may vary.
- 3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-085B

#### 64-Lead Plastic Thin Quad Flatpack (PT) – 10x10x1 mm Body, 2.00 mm [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



| RECOMMENDED | LAND | PAT | IERN |
|-------------|------|-----|------|
|             |      |     |      |

|                          | MILLIM   | ETERS |       |      |
|--------------------------|----------|-------|-------|------|
| Dimension                | MIN      | NOM   | MAX   |      |
| Contact Pitch            | 0.50 BSC |       |       |      |
| Contact Pad Spacing      | C1       |       | 11.40 |      |
| Contact Pad Spacing      | C2       |       | 11.40 |      |
| Contact Pad Width (X64)  | X1       |       |       | 0.30 |
| Contact Pad Length (X64) | Y1       |       |       | 1.50 |
| Distance Between Pads    | G        | 0.20  |       |      |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2085A

#### APPENDIX A: REVISION HISTORY

#### **Revision A (September 2007)**

Original data sheet for the PIC18F6393/6493/8393/ 8493 devices.

#### **Revision B (October 2009)**

Removed "Preliminary" marking.

#### Revision C (August 2010)

Changes and additions were made to the "**Power-Managed Modes**", "**Flexible Oscillator Structure**", "**Peripheral Highlights**" and "**Special Microcontroller Features**" sections. Changes were made to Figure 1-1, Figure 1-2, Table 1-2 and Table 1-3, including edits to the legends of those tables. New text has replaced all in **2.4** "Operation in Power-Managed Modes". Corrections have been made to **4.0** "Electrical Characteristics". The extended temperature has been removed from the "Product Identification System" information. New packaging diagrams were added because the diagrams referenced in the document, "PIC18F6390/6490/8390/ 8490 Data Sheet" (DS39629), have not been updated. Minor typographical edits throughout the document.

#### APPENDIX B: DEVICE DIFFERENCES

The differences between the devices listed in this data sheet are shown in Table B-1.

| Features                                  | PIC18F6393                   | PIC18F6493                   | PIC18F8393                         | PIC18F8493                         |
|-------------------------------------------|------------------------------|------------------------------|------------------------------------|------------------------------------|
| Number of Pixels the LCD Driver Can Drive | 128 (4 x 32)                 | 128 (4 x 32)                 | 192 (4 x 48)                       | 192 (4 x 48)                       |
| I/O Ports                                 | Ports A, B, C, D, E,<br>F, G | Ports A, B, C, D, E,<br>F, G | Ports A, B, C, D, E,<br>F, G, H, J | Ports A, B, C, D, E,<br>F, G, H, J |
| Flash Program Memory                      | 8 Kbytes                     | 16 Kbytes                    | 8 Kbytes                           | 16 Kbytes                          |
| Packages                                  | 64-Pin TQFP                  | 64-Pin TQFP                  | 80-Pin TQFP                        | 80-Pin TQFP                        |

#### TABLE B-1: DEVICE DIFFERENCES

#### APPENDIX E: MIGRATION FROM MID-RANGE TO ENHANCED DEVICES

A detailed discussion of the differences between the mid-range MCU devices (i.e., PIC16CXXX) and the enhanced devices (i.e., PIC18FXXX) is provided in *AN716, "Migrating Designs from PIC16C74A/74B to PIC18C442"*. The changes discussed, while device-specific, are generally applicable to all mid-range to enhanced device migrations.

This Application Note is available as Literature Number DS00716.

### APPENDIX F: MIGRATION FROM HIGH-END TO ENHANCED DEVICES

A detailed discussion of the migration pathway, and differences between the high-end MCU devices (i.e., PIC17CXXX), and the enhanced devices (i.e., PIC18FXXX) is provided in *AN726, "PIC17CXXX to PIC18CXXX Migration"*. This Application Note is available as Literature Number DS00726.

### THE MICROCHIP WEB SITE

Microchip provides online support via our WWW site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

# CUSTOMER CHANGE NOTIFICATION SERVICE

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at www.microchip.com, click on Customer Change Notification and follow the registration instructions.

#### **CUSTOMER SUPPORT**

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Field Application Engineer (FAE)
- Technical Support
- Development Systems Information Line

Customers should contact their distributor, representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://support.microchip.com