Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M4F | | Core Size | 32-Bit Single-Core | | Speed | 72MHz | | Connectivity | CANbus, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART | | Peripherals | DMA, I²S, POR, PWM, WDT | | Number of I/O | 86 | | Program Memory Size | 256KB (256K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 8K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.65V ~ 1.95V | | Data Converters | A/D 4x12b; D/A 2x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 100-LQFP | | Supplier Device Package | 100-LQFP (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f358vct6 | STM32F358xC List of figures # List of figures | Figure 1. | STM32F358xC block diagram | | |------------|----------------------------------------------------------------------------------|-----| | Figure 2. | Clock tree | 17 | | Figure 3. | Infrared transmitter | | | Figure 4. | STM32F358xC LQFP48 pinout | | | Figure 5. | STM32F358xC LQFP64 pinout | 31 | | Figure 6. | STM32F358xC LQFP100 pinout | 32 | | Figure 7. | STM32F358xC memory map | 49 | | Figure 8. | Pin loading conditions | 52 | | Figure 9. | Pin input voltage | 52 | | Figure 10. | Power supply scheme | 53 | | Figure 11. | Current consumption measurement scheme | 53 | | Figure 12. | Typical V <sub>BAT</sub> current consumption (LSE and RTC ON/LSEDRV[1:0] = '00') | 62 | | Figure 13. | High-speed external clock source AC timing diagram | 70 | | Figure 14. | Low-speed external clock source AC timing diagram | | | Figure 15. | Typical application with an 8 MHz crystal | | | Figure 16. | Typical application with a 32.768 kHz crystal | | | Figure 17. | HSI oscillator accuracy characterization results for soldered parts | 76 | | Figure 18. | TC and TTa I/O input characteristics | | | Figure 19. | Five volt tolerant (FT and FTf) I/O input characteristics | | | Figure 20. | I/O AC characteristics definition | | | Figure 21. | Recommended NRST pin protection | 88 | | Figure 22. | I <sup>2</sup> C bus AC waveforms and measurement circuit | 92 | | Figure 23. | SPI timing diagram - slave mode and CPHA = 0 | 94 | | Figure 24. | SPI timing diagram - slave mode and CPHA = 1 <sup>(1)</sup> | 94 | | Figure 25. | SPI timing diagram - master mode <sup>(1)</sup> | 95 | | Figure 26. | I <sup>2</sup> S slave timing diagram (Philips protocol) <sup>(1)</sup> | 96 | | Figure 27. | I <sup>2</sup> S master timing diagram (Philips protocol) <sup>(1)</sup> | 97 | | Figure 28. | ADC typical current consumption on VDDA pin | 100 | | Figure 29. | ADC typical current consumption on VREF+ pin | 100 | | Figure 30. | ADC accuracy characteristics | 110 | | Figure 31. | Typical connection diagram using the ADC | 110 | | Figure 32. | 12-bit buffered /non-buffered DAC | 112 | | Figure 33. | Maximum VREFINT scaler startup time from power down | 114 | | Figure 34. | OPAMP Voltage Noise versus Frequency | | | Figure 35. | LQFP100 – 14 x 14 mm, low-profile quad flat package outline | | | Figure 36. | LQFP100 – 14 x 14 mm, low-profile quad flat package recommended footprint | 120 | | Figure 37. | LQFP100 – 14 x 14 mm, low-profile quad flat package top view example | | | Figure 38. | LQFP64 – 10 x 10 mm, low-profile quad flat package outline | 122 | | Figure 39. | LQFP64 – 10 x 10 mm, low-profile quad flat package recommended footprint | | | Figure 40. | LQFP64 – 10 x 10 mm, low-profile quad flat package top view example | | | Figure 41. | LQFP48 – 7 x 7 mm, low-profile quad flat package outline | | | Figure 42. | LQFP48 - 7 x 7 mm, low-profile quad flat package recommended footprint | 126 | | Figure 43. | LQFP48 - 7 x 7 mm, low-profile quad flat package top view example | | STM32F358xC Description # 2 Description The STM32F358xC family is based on the high-performance ARM<sup>®</sup> Cortex<sup>®</sup>-M4 32-bit RISC core with FPU operating at a frequency of up to 72 MHz, and embedding a floating point unit (FPU), a memory protection unit (MPU) and an embedded trace macrocell (ETM). The family incorporates high-speed embedded memories (up to 256 Kbytes of Flash memory, up to 48 Kbytes of SRAM) and an extensive range of enhanced I/Os and peripherals connected to two APB buses. The devices offer up to four fast 12-bit ADCs (5 Msps), up to seven comparators, up to four operational amplifiers, up to two DAC channels, a low-power RTC, up to five general-purpose 16-bit timers, one general-purpose 32-bit timer, and two timers dedicated to motor control. They also feature standard and advanced communication interfaces: up to two I<sup>2</sup>Cs, up to three SPIs (two SPIs are with multiplexed full-duplex I2Ss on STM32F358xC devices), three USARTs, up to two UARTs, and CAN. To achieve audio class accuracy, the I2S peripherals can be clocked via an external PLL. The STM32F358xC family operates in the -40 to +85 °C and -40 to +105 °C temperature ranges. A comprehensive set of power-saving mode allows the design of low-power applications. The STM32F358xC family offers devices in three packages ranging from 48 pins to 100 pins. The set of included peripherals changes with the device chosen. Functional overview STM32F358xC Two standard I2S interfaces (multiplexed with SPI2 and SPI3) supporting four different audio standards can operate as master or slave at half-duplex and full duplex communication modes. They can be configured to transfer 16 and 24 or 32 bits with 16-bit or 32-bit data resolution and synchronized by a specific signal. Audio sampling frequency from 8 kHz up to 192 kHz can be set by 8-bit programmable linear prescaler. When operating in master mode it can output a clock for an external audio component at 256 times the sampling frequency. Refer to *Table 9* for the features available in SPI1, SPI2 and SPI3. | SPI features <sup>(1)</sup> | SPI1 | SPI2 | SPI3 | |-----------------------------|------|------|------| | Hardware CRC calculation | Х | Х | Х | | Rx/Tx FIFO | Х | Х | Х | | NSS pulse mode | Х | Х | Х | | I2S mode | - | Х | Х | | TI mode | Х | Х | Х | Table 9. STM32F358xC SPI/I2S implementation # 3.23 Controller area network (CAN) The CAN is compliant with specifications 2.0A and B (active) with a bit rate up to 1 Mbit/s. It can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers. It has three transmit mailboxes, two receive FIFOs with 3 stages and 14 scalable filter banks. #### 3.24 Infrared Transmitter The STM32F358xC devices provide an infrared transmitter solution. The solution is based on internal connections between TIM16 and TIM17 as shown in the figure below. TIM17 is used to provide the carrier frequency and TIM16 provides the main signal to be sent. The infrared output signal is available on PB9 or PA13. To generate the infrared remote control signals, TIM16 channel 1 and TIM17 channel 1 must be properly configured to generate correct waveforms. All standard IR pulse modulation modes can be obtained by programming the two timers output compare channels. <sup>1.</sup> X = supported. Table 12. Legend/abbreviations used in the pinout table | No | me | Abbreviation | Definition | | | | |------------------|----------------------|--------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--|--|--| | INA | ine | Appreviation | Definition | | | | | Pin r | name | | e specified in brackets below the pin name, the pin function reset is the same as the actual pin name | | | | | | | S | Supply pin | | | | | Pin | type | I | Input only pin | | | | | | | I/O | Input / output pin | | | | | | | FT | 5 V tolerant I/O | | | | | | | FTf | 5 V tolerant I/O, FM+ capable | | | | | | | TTa 3.3 V tolerant I/O directly connected to ADO | | | | | | I/O str | ucture | TC | Standard 3.3V I/O | | | | | | | В | Dedicated BOOT0 pin | | | | | | | RST | Bidirectional reset pin with embedded weak pull-up resistor | | | | | | POR External | | External power on reset pin with embedded weak pull-up resistor, powered from VDDA | | | | | No | tes | Unless otherwise specified by a note, all I/Os are set as floating inputs during and after reset | | | | | | | Alternate functions | Fu | Functions selected through GPIOx_AFR registers | | | | | Pin<br>functions | Additional functions | Functions | directly selected/enabled through peripheral registers | | | | Table 18. Alternate functions for port E | Port &<br>Pin Name | AF0 | AF1 | AF2 | AF3 | AF4 | AF6 | AF7 | |--------------------|---------|----------|-----------|------------|-----------|------------|-----------| | PE0 | - | EVENTOUT | TIM4_ETR | - | TIM16_CH1 | - | USART1_TX | | PE1 | - | EVENTOUT | - | - | TIM17_CH1 | - | USART1_RX | | PE2 | TRACECK | EVENTOUT | TIM3_CH1 | TSC_G7_IO1 | - | - | - | | PE3 | TRACED0 | EVENTOUT | TIM3_CH2 | TSC_G7_IO2 | - | - | - | | PE4 | TRACED1 | EVENTOUT | TIM3_CH3 | TSC_G7_IO3 | - | - | - | | PE5 | TRACED2 | EVENTOUT | TIM3_CH4 | TSC_G7_IO4 | - | - | - | | PE6 | TRACED3 | EVENTOUT | - | - | - | - | - | | PE7 | - | EVENTOUT | TIM1_ETR | - | - | - | - | | PE8 | - | EVENTOUT | TIM1_CH1N | - | - | - | - | | PE9 | - | EVENTOUT | TIM1_CH1 | - | - | - | - | | PE10 | - | EVENTOUT | TIM1_CH2N | - | - | - | - | | PE11 | - | EVENTOUT | TIM1_CH2 | - | - | - | - | | PE12 | - | EVENTOUT | TIM1_CH3N | - | - | - | - | | PE13 | - | EVENTOUT | TIM1_CH3 | - | - | - | - | | PE14 | - | EVENTOUT | TIM1_CH4 | - | - | TIM1_BKIN2 | - | | PE15 | - | EVENTOUT | TIM1_BKIN | - | - | - | USART3_RX | STM32F358xC Memory mapping # 5 Memory mapping 0x5000 07FF AHB3 0xFFFF FFFF 0x5000 0000 Cortex-M4 Reserved with FPU 7 0x4800 1800 Internal Peripherals AHB2 0xE000 0000 0x4800 0000 Reserved 6 0x4002 43FF AHB1 0xC000 0000 0x4002 0000 Reserved 5 0x4001 6C00 APB2 0xA000 0000 0x4001 0000 Reserved 4 0x4000 A000 APB1 0x8000 0000 0x4000 0000 3 ,0x1FFF FFFF Option bytes 0x6000 0000 0x1FFF F800 System memory 2 0x1FFF D800 Reserved 0x1000 2000 Peripherals 0x4000 0000 **CCM RAM** 0x1000 0000 Reserved 1 0x0804 0000 0x2000 0000 SRAM Flash memory 0x0800 0000 0 CODE Reserved 0x0004 0000 Flash, system 0x0000 0000 memory or SRAM, depending on BOOT configuration Reserved 0x0000 00000 MSv30355V2 Figure 7. STM32F358xC memory map STM32F358xC Memory mapping Table 20. STM32F358xC memory map and peripheral register boundary addresses (continued) | Bus | Boundary address | Size<br>(bytes) | Peripheral | |------|---------------------------|-----------------|------------| | | 0x4000 8000 - 0x4000 FFFF | 32 K | Reserved | | | 0x4000 7800 - 0x4000 7FFF | 2 K | Reserved | | | 0x4000 7400 - 0x4000 77FF | 1 K | DAC (dual) | | | 0x4000 7000 - 0x4000 73FF | 1 K | PWR | | | 0x4000 6C00 - 0x4000 6FFF | 1 K | Reserved | | | 0x4000 6800 - 0x4000 6BFF | 1 K | Reserved | | | 0x4000 6400 - 0x4000 67FF | 1 K | bxCAN | | | 0x4000 5C00 - 0x4000 63FF | 2 K | Reserved | | | 0x4000 5800 - 0x4000 5BFF | 1 K | I2C2 | | | 0x4000 5400 - 0x4000 57FF | 1 K | I2C1 | | | 0x4000 5000 - 0x4000 53FF | 1 K | UART5 | | | 0x4000 4C00 - 0x4000 4FFF | 1 K | UART4 | | | 0x4000 4800 - 0x4000 4BFF | 1 K | USART3 | | | 0x4000 4400 - 0x4000 47FF | 1 K | USART2 | | APB1 | 0x4000 4000 - 0x4000 43FF | 1 K | I2S3ext | | | 0x4000 3C00 - 0x4000 3FFF | 1 K | SPI3/I2S3 | | | 0x4000 3800 - 0x4000 3BFF | 1 K | SPI2/I2S2 | | | 0x4000 3400 - 0x4000 37FF | 1 K | I2S2ext | | | 0x4000 3000 - 0x4000 33FF | 1 K | IWDG | | | 0x4000 2C00 - 0x4000 2FFF | 1 K | WWDG | | | 0x4000 2800 - 0x4000 2BFF | 1 K | RTC | | | 0x4000 1800 - 0x4000 27FF | 4 K | Reserved | | | 0x4000 1400 - 0x4000 17FF | 1 K | TIM7 | | | 0x4000 1000 - 0x4000 13FF | 1 K | TIM6 | | | 0x4000 0C00 - 0x4000 0FFF | 1 K | Reserved | | | 0x4000 0800 - 0x4000 0BFF | 1 K | TIM4 | | | 0x4000 0400 - 0x4000 07FF | 1 K | TIM3 | | | 0x4000 0000 - 0x4000 03FF | 1 K | TIM2 | # 6 Electrical characteristics #### 6.1 Parameter conditions Unless otherwise specified, all voltages are referenced to V<sub>SS</sub>. #### 6.1.1 Minimum and maximum values Unless otherwise specified, the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at $T_A = 25$ °C and $T_A = T_A$ max (given by the selected temperature range). Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean±3o). # 6.1.2 Typical values Unless otherwise specified, typical data are based on $T_A = 25$ °C, $V_{DD} = 1.8$ V, $V_{DDA} = 3.3$ V. They are given only as design guidelines and are not tested. Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean±2 $\sigma$ ). # 6.1.3 Typical curves Unless otherwise specified, all typical curves are given only as design guidelines and are not tested. ### 6.1.4 Loading capacitor The loading conditions used for pin parameter measurement are shown in Figure 8. #### 6.1.5 Pin input voltage The input voltage measurement on a pin of the device is described in *Figure 9*. **Table 22. Current characteristics** | Symbol | Ratings | Max. | Unit | |------------------------------|---------------------------------------------------------------------------------|-------|------| | $\Sigma I_{VDD}$ | Total current into sum of all VDD_x power lines (source) | 160 | | | Σl <sub>VSS</sub> | Total current out of sum of all VSS_x ground lines (sink) | -160 | | | I <sub>VDD</sub> | Maximum current into each V <sub>DD_x</sub> power line (source) <sup>(1)</sup> | 100 | | | I <sub>VSS</sub> | Maximum current out of each V <sub>SS_x</sub> ground line (sink) <sup>(1)</sup> | -100 | | | | Output current sunk by any I/O and control pin | 25 | | | I <sub>IO(PIN)</sub> | Output current source by any I/O and control pin | -25 | A | | ΣI | Total output current sunk by sum of all IOs and control pins <sup>(2)</sup> | 80 | - mA | | $\Sigma I_{IO(PIN)}$ | Total output current sourced by sum of all IOs and control pins <sup>(2)</sup> | -80 | | | I <sub>INJ(PIN)</sub> | Injected current on FT, FTf, POR and B pins <sup>(3)</sup> | -5/+0 | | | | Injected current on TC and RST pin <sup>(4)</sup> | ± 5 | | | | Injected current on TTa pins <sup>(5)</sup> | ± 5 | | | $\Sigma I_{\text{INJ(PIN)}}$ | Total injected current (sum of all I/O and control pins) <sup>(6)</sup> | ± 25 | | - All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub> and V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range. - 2. This current consumption must be correctly distributed over all I/Os and control pins. The total output current must not be sunk/sourced between two consecutive power supply pins referring to high pin count LQFP packages. - 3. Positive injection is not possible on these I/Os and does not occur for input voltages lower than the specified maximum value - A positive injection is induced by V<sub>IN</sub> > V<sub>DD</sub> while a negative injection is induced by V<sub>IN</sub> < V<sub>SS</sub>. I<sub>INJ(PIN)</sub> must never be exceeded. Refer to *Table 21: Voltage characteristics* for the maximum allowed input voltage values. - A positive injection is induced by V<sub>IN</sub> > V<sub>DDA</sub> while a negative injection is induced by V<sub>IN</sub> < V<sub>SS</sub>. I<sub>INJ</sub>(PIN) must never be exceeded. Refer also to *Table 21: Voltage characteristics* for the maximum allowed input voltage values. Negative injection disturbs the analog performance of the device. See note <sup>(2)</sup> below *Table 66*. - When several inputs are submitted to a current injection, the maximum ΣI<sub>INJ(PIN)</sub> is the absolute sum of the positive and negative injected currents (instantaneous values). **Table 23. Thermal characteristics** | Symbol | Ratings | Value | Unit | |------------------|------------------------------|-------------|------| | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>J</sub> | Maximum junction temperature | 150 | °C | Table 28. Typical and maximum current consumption from $V_{DD}$ supply at $V_{DD}$ = 1.8 V | | | All peripherals enabled | | | | abled | All | periphe | erals dis | abled | Unit | | |-----------------|----------------------|-------------------------|-------------------|------|-------------------------------------|-------|---------------------|---------|---------------------|-------------------------------------|---------------------|----| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> | T | Max @ T <sub>A</sub> <sup>(1)</sup> | | | | | Max @ T <sub>A</sub> <sup>(1)</sup> | | | | | | | | Тур | 25 °C | 85 °C | 105 °C | Тур | 25 °C | 85 °C | 105 °C | | | | | | 72 MHz | 60.4 | 65.4 | 66.6 | 67.8 | 27.3 | 29.6 | 30.3 | 31.0 | | | | | | 64 MHz | 54.1 | 58.6 | 59.8 | 60.9 | 24.5 | 26.5 | 27.3 | 27.9 | | | | | External | 48 MHz | 41.5 | 45.0 | 46.1 | 47.0 | 18.8 | 20.4 | 21.0 | 21.7 | | | | | clock (HSE | 32 MHz | 28.2 | 30.6 | 31.6 | 32.4 | 12.9 | 14.0 | 14.5 | 15.1 | | | | Supply | bypass) | 24 MHz | 21.5 | 23.4 | 24.2 | 24.9 | 9.8 | 10.8 | 11.3 | 11.8 | | | | current in Run mode, | | 8 MHz | 7.2 | 8.0 | 8.6 | 9.1 | 3.3 | 3.8 | 4.1 | 4.8 | | | | executing | | 1 MHz | 1.1 | 1.4 | 1.6 | 2.4 | 0.6 | 0.8 | 1.1 | 1.9 | | | | from Flash | Internal<br>clock (HSI) | 64 MHz | 49.4 | 53.6 | 54.6 | 55.7 | 24.3 | 26.3 | 27.0 | 27.6 | | | | | | 48 MHz | 37.9 | 41.2 | 42.1 | 43.0 | 18.6 | 20.3 | 20.8 | 21.4 | - | | | | | 32 MHz | 25.8 | 28.1 | 29.0 | 29.7 | 12.7 | 13.9 | 14.4 | 14.9 | | | | | | 24 MHz | 19.7 | 21.4 | 22.3 | 22.9 | 6.6 | 7.3 | 7.8 | 8.3 | | | | | | 8 MHz | 6.8 | 7.5 | 8.0 | 8.6 | 3.3 | 3.7 | 4.1 | 4.8 | | | I <sub>DD</sub> | | | 72 MHz | 61.3 | 66,5 <sup>(2)</sup> | 67.6 | 68,9 <sup>(2)</sup> | 28.3 | 30,6 <sup>(2)</sup> | 31.5 | 32,2 <sup>(2)</sup> | mA | | | | External | 64 MHz | 54.9 | 59.5 | 60.6 | 61.9 | 25.3 | 27.4 | 28.1 | 28.8 | | | | | | 48 MHz | 41.7 | 45.3 | 46.4 | 47.3 | 19.1 | 20.7 | 21.3 | 22.0 | | | | | clock (HSE | 32 MHz | 28.2 | 30.7 | 31.7 | 32.4 | 12.8 | 14.0 | 14.6 | 15.1 | | | | Supply | bypass) | 24 MHz | 21.3 | 23.2 | 24.0 | 24.7 | 9.7 | 10.6 | 11.1 | 11.6 | | | | current in | | 8 MHz | 7.0 | 7.8 | 8.3 | 8.9 | 3.1 | 3.4 | 4.0 | 4.6 | | | | Run mode, executing | | 1 MHz | 0.7 | 0.9 | 1.3 | 2.1 | 0.2 | 0.4 | 8.0 | 1.5 | | | | from RAM | | 64 MHz | 50.0 | 54.2 | 55.4 | 56.5 | 24.9 | 27.0 | 27.7 | 28.3 | | | | | | 48 MHz | 38.0 | 41.3 | 42.3 | 43.2 | 18.7 | 20.4 | 21.0 | 21.6 | | | | | Internal clock (HSI) | 32 MHz | 25.7 | 27.9 | 28.8 | 29.6 | 12.6 | 13.7 | 14.2 | 14.8 | | | | | 2,00 (1101) | 24 MHz | 19.4 | 21.1 | 22.0 | 22.6 | 6.3 | 7.0 | 7.4 | 8.0 | | | | | | 8 MHz | 6.4 | 7.2 | 7.7 | 8.2 | 3.0 | 3.3 | 3.9 | 4.4 | | Figure 12. Typical V<sub>BAT</sub> current consumption (LSE and RTC ON/LSEDRV[1:0] = '00') #### **Typical current consumption** The MCU is placed under the following conditions: - V<sub>DD</sub> = 1.8 V, V<sub>DDA</sub> = 3.3 V - All I/O pins available on each package are in analog input configuration - The Flash access time is adjusted to f<sub>HCLK</sub> frequency (0 wait states from 0 to 24 MHz, 1 wait state from 24 to 48 MHz and 2 wait states from 48 MHz to 72 MHz), and Flash prefetch is ON - When the peripherals are enabled, $f_{APB1} = f_{AHB/2}$ , $f_{APB2} = f_{AHB}$ - PLL is used for frequencies greater than 8 MHz - AHB prescaler of 2, 4, 8,16 and 64 is used for the frequencies 4 MHz, 2 MHz, 1 MHz, 500 kHz and 125 kHz respectively. #### 6.3.7 Internal clock source characteristics The parameters given in *Table 42* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 24*. ### High-speed internal (HSI) RC oscillator Table 42. HSI oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | |-----------------------|----------------------------------|----------------------------------|---------------------|-----|--------------------|------|--| | f <sub>HSI</sub> | Frequency | - | - | 8 | - | MHz | | | TRIM | HSI user trimming step | - | - | - | 1 <sup>(2)</sup> | % | | | DuCy <sub>(HSI)</sub> | Duty cycle | - | 45 <sup>(2)</sup> | - | 55 <sup>(2)</sup> | % | | | | | T <sub>A</sub> = -40 to<br>105°C | -2.8 <sup>(3)</sup> | - | 3.8 <sup>(3)</sup> | | | | | Accuracy of the HSI oscillator | T <sub>A</sub> = -10 to 85°C | -1.9 <sup>(3)</sup> | - | 2.3 <sup>(3)</sup> | | | | ACC <sub>HSI</sub> | | T <sub>A</sub> = 0 to 85°C | -1.9 <sup>(3)</sup> | - | 2 <sup>(3)</sup> | % | | | | | T <sub>A</sub> = 0 to 70°C | -1.3 <sup>(3)</sup> | - | 2 <sup>(3)</sup> | | | | | | T <sub>A</sub> = 0 to 55°C | -1 <sup>(3)</sup> | - | 2 <sup>(3)</sup> | | | | | | $T_A = 25^{\circ}C^{(4)}$ | -1 | - | 1 | | | | t <sub>su(HSI)</sub> | HSI oscillator startup time | - | 1 <sup>(2)</sup> | - | 2 <sup>(2)</sup> | μs | | | I <sub>DDA(HSI)</sub> | HSI oscillator power consumption | - | - | 80 | 100 <sup>(2)</sup> | μА | | - 1. $V_{DDA}$ = 3.3 V, $T_{A}$ = -40 to 105 °C unless otherwise specified. - 2. Guaranteed by design, not tested in production. - 3. Data based on characterization results, not tested in production. - 4. Factory calibrated, parts not soldered. Figure 17. HSI oscillator accuracy characterization results for soldered parts #### Static latch-up Two complementary static tests are required on six parts to assess the latch-up performance: - A supply overvoltage is applied to each power supply pin - A current injection is applied to each input, output and configurable I/O pin These tests are compliant with EIA/JESD 78A IC latch-up standard. Table 50. Electrical sensitivities | Symbol | Parameter | Conditions | Class | |--------|-----------------------|------------------------------------------------|------------| | LU | Static latch-up class | T <sub>A</sub> = +105 °C conforming to JESD78A | II level A | ### 6.3.12 I/O current injection characteristics As a general rule, current injection to the I/O pins, due to external voltage below $V_{SS}$ or above $V_{DD}$ (for standard, 3 V-capable I/O pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization. #### Functional susceptibility to I/O current injection While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures. The failure is indicated by an out of range parameter: ADC error above a certain limit (higher than 5 LSB TUE), out of conventional limits of induced leakage current on adjacent pins (out of $-5 \,\mu\text{A}/+0 \,\mu\text{A}$ range), or other functional failure (for example reset occurrence or oscillator frequency deviation). The test results are given in Table 51 #### Input/output AC characteristics The definition and values of input/output AC characteristics are given in *Figure 20* and *Table 54*, respectively. Unless otherwise specified, the parameters given are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 24*. Table 54. I/O AC characteristics<sup>(1)</sup> | OSPEEDRy [1:0] value <sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----------------------------------------------------------------|-------------------------------------------------------------------|-----|-----------------------|------| | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup> | $C_L = 50 \text{ pF}, V_{DD} = 1.65 \text{ V to } 1.95 \text{ V}$ | - | 1 | MHz | | x0 | t <sub>f(IO)out</sub> | Output high to low level fall time | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 1.65 V to 1.95 V | - | 125 <sup>(3)</sup> | | | | t <sub>r(IO)out</sub> | Output low to high level rise time | -CL = 30 μr, ν <sub>DD</sub> = 1.03 v to 1.93 v | - | 125 <sup>(3)</sup> | ns | | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup> | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 1.65 V to 1.95 V | - | 4 <sup>(3)</sup> | MHz | | 01 | t <sub>f(IO)out</sub> | Output high to low level fall time | -C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 1.65 V to 1.95 V | | 62.5 <sup>(3)</sup> | ns | | | t <sub>r(IO)out</sub> | Output low to high level rise time | | | 62.5 <sup>(3)</sup> | | | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup> | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 1.65 V to 1.95 V | - | 10 <sup>(3)</sup> | MHz | | 11 | t <sub>f(IO)out</sub> | Output high to low level fall time | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 1.65 V to 1.95 V | - | 25 <sup>(3)</sup> | ns | | | t <sub>r(IO)out</sub> | Output low to high level rise time | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 1.65 V to 1.95 V | - | 25 <sup>(3)</sup> | 115 | | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup> | | - | 0.5 <sup>(4)(3)</sup> | MHz | | FM+ configuration <sup>(4)</sup> | t <sub>f(IO)out</sub> | Output high to low level fall time | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 1.65 V to 1.95 V | | 16 <sup>(4)(3)</sup> | ns | | , and the second | t <sub>r(IO)out</sub> | Output low to high level rise time | | - | 44 <sup>(4)(3)</sup> | 113 | | - | t <sub>EXTIpw</sub> | Pulse width of external signals detected by the EXTI controller | - | 10 | - | ns | The I/O speed is configured using the OSPEEDRx[1:0] bits. Refer to the RM0316 reference manual for a description of GPIO Port configuration register. <sup>2.</sup> The maximum frequency is defined in Figure 20. <sup>3.</sup> Guaranteed by design, not tested in production. The I/O speed configuration is bypassed in FM+ I/O mode. Refer to the RM0316 STM32F303xx, STM32F358xC and STM32F328x4/6/8 reference manual (RM0316) for a description of FM+ I/O mode configuration. Table 57. TIMx<sup>(1)(2)</sup> characteristics | Symbol | Parameter | Conditions | Min | Max | Unit | | |------------------------|-----------------------------|-------------------------------------------|--------|-------------------------|----------------------|--| | | | - | 1 | - | t <sub>TIMxCLK</sub> | | | t <sub>res(TIM)</sub> | Timer resolution time | f <sub>TIMxCLK</sub> = 72 MHz | 13.9 | - | ns | | | , | | f <sub>TIMxCLK</sub> = 144 MHz,<br>x= 1.8 | 6.95 | 1 | ns | | | f <sub>EXT</sub> | Timer external clock | - | 0 | f <sub>TIMxCLK</sub> /2 | MHz | | | EXI | frequency on CH1 to CH4 | f <sub>TIMxCLK</sub> = 72 MHz | 0 | 36 | MHz | | | Res <sub>TIM</sub> | Timer resolution | TIMx (except TIM2) | - | 16 | bit | | | I KOSTIM | Timer resolution | TIM2 | - | 32 | Dit | | | | | - | 1 | 65536 | t <sub>TIMxCLK</sub> | | | t <sub>COUNTER</sub> | 16-bit counter clock period | f <sub>TIMxCLK</sub> = 72 MHz | 0.0139 | 910 | μs | | | | | f <sub>TIMxCLK</sub> = 144 MHz,<br>x= 1.8 | 0.0069 | 455 | μs | | | t <sub>MAX_COUNT</sub> | | - | | 65536 × 65536 | t <sub>TIMxCLK</sub> | | | | Maximum possible count | f <sub>TIMxCLK</sub> = 72 MHz | - | 59.65 | S | | | | with 32-bit counter | f <sub>TIMxCLK</sub> = 144 MHz,<br>x= 1.8 | - | 29.825 | S | | TIMx is used as a general term to refer to the TIM1, TIM2, TIM3, TIM4, TIM6, TIM15, TIM16 and TIM17 timers. <sup>2.</sup> Guaranteed by design, not tested in production. # 6.3.18 ADC characteristics Unless otherwise specified, the parameters given in *Table 64* to *Table 67* are guaranteed by design, with conditions summarized in *Table 24*. **Table 64. ADC characteristics** | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | |-------------------|--------------------------------------------------------------|---------------------------------------|---------------------------------------|-----------|-----------|--------|--| | $V_{DDA}$ | Analog supply voltage for ADC | - | 1.8 | - | 3.6 | V | | | | ADC current consumption on VDDA | Single-ended mode,<br>5 MSPS | - | 907 | 1033.0 | | | | | | Single-ended mode,<br>1 MSPS | - | 194 | 285.5 | | | | | | Single-ended mode,<br>200 KSPS | - | 51.5 | 70 | | | | I <sub>DDA</sub> | pin<br>(see <i>Figure 28</i> ) | Differential mode,<br>5 MSPS | - | 887.<br>5 | 1009 | μA | | | | | Differential mode,<br>1 MSPS | - | 212 | 285 | | | | | | Differential mode,<br>200 KSPS | - | 51 | 69.5 | | | | V <sub>REF+</sub> | Positive reference voltage | - | 2 | - | $V_{DDA}$ | V | | | | ADC current consumption on VREF+ pin (see <i>Figure 29</i> ) | Single-ended mode,<br>5 MSPS | - | 104 | 139 | | | | | | Single-ended mode,<br>1 MSPS | - | 20.4 | 37 | İ | | | | | Single-ended mode,<br>200 KSPS | - | 3.3 | 11.3 | μA | | | I <sub>REF</sub> | | Differential mode,<br>5 MSPS | - | 174 | 235 | μΑ | | | | | Differential mode,<br>1 MSPS | - | 34.6 | 52.6 | | | | | | Differential mode,<br>200 KSPS | - | 6 | 13.6 | | | | f <sub>ADC</sub> | ADC clock frequency | | 0.14 | - | 72 | MHz | | | | Sampling rate | | Resolution = 12 bits,<br>Fast Channel | 0.01 | - | 5.14 | | | fs <sup>(1)</sup> | | Resolution = 10 bits,<br>Fast Channel | 0.012 | - | 6 | MSPS | | | IS` ′ | | Resolution = 8 bits,<br>Fast Channel | 0.014 | - | 7.2 | IVIOPO | | | | | Resolution = 6 bits,<br>Fast Channel | 0.0175 | - | 9 | | | Table 67. ADC accuracy, 100-pin packages<sup>(1)(2)(3)</sup> (continued) | Symbol | Parameter | С | onditions | | Min <sup>(4)</sup> | Max <sup>(4)</sup> | Unit | |--------|-------------------------|--------------------------------|----------------|---------------------|--------------------|--------------------|------| | | Cianal to | | Single Ended | Fast channel 5.1 Ms | - | 64 | | | SINAD | Signal-to-<br>noise and | | Siligle Elided | Slow channel 4.8 Ms | - | 63 | | | SINAD | distortion ratio | | D:# | Fast channel 5.1 Ms | - | 67 | | | | Tallo | | Differential | Slow channel 4.8 Ms | - | 67 | | | | | ADC clock freq. ≤ 72 MHz, | Single Ended | Fast channel 5.1 Ms | 64 | - | | | CND | Signal-to- | Sampling freq. ≤ 5 Msps, | Siligle Elided | Slow channel 4.8 Ms | 64 | - | dB | | SINK | SNR noise ratio | 100-pin package Total armonic | Differential | Fast channel 5.1 Ms | 67 | - | uБ | | | | | | Slow channel 4.8 Ms | 67 | - | | | | | | Single Ended | Fast channel 5.1 Ms | - | -74 | | | THD | Total | | | Slow channel 4.8 Ms | - | -74 | | | | distortion | | Differential | Fast channel 5.1 Ms | - | -78 | | | | | | Differential | Slow channel 4.8 Ms | - | -76 | | <sup>1.</sup> ADC DC accuracy values are measured after internal calibration. ADC accuracy vs. negative Injection Current: Injecting negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative current. Any positive injection current within the limits specified for I<sub>INJ(PIN)</sub> and ΣI<sub>INJ(PIN)</sub> in Section 6.3.13 does not affect the ADC accuracy. <sup>3.</sup> Better performance may be achieved in restricted $V_{\text{DDA}}$ , frequency and temperature ranges. <sup>4.</sup> Data based on characterization results, not tested in production. # 6.3.20 Comparator characteristics Table 72. Comparator characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | | | Тур | Max | Unit | |--------------------------|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|------|-----|------------------|-------------------------------------------------------------------------------------------------| | V | Analog supply voltage | V <sub>REFINT</sub> scaler not in us | se | 1.65 | - | 3.6 | | | $V_{DDA}$ | Alialog supply voltage | V <sub>REFINT</sub> scaler in use | | 2 | - | 3.6 | | | V <sub>IN</sub> | Comparator input voltage range | - | | 0 | - | $V_{DDA}$ | V | | V <sub>BG</sub> | Scaler input voltage | - | | - | 1.2 | - | | | V <sub>SC</sub> | Scaler offset voltage | - | | - | ±5 | ±10 | mV | | t <sub>S_SC</sub> | V <sub>REFINT</sub> scaler startup<br>time from power down | First V <sub>REFINT</sub> scaler activation after device power on Next activations Startup time to reach propagation delay specification Ultra-low-power mode Low-power mode Medium power mode High speed mode | | - | - | 1 <sup>(2)</sup> | S | | 5_55 | lime from power down | Next activ | rations | - | - | 0.2 | ms | | t <sub>START</sub> | Comparator startup time | First V <sub>REFINT</sub> scaler activation after device power on Next activations Startup time to reach propagation delay specification Ultra-low-power mode Low-power mode High speed mode V <sub>DDA</sub> ≥ 2.7 V V <sub>DDA</sub> < 2.7 V Ultra-low-power mode Low-power mode | | - | - | 60 | μs | | | | Ultra-low-power mode | | - | 2 | 4.5 | V A V A V A V A V A V A V A V A A V A A V A A V A A A V A A A A A A A A A A A A A A A A A A A A | | | Propagation delay for | Low-power mode | | - | 0.7 | 1.5 | | | | 200 mV step with 100 mV | Medium power mode | | - | 0.3 | 0.6 | | | | overdrive | Lligh and add | $V_{DDA} \ge 2.7 \text{ V}$ | - | 50 | 100 | no | | | | nigii speed mode | V <sub>DDA</sub> < 2.7 V | - | 100 | 240 | ns | | t <sub>D</sub> | | Ultra-low-power mode | | - | 2 | 7 | | | | Propagation delay for full | Low-power mode | | - | 0.7 | 2.1 | μs | | | range step with 100 mV | Medium power mode | | - | 0.3 | 1.2 | | | | overdrive | High and done | V <sub>DDA</sub> ≥ 2.7 V | - | 90 | 180 | ne | | | | Trigit speed mode | V <sub>DDA</sub> < 2.7 V | - | 110 | 300 | 115 | | V <sub>offset</sub> | Comparator offset error | - | | - | ±4 | ±10 | mV | | dV <sub>offset</sub> /dT | Offset error temperature coefficient | - | | - | 18 | - | | | | | Ultra-low-power mode | | - | 1.2 | 1.5 | | | lance | COMP current | Low-power mode | | - | 3 | 5 | | | I <sub>DD(COMP)</sub> | consumption | Medium power mode | | - | 10 | 15 | μΑ | | | | High speed mode | | | 75 | 100 | | Table 72. Comparator characteristics<sup>(1)</sup> (continued) | Symbol | Parameter | Condition | ons | Min | Тур | Max | Unit | |-----------|-----------------------|------------------------------------------|-----------------------|-----|-----|-----|------| | | Comparator hysteresis | No hysteresis<br>(COMPxHYST[1:0]=00) | - | - | 0 | - | | | | | Low hysteresis<br>(COMPxHYST[1:0]=01) | High speed mode | 3 | | 13 | | | | | | All other power modes | 5 | 8 | 10 | | | $V_{hys}$ | | Medium hysteresis<br>(COMPxHYST[1:0]=10) | High speed mode | 7 | | 26 | mV | | | | | All other power modes | 9 | 15 | 19 | | | | | High hysteresis<br>(COMPxHYST[1:0]=11) | High speed mode | 18 | | 49 | | | | | | All other power modes | 19 | 31 | 40 | | - 1. Data based on characterization results, not tested in production. - 2. For more details and conditions, see $\it Figure~33~Maximum~V_{REFINT}$ scaler startup time from power down. Figure 33. Maximum $V_{REFINT}$ scaler startup time from power down $2.0V \le V_{DDA} < 2.4V$ $2.4V \le V_{DDA} < 3.0V$ - - - - $3.0V \le V_{DDA} \le 3.6V$ 1000 100 ts\_sc (max) (ms) 10 1 -40 -20 0 20 40 60 80 100 Temperature (°C) MS36682V1 v 4 Package information STM32F358xC Table 77. LQPF100 – 14 x 14 mm, low-profile quad flat package mechanical data (continued) | Symbol | | millimeters | | inches <sup>(1)</sup> | | | | |--------|-------|-------------|------|-----------------------|--------|--------|--| | | Min | Тур | Max | Min | Тур | Max | | | A2 | 1.35 | 1.40 | 1.45 | 0.0531 | 0.0551 | 0.0571 | | | b | 0.17 | 0.22 | 0.27 | 0.0067 | 0.0087 | 0.0106 | | | С | 0.09 | - | 0.2 | 0.0035 | - | 0.0079 | | | D | 15.80 | 16.00 | 16.2 | 0.622 | 0.6299 | 0.6378 | | | D1 | 13.80 | 14.00 | 14.2 | 0.5433 | 0.5512 | 0.5591 | | | D3 | - | 12.00 | - | - | 0.4724 | - | | | E | 15.80 | 16.00 | 16.2 | 0.622 | 0.6299 | 0.6378 | | | E1 | 13.80 | 14.00 | 14.2 | 0.5433 | 0.5512 | 0.5591 | | | E3 | - | 12.00 | - | - | 0.4724 | - | | | е | - | 0.50 | - | - | 0.0197 | - | | | L | 0.45 | 0.60 | 0.75 | 0.0177 | 0.0236 | 0.0295 | | | L1 | - | 1.00 | - | - | 0.0394 | - | | | K | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | | CCC | - | - | 0.08 | - | - | 0.0031 | | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 36. LQFP100 – 14 x 14 mm, low-profile quad flat package recommended footprint 1. Dimensions are in millimeters.