# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                  |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | PIC                                                                     |
| Core Size                  | 8-Bit                                                                   |
| Speed                      | 20MHz                                                                   |
| Connectivity               | UART/USART                                                              |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                        |
| Number of I/O              | 12                                                                      |
| Program Memory Size        | 7KB (4K x 14)                                                           |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | 256 x 8                                                                 |
| RAM Size                   | 256 x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                               |
| Data Converters            | A/D 8x10b                                                               |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                       |
| Mounting Type              | Through Hole                                                            |
| Package / Case             | 14-DIP (0.300", 7.62mm)                                                 |
| Supplier Device Package    | 14-PDIP                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f688-i-p |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 2.2.2.1 **STATUS Register**

The STATUS register, shown in Register 2-1, contains:

- · the arithmetic status of the ALU
- · the Reset status
- · the bank select bits for data memory (SRAM)

The STATUS register can be the destination for any instruction, like any other register. If the STATUS register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. Furthermore, the  $\overline{TO}$  and  $\overline{PD}$  bits are not writable. Therefore, the result of an instruction with the STATUS register as destination may be different than intended.

For example, CLRF STATUS will clear the upper three bits and set the Z bit. This leaves the STATUS register as '000u uluu' (where u = unchanged).

It is recommended, therefore, that only BCF, BSF, SWAPF and MOVWF instructions are used to alter the STATUS register, because these instructions do not affect any Status bits. For other instructions not affecting any Status bits (see Section 12.0 "Instruction Set Summary").

Note 1: The C and DC bits operate as a Borrow and Digit Borrow out bit, respectively, in subtraction.

| R/W-0 | R/W-0 | R/W-0 | R-1 | R-1 | R/W-x | R/W-x             | R/W-x            |
|-------|-------|-------|-----|-----|-------|-------------------|------------------|
| IRP   | RP1   | RP0   | TO  | PD  | Z     | DC <sup>(1)</sup> | C <sup>(1)</sup> |
| bit 7 |       |       |     |     |       |                   | bit 0            |

| Legend:          |                                                                                                                                                                        |                                                                                      |                                |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--------------------------------|
| R = Readable bi  | t W = Writable bit                                                                                                                                                     | U = Unimplemented bit, read as                                                       | · '0'                          |
| -n = Value at PC | PR '1' = Bit is set                                                                                                                                                    | '0' = Bit is cleared                                                                 | x = Bit is unknown             |
| bit 7            | IRP: Register Bank Select bit (used for indirect<br>1 = Bank 2, 3 (100h-1FFh)<br>0 = Bank 0, 1 (00h-FFh)                                                               | addressing)                                                                          |                                |
| bit 6-5          | <b>RP&lt;1:0&gt;:</b> Register Bank Select bits (used for c<br>00 = Bank 0 (00h-7Fh)<br>01 = Bank 1 (80h-FFh)<br>10 = Bank 2 (100h-17Fh)<br>11 = Bank 3 (180h-1FFh)    | lirect addressing)                                                                   |                                |
| bit 4            | TO: Time-out bit<br>1 = After power-up, CLRWDT instruction or SLE:<br>0 = A WDT time-out occurred                                                                      | EP instruction                                                                       |                                |
| bit 3            | <b>PD:</b> Power-down bit<br>1 = After power-up or by the CLRWDT instructio<br>0 = By execution of the SLEEP instruction                                               | n                                                                                    |                                |
| bit 2            | <b>Z</b> : Zero bit<br>1 = The result of an arithmetic or logic operatio<br>0 = The result of an arithmetic or logic operatio                                          | n is zero<br>n is not zero                                                           |                                |
| bit 1            | <b>DC:</b> Digit Carry/Borrow bit (ADDWF, ADDLW, SUI<br>1 = A carry-out from the 4th low-order bit of the<br>0 = No carry-out from the 4th low-order bit of th         | BLW, SUBWF instructions) <sup>(1)</sup><br>e result occurred<br>ne result            |                                |
| bit 0            | <b>C:</b> Carry/Borrow bit <sup>(1)</sup> (ADDWF, ADDLW, SUBLW<br>1 = A carry-out from the Most Significant bit of<br>0 = No carry-out from the Most Significant bit o | r,SUBWF instructions) <sup>(1)</sup><br>the result occurred<br>f the result occurred |                                |
| Note 1: For      | Borrow, the polarity is reversed. A subtraction is                                                                                                                     | executed by adding the two's com                                                     | plement of the second operand. |

For rotate (RRF, RLF) instructions, this bit is loaded with either the high-order or low-order bit of the source register.

# 3.6 Clock Switching

The system clock source can be switched between external and internal clock sources via software using the System Clock Select (SCS) bit of the OSCCON register.

### 3.6.1 SYSTEM CLOCK SELECT (SCS) BIT

The System Clock Select (SCS) bit of the OSCCON register selects the system clock source that is used for the CPU and peripherals.

- When the SCS bit of the OSCCON register = 0, the system clock source is determined by configuration of the FOSC<2:0> bits in the Configuration Word register (CONFIG).
- When the SCS bit of the OSCCON register = 1, the system clock source is chosen by the internal oscillator frequency selected by the IRCF<2:0> bits of the OSCCON register. After a Reset, the SCS bit of the OSCCON register is always cleared.
- Note: Any automatic clock switch, which may occur from Two-Speed Start-up or Fail-Safe Clock Monitor, does not update the SCS bit of the OSCCON register. The user can monitor the OSTS bit of the OSCCON register to determine the current system clock source.

# 3.6.2 OSCILLATOR START-UP TIME-OUT STATUS (OSTS) BIT

The Oscillator Start-up Time-out Status (OSTS) bit of the OSCCON register indicates whether the system clock is running from the external clock source, as defined by the FOSC<2:0> bits in the Configuration Word register (CONFIG), or from the internal clock source. In particular, OSTS indicates that the Oscillator Start-up Timer (OST) has timed out for LP, XT or HS modes.

### 3.7 Two-Speed Clock Start-up Mode

Two-Speed Start-up mode provides additional power savings by minimizing the latency between external oscillator start-up and code execution. In applications that make heavy use of the Sleep mode, Two-Speed Start-up will remove the external oscillator start-up time from the time spent awake and can reduce the overall power consumption of the device.

This mode allows the application to wake-up from Sleep, perform a few instructions using the INTOSC as the clock source and go back to Sleep without waiting for the primary oscillator to become stable.

| Note: | Executing a SLEEP instruction will abort    |
|-------|---------------------------------------------|
|       | the oscillator start-up time and will cause |
|       | the OSTS bit of the OSCCON register to      |
|       | remain clear.                               |

When the oscillator module is configured for LP, XT or HS modes, the Oscillator Start-up Timer (OST) is enabled (see **Section 3.4.1 "Oscillator Start-up Timer (OST)"**). The OST will suspend program execution until 1024 oscillations are counted. Two-Speed Start-up mode minimizes the delay in code execution by operating from the internal oscillator as the OST is counting. When the OST count reaches 1024 and the OSTS bit of the OSCCON register is set, program execution switches to the external oscillator.

# 3.7.1 TWO-SPEED START-UP MODE CONFIGURATION

Two-Speed Start-up mode is configured by the following settings:

- IESO (of the Configuration Word register) = 1; Internal/External Switchover bit (Two-Speed Startup mode enabled).
- SCS (of the OSCCON register) = 0.
- FOSC<2:0> bits in the Configuration Word register (CONFIG) configured for LP, XT or HS mode.

Two-Speed Start-up mode is entered after:

- Power-on Reset (POR) and, if enabled, after Power-up Timer (PWRT) has expired, or
- Wake-up from Sleep.

If the external clock oscillator is configured to be anything other than LP, XT or HS mode, then Two-Speed Start-up is disabled. This is because the external clock oscillator does not require any stabilization time after POR or an exit from Sleep.

#### 3.7.2 TWO-SPEED START-UP SEQUENCE

- 1. Wake-up from Power-on Reset or Sleep.
- Instructions begin execution by the internal oscillator at the frequency set in the IRCF<2:0> bits of the OSCCON register.
- 3. OST enabled to count 1024 clock cycles.
- 4. OST timed out, wait for falling edge of the internal oscillator.
- 5. OSTS is set.
- 6. System clock held low until the next falling edge of new clock (LP, XT or HS mode).
- 7. System clock is switched to external clock source.

#### 3.7.3 CHECKING TWO-SPEED CLOCK STATUS

Checking the state of the OSTS bit of the OSCCON register will confirm if the microcontroller is running from the external clock source, as defined by the FOSC<2:0> bits in the Configuration Word register (CONFIG), or the internal oscillator.

| FIGURE 3-7:     | TWO-SPEED START-UP    |  |
|-----------------|-----------------------|--|
| HFINTOSC /      |                       |  |
| OSC1            |                       |  |
| OSC2            |                       |  |
| Program Counter | PC - N () PC / PC + 1 |  |
| System Clock    |                       |  |

# 6.9 Timer1 Control Register

The Timer1 Control register (T1CON), shown in Register 6-1, is used to control Timer1 and select the various features of the Timer1 module.

#### REGISTER 6-1: T1CON: TIMER 1 CONTROL REGISTER

| R/W-0                | R/W-0                                                                                                                                                                                                                                                                  | R/W-0                                                             | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | R/W-0                               | R/W-0            | R/W-0           | R/W-0     |  |  |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------------------|-----------------|-----------|--|--|
| T1GINV <sup>(1</sup> | ) TMR1GE <sup>(2)</sup>                                                                                                                                                                                                                                                | T1CKPS1                                                           | T1CKPS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | T1OSCEN                             | T1SYNC           | TMR1CS          | TMR10N    |  |  |
| bit 7                |                                                                                                                                                                                                                                                                        |                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                     |                  |                 |           |  |  |
|                      |                                                                                                                                                                                                                                                                        |                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                     |                  |                 |           |  |  |
| Legend:              |                                                                                                                                                                                                                                                                        |                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                     |                  |                 |           |  |  |
| R = Readab           | ole bit                                                                                                                                                                                                                                                                | W = Writable                                                      | bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | U = Unimplem                        | nented bit, read | d as '0'        |           |  |  |
| -n = Value a         | at POR                                                                                                                                                                                                                                                                 | '1' = Bit is set                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | '0' = Bit is clea                   | ared             | x = Bit is unkr | nown      |  |  |
| bit 7                | bit 7 <b>T1GINV:</b> Timer1 Gate Invert bit <sup>(1)</sup><br>1 = Timer1 gate is active high (Timer1 counts when gate is high)<br>0 = Timer1 gate is active low (Timer1 counts when gate is low)                                                                       |                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                     |                  |                 |           |  |  |
| bit 6                | bit 6 <b>TMR1GE:</b> Timer1 Gate Enable bit <sup>(2)</sup><br>If TMR1ON = 0:<br>This bit is ignored<br>If TMR1ON = 1:<br>1 = Timer1 is on if Timer1 gate is active<br>0 = Timer1 is on                                                                                 |                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                     |                  |                 |           |  |  |
| bit 5-4              | bit 5-4 T1CKPS<1:0>: Timer1 Input Clock Prescale Select bits    11 = 1:8 Prescale Value   10 = 1:4 Prescale Value   01 = 1:2 Prescale Value   00 = 1:4 Prescale Value                                                                                                  |                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                     |                  |                 |           |  |  |
| bit 3                | T1OSCEN: LE                                                                                                                                                                                                                                                            | P Oscillator En                                                   | able Control b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | it                                  |                  |                 |           |  |  |
|                      | If INTOSC wit<br>1 = LP oscillat<br>0 = LP oscillat<br><u>Else:</u><br>This bit is igno                                                                                                                                                                                | hout CLKOUT<br>tor is enabled f<br>tor is off<br>pred. LP oscilla | oscillator is action of the second se | <u>ctive:</u><br>ck<br>I.           |                  |                 |           |  |  |
| bit 2                | bit 2 <b>T1SYNC:</b> Timer1 External Clock Input Synchronization Control bit<br><u>TMR1CS = 1:</u><br>1 = Do not synchronize external clock input<br>0 = Synchronize external clock input<br><u>TMR1CS = 0:</u><br>This bit is ignored. Timer1 uses the internal clock |                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                     |                  |                 |           |  |  |
| bit 1                | <b>TMR1CS:</b> Timer1 Clock Source Select bit<br>1 = External clock from T1CKI pin (on the rising edge)<br>0 = Internal clock (Fosc/4)                                                                                                                                 |                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                     |                  |                 |           |  |  |
| bit 0                | TMR1ON: Tin<br>1 = Enables T<br>0 = Stops Tim                                                                                                                                                                                                                          | ner1 On bit<br>imer1<br>er1                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                     |                  |                 |           |  |  |
| Note 1: 7<br>2: 7    | T1GINV bit inverts<br>TMR1GE bit must<br>register, as a Time                                                                                                                                                                                                           | the Timer1 ga<br>be set to use e<br>r1 gate source                | te logic, regar<br>ither T1G pin o                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | dless of source.<br>or C2OUT, as se | elected by the   | T1GSS bit of th | e CM2CON1 |  |  |

#### 8.2.6 ADC REGISTER DEFINITIONS

The following registers are used to control the operation of the ADC.

#### REGISTER 8-1: ADCON0: A/D CONTROL REGISTER 0

| R/W-0           | R/W-0                                                                                                                | U-0                                                                              | R/W-0                                                                 | R/W-0                                          | R/W-0                            | R/W-0                | R/W-0 |  |
|-----------------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-----------------------------------------------------------------------|------------------------------------------------|----------------------------------|----------------------|-------|--|
| ADFM            | VCFG                                                                                                                 |                                                                                  | CHS2                                                                  | CHS1                                           | CHS0                             | GO/DONE              | ADON  |  |
| bit 7           |                                                                                                                      |                                                                                  |                                                                       |                                                |                                  | •                    | bit 0 |  |
| l egend:        |                                                                                                                      |                                                                                  |                                                                       |                                                |                                  |                      |       |  |
| R = Readable    | bit                                                                                                                  | W = Writable b                                                                   | it                                                                    | U = Unimplem                                   | ented bit, read a                | as '0'               |       |  |
| -n = Value at P | = Value at POR $(1)^2$ = Bit is set $(0)^2$ = Bit is cleared x = Bit is unknow                                       |                                                                                  |                                                                       |                                                |                                  |                      |       |  |
|                 |                                                                                                                      |                                                                                  |                                                                       |                                                |                                  |                      |       |  |
| bit 7           | <b>ADFM:</b> A/D Co<br>1 = Right justif<br>0 = Left justifie                                                         | onversion Result<br>ied<br>ed                                                    | Format Select b                                                       | vit                                            |                                  |                      |       |  |
| bit 6           | VCFG: Voltage<br>1 = VREF pin<br>0 = VDD                                                                             | e Reference bit                                                                  |                                                                       |                                                |                                  |                      |       |  |
| bit 5           | Unimplement                                                                                                          | ed: Read as '0'                                                                  |                                                                       |                                                |                                  |                      |       |  |
| bit 4-2         | CHS<2:0>: Ar<br>000 = AN0<br>001 = AN1<br>010 = AN2<br>011 = AN3<br>100 = AN4<br>101 = AN5<br>110 = AN6<br>111 = AN7 | nalog Channel S                                                                  | elect bits                                                            |                                                |                                  |                      |       |  |
| bit 1           | <b>GO/DONE:</b> A/<br>1 = A/D Conve<br>This bit is a<br>0 = A/D Conve                                                | D Conversion Sta<br>ersion cycle in pr<br>automatically clea<br>ersion completed | atus bit<br>ogress. Setting t<br>ared by hardwar<br>l/not in progress | his bit starts an <i>l</i><br>e when the A/D ( | A/D Conversion<br>Conversion has | cycle.<br>completed. |       |  |
| bit 0           | ADON: ADC E<br>1 = ADC is en<br>0 = ADC is dis                                                                       | Enable bit<br>abled<br>abled and consu                                           | mes no operatin                                                       | ig current                                     |                                  |                      |       |  |
| REGISTER        | 8-2: ADCC                                                                                                            | ON1: A/D CO                                                                      | NTROL REG                                                             | ISTER 1                                        |                                  |                      |       |  |
| U-0             | R/W-0                                                                                                                | R/W-0                                                                            | R/W-0                                                                 | U-0                                            | U-0                              | U-0                  | U-0   |  |
| —               | ADCS2                                                                                                                | ADCS1                                                                            | ADCS0                                                                 |                                                | —                                | _                    | _     |  |
| hit 7           | -                                                                                                                    | •                                                                                | •                                                                     | •                                              |                                  |                      | hit 0 |  |

| Legend:                                                                                                                                                  |                                                                                                     |                                       |                    |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|---------------------------------------|--------------------|
| R = Readable bit                                                                                                                                         | W = Writable bit                                                                                    | U = Unimplemented bit, read as        | s 'O'              |
| -n = Value at POR                                                                                                                                        | '1' = Bit is set                                                                                    | '0' = Bit is cleared                  | x = Bit is unknown |
| bit 7 Unimplemente<br>bit 6-4 ADCS<2:0>:<br>000 = Fosc/2<br>001 = Fosc/8<br>010 = Fosc/3<br>x11 = FRC (c<br>100 = Fosc/4<br>101 = Fosc/1<br>110 = Fosc/6 | ed: Read as '0'<br>A/D Conversion Clock Select<br>2<br>2<br>2<br>10ck derived from a dedicated<br>6 | bits<br>internal oscillator = 500 kHz | max)               |

bit 3-0 Unimplemented: Read as '0'

# 9.0 DATA EEPROM AND FLASH PROGRAM MEMORY CONTROL

Data EEPROM memory is readable and writable and the Flash program memory is readable during normal operation (full VDD range). These memories are not directly mapped in the register file space. Instead, they are indirectly addressed through the Special Function Registers. There are six SFRs used to access these memories:

- EECON1
- EECON2
- EEDAT
- EEDATH
- EEADR
- EEADRH

When interfacing the data memory block, EEDAT holds the 8-bit data for read/write, and EEADR holds the address of the EE data location being accessed. This device has 256 bytes of data EEPROM with an address range from 0h to 0FFh.

When interfacing the program memory block, the EEDAT and EEDATH registers form a 2-byte word that holds the 14-bit data for read/write, and the EEADR and EEADRH registers form a 2-byte word that holds the 12-bit address of the EEPROM location being accessed. This device has 4K words of program EEPROM with an address range from 0h to 0FFFh. The program memory allows one word reads.

The EEPROM data memory allows byte read and write. A byte write automatically erases the location and writes the new data (erase before write).

The write time is controlled by an on-chip timer. The write/erase voltages are generated by an on-chip charge pump rated to operate over the voltage range of the device for byte or word operations.

When the device is code-protected, the CPU may continue to read and write the data EEPROM memory and read the program memory. When code-protected, the device programmer can no longer access data or program memory.

### 9.1 EEADR and EEADRH Registers

The EEADR and EEADRH registers can address up to a maximum of 256 bytes of data EEPROM or up to a maximum of 4K words of program EEPROM.

When selecting a program address value, the MSB of the address is written to the EEADRH register and the LSB is written to the EEADR register. When selecting a data address value, only the LSB of the address is written to the EEADR register.

#### 9.1.1 EECON1 AND EECON2 REGISTERS

EECON1 is the control register for EE memory accesses.

Control bit EEPGD determines if the access will be a program or data memory access. When clear, as it is when reset, any subsequent operations will operate on the data memory. When set, any subsequent operations will operate on the program memory. Program memory can only be read.

Control bits RD and WR initiate read and write, respectively. These bits cannot be cleared, only set, in software. They are cleared in hardware at completion of the read or write operation. The inability to clear the WR bit in software prevents the accidental, premature termination of a write operation.

The WREN bit, when set, will allow a write operation to data EEPROM. On power-up, the WREN bit is clear. The WRERR bit is set when a write operation is interrupted by a MCLR or a WDT Time-out Reset during normal operation. In these situations, following Reset, the user can check the WRERR bit and rewrite the location. The data and address will be unchanged in the EEDAT and EEADR registers.

Interrupt flag bit EEIF of the PIR1 register is set when write is complete. It must be cleared in the software.

EECON2 is not a physical register. Reading EECON2 will read all '0's. The EECON2 register is used exclusively in the data EEPROM write sequence.

# **PIC16F688**



| Name   | Bit 7    | Bit 6         | Bit 5           | Bit 4          | Bit 3   | Bit 2   | Bit 1   | Bit 0   | Value on<br>POR, BOR | Value on<br>all other<br>Resets |
|--------|----------|---------------|-----------------|----------------|---------|---------|---------|---------|----------------------|---------------------------------|
| EECON1 | EEPGD    | —             | —               | —              | WRERR   | WREN    | WR      | RD      | x x000               | 0 d000                          |
| EECON2 | EEPROM C | Control Regis | ster 2 (not a p | ohysical regis | ter)    |         |         |         |                      |                                 |
| EEADR  | EEADR7   | EEADR6        | EEADR5          | EEADR4         | EEADR3  | EEADR2  | EEADR1  | EEADR0  | 0000 0000            | 0000 0000                       |
| EEADRH | _        | —             | —               | —              | EEADRH3 | EEADRH2 | EEADRH1 | EEADRH0 | 0000                 | 0000                            |
| EEDAT  | EEDAT7   | EEDAT6        | EEDAT5          | EEDAT4         | EEDAT3  | EEDAT2  | EEDAT1  | EEDAT0  | 0000 0000            | 0000 0000                       |
| EEDATH | _        | _             | EEDATH5         | EEDATH4        | EEDATH3 | EEDATH2 | EEDATH1 | EEDATH0 | 00 0000              | 00 0000                         |
| INTCON | GIE      | PEIE          | T0IE            | INTE           | RABIE   | T0IF    | INTF    | RABIF   | 0000 000x            | 0000 000x                       |
| PIE1   | EEIE     | ADIE          | RCIE            | C2IE           | C1IE    | OSFIE   | TXIE    | TMR1IE  | 0000 0000            | 0000 0000                       |
| PIR1   | EEIF     | ADIF          | RCIF            | C2IF           | C1IF    | OSFIF   | TXIF    | TMR1IF  | 0000 0000            | 0000 0000                       |

Legend: x = unknown, u = unchanged, - = unimplemented read as '0', q = value depends upon condition. Shaded cells are not used by data EEPROM module.

#### 10.1.2.4 Receive Framing Error

Each character in the receive FIFO buffer has a corresponding framing error Status bit. A framing error indicates that a Stop bit was not seen at the expected time. The framing error status is accessed via the FERR bit of the RCSTA register. The FERR bit represents the status of the top unread character in the receive FIFO. Therefore, the FERR bit must be read before reading the RCREG.

The FERR bit is read-only and only applies to the top unread character in the receive FIFO. A framing error (FERR = 1) does not preclude reception of additional characters. It is not necessary to clear the FERR bit. Reading the next character from the FIFO buffer will advance the FIFO to the next character and the next corresponding framing error.

The FERR bit can be forced clear by clearing the SPEN bit of the RCSTA register which resets the EUSART. Clearing the CREN bit of the RCSTA register does not affect the FERR bit. A framing error by itself does not generate an interrupt.

| Note: | If all receive characters in the receive  |
|-------|-------------------------------------------|
|       | FIFO have framing errors, repeated reads  |
|       | of the RCREG will not clear the FERR bit. |

#### 10.1.2.5 Receive Overrun Error

The receive FIFO buffer can hold two characters. An overrun error will be generated If a third character, in its entirety, is received before the FIFO is accessed. When this happens the OERR bit of the RCSTA register is set. The characters already in the FIFO buffer can be read but no additional characters will be received until the error is cleared. The error must be cleared by either clearing the CREN bit of the RCSTA register or by resetting the EUSART by clearing the SPEN bit of the RCSTA register.

#### 10.1.2.6 Receiving 9-bit Characters

The EUSART supports 9-bit character reception. When the RX9 bit of the RCSTA register is set the EUSART will shift 9 bits into the RSR for each character received. The RX9D bit of the RCSTA register is the ninth and Most Significant data bit of the top unread character in the receive FIFO. When reading 9-bit data from the receive FIFO buffer, the RX9D data bit must be read before reading the 8 Least Significant bits from the RCREG.

#### 10.1.2.7 Address Detection

A special Address Detection mode is available for use when multiple receivers share the same transmission line, such as in RS-485 systems. Address detection is enabled by setting the ADDEN bit of the RCSTA register.

Address detection requires 9-bit character reception. When address detection is enabled, only characters with the ninth data bit set will be transferred to the receive FIFO buffer, thereby setting the RCIF interrupt bit. All other characters will be ignored.

Upon receiving an address character, user software determines if the address matches its own. Upon address match, user software must disable address detection by clearing the ADDEN bit before the next Stop bit occurs. When user software detects the end of the message, determined by the message protocol used, software places the receiver back into the Address Detection mode by setting the ADDEN bit.

|        | SYNC = 0, BRGH = 1, BRG16 = 1 or SYNC = 1, BRG16 = 1 |            |                             |                   |            |                             |                    |            |                             |                  |            |                             |
|--------|------------------------------------------------------|------------|-----------------------------|-------------------|------------|-----------------------------|--------------------|------------|-----------------------------|------------------|------------|-----------------------------|
| BAUD   | Fosc = 20.000 MHz                                    |            |                             | Fosc = 18.432 MHz |            |                             | Fosc = 11.0592 MHz |            |                             | Fosc = 8.000 MHz |            |                             |
| RATE   | Actual<br>Rate                                       | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate    | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate     | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate   | %<br>Error | SPBRG<br>value<br>(decimal) |
| 300    | 300.0                                                | 0.00       | 16665                       | 300.0             | 0.00       | 15359                       | 300.0              | 0.00       | 9215                        | 300.0            | 0.00       | 6666                        |
| 1200   | 1200                                                 | -0.01      | 4166                        | 1200              | 0.00       | 3839                        | 1200               | 0.00       | 2303                        | 1200             | -0.02      | 1666                        |
| 2400   | 2400                                                 | 0.02       | 2082                        | 2400              | 0.00       | 1919                        | 2400               | 0.00       | 1151                        | 2401             | 0.04       | 832                         |
| 9600   | 9597                                                 | -0.03      | 520                         | 9600              | 0.00       | 479                         | 9600               | 0.00       | 287                         | 9615             | 0.16       | 207                         |
| 10417  | 10417                                                | 0.00       | 479                         | 10425             | 0.08       | 441                         | 10433              | 0.16       | 264                         | 10417            | 0          | 191                         |
| 19.2k  | 19.23k                                               | 0.16       | 259                         | 19.20k            | 0.00       | 239                         | 19.20k             | 0.00       | 143                         | 19.23k           | 0.16       | 103                         |
| 57.6k  | 57.47k                                               | -0.22      | 86                          | 57.60k            | 0.00       | 79                          | 57.60k             | 0.00       | 47                          | 57.14k           | -0.79      | 34                          |
| 115.2k | 116.3k                                               | 0.94       | 42                          | 115.2k            | 0.00       | 39                          | 115.2k             | 0.00       | 23                          | 117.6k           | 2.12       | 16                          |

# TABLE 10-5: BAUD RATES FOR ASYNCHRONOUS MODES (CONTINUED)

|        |                  | SYNC = 0, BRGH = 1, BRG16 = 1 or SYNC = 1, BRG16 = 1 |                             |                   |            |                             |                  |            |                             |                  |            |                             |
|--------|------------------|------------------------------------------------------|-----------------------------|-------------------|------------|-----------------------------|------------------|------------|-----------------------------|------------------|------------|-----------------------------|
| BAUD   | Fosc = 4.000 MHz |                                                      |                             | Fosc = 3.6864 MHz |            |                             | Fosc = 2.000 MHz |            |                             | Fosc = 1.000 MHz |            |                             |
| RATE   | Actual<br>Rate   | %<br>Error                                           | SPBRG<br>value<br>(decimal) | Actual<br>Rate    | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate   | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate   | %<br>Error | SPBRG<br>value<br>(decimal) |
| 300    | 300.0            | 0.01                                                 | 3332                        | 300.0             | 0.00       | 3071                        | 299.9            | -0.02      | 1666                        | 300.1            | 0.04       | 832                         |
| 1200   | 1200             | 0.04                                                 | 832                         | 1200              | 0.00       | 767                         | 1199             | -0.08      | 416                         | 1202             | 0.16       | 207                         |
| 2400   | 2398             | 0.08                                                 | 416                         | 2400              | 0.00       | 383                         | 2404             | 0.16       | 207                         | 2404             | 0.16       | 103                         |
| 9600   | 9615             | 0.16                                                 | 103                         | 9600              | 0.00       | 95                          | 9615             | 0.16       | 51                          | 9615             | 0.16       | 25                          |
| 10417  | 10417            | 0.00                                                 | 95                          | 10473             | 0.53       | 87                          | 10417            | 0.00       | 47                          | 10417            | 0.00       | 23                          |
| 19.2k  | 19.23k           | 0.16                                                 | 51                          | 19.20k            | 0.00       | 47                          | 19.23k           | 0.16       | 25                          | 19.23k           | 0.16       | 12                          |
| 57.6k  | 58.82k           | 2.12                                                 | 16                          | 57.60k            | 0.00       | 15                          | 55.56k           | -3.55      | 8                           | —                | —          | —                           |
| 115.2k | 111.1k           | -3.55                                                | 8                           | 115.2k            | 0.00       | 7                           | _                | —          | —                           | —                | —          | —                           |

# **PIC16F688**





#### FIGURE 10-11: SYNCHRONOUS TRANSMISSION (THROUGH TXEN)



#### TABLE 10-7: REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER TRANSMISSION

| Name    | Bit 7    | Bit 6       | Bit 5        | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Value on<br>POR, BOR | Value on<br>all other<br>Resets |
|---------|----------|-------------|--------------|--------|--------|--------|--------|--------|----------------------|---------------------------------|
| BAUDCTL | ABDOVF   | RCIDL       | —            | SCKP   | BRG16  | —      | WUE    | ABDEN  | 01-0 0-00            | 01-0 0-00                       |
| INTCON  | GIE      | PEIE        | TOIE         | INTE   | RAIE   | T0IF   | INTF   | RAIF   | 0000 000x            | x000 000x                       |
| PIE1    | EEIE     | ADIE        | RCIE         | C2IE   | C1IE   | OSFIE  | TXIE   | TMR1IE | 0000 0000            | 0000 0000                       |
| PIR1    | EEIF     | ADIF        | RCIF         | C2IF   | C1IF   | OSFIF  | TXIF   | TMR1IF | 0000 0000            | 0000 0000                       |
| RCREG   | EUSART I | Receive Da  | ita Register |        |        |        |        |        | 0000 0000            | 0000 0000                       |
| RCSTA   | SPEN     | RX9         | SREN         | CREN   | ADDEN  | FERR   | OERR   | RX9D   | x000 000x            | x000 000x                       |
| SPBRG   | BRG7     | BRG6        | BRG5         | BRG4   | BRG3   | BRG2   | BRG1   | BRG0   | 0000 0000            | 0000 0000                       |
| SPBRGH  | BRG15    | BRG14       | BRG13        | BRG12  | BRG11  | BRG10  | BRG9   | BRG8   | 0000 0000            | 0000 0000                       |
| TRISC   | —        | _           | TRISC5       | TRISC4 | TRISC3 | TRISC2 | TRISC1 | TRISC0 | 11 1111              | 11 1111                         |
| TXREG   | EUSART   | Transmit Da | ata Registe  | r      |        |        |        |        | 0000 0000            | 0000 0000                       |
| TXSTA   | CSRC     | TX9         | TXEN         | SYNC   | SENDB  | BRGH   | TRMT   | TX9D   | 0000 0010            | 0000 0010                       |
|         |          |             |              |        |        |        |        |        |                      |                                 |

Legend: x = unknown, - = unimplemented read as '0'. Shaded cells are not used for Synchronous Master Transmission.

#### 10.4.1.5 Synchronous Master Reception

Data is received at the RX/DT pin. The RX/DT and TX/ CK pin output drivers are automatically disabled when the EUSART is configured for synchronous master receive operation.

In Synchronous mode, reception is enabled by setting either the Single Receive Enable bit (SREN of the RCSTA register) or the Continuous Receive Enable bit (CREN of the RCSTA register).

When SREN is set and CREN is clear, only as many clock cycles are generated as there are data bits in a single character. The SREN bit is automatically cleared at the completion of one character. When CREN is set, clocks are continuously generated until CREN is cleared. If CREN is cleared in the middle of a character the CK clock stops immediately and the partial character is discarded. If SREN and CREN are both set, then SREN is cleared at the completion of the first character and CREN takes precedence.

To initiate reception, set either SREN or CREN. Data is sampled at the RX/DT pin on the trailing edge of the TX/CK clock pin and is shifted into the Receive Shift Register (RSR). When a complete character is received into the RSR, the RCIF bit is set and the character is automatically transferred to the two character receive FIFO. The Least Significant eight bits of the top character in the receive FIFO are available in RCREG. The RCIF bit remains set as long as there are un-read characters in the receive FIFO.

#### 10.4.1.6 Receive Overrun Error

The receive FIFO buffer can hold two characters. An overrun error will be generated if a third character, in its entirety, is received before RCREG is read to access the FIFO. When this happens the OERR bit of the RCSTA register is set. Previous data in the FIFO will not be overwritten. The two characters in the FIFO buffer can be read, however, no additional characters will be received until the error is cleared. The OERR bit can only be cleared by clearing the overrun condition. If the overrun error occurred when the SREN bit is set and CREN is clear then the error is cleared by reading RCREG. If the overrun occurred when the CREN bit is set then the error condition is cleared by either clearing the CREN bit of the RCSTA register or by clearing the SPEN bit which resets the EUSART.

#### 10.4.1.7 Receiving 9-bit Characters

The EUSART supports 9-bit character reception. When the RX9 bit of the RCSTA register is set the EUSART will shift 9-bits into the RSR for each character received. The RX9D bit of the RCSTA register is the ninth, and Most Significant, data bit of the top unread character in the receive FIFO. When reading 9-bit data from the receive FIFO buffer, the RX9D data bit must be read before reading the 8 Least Significant bits from the RCREG.

- 10.4.1.8 Synchronous Master Reception Setup:
- 1. Initialize the SPBRGH, SPBRG register pair for the appropriate baud rate. Set or clear the BRGH and BRG16 bits, as required, to achieve the desired baud rate.
- 2. Enable the synchronous master serial port by setting bits SYNC, SPEN and CSRC.
- 3. Ensure bits CREN and SREN are clear.
- 4. If using interrupts, set the GIE and PEIE bits of the INTCON register and set RCIE.
- 5. If 9-bit reception is desired, set bit RX9.
- 6. Start reception by setting the SREN bit or for continuous reception, set the CREN bit.
- 7. Interrupt flag bit RCIF will be set when reception of a character is complete. An interrupt will be generated if the enable bit RCIE was set.
- 8. Read the RCSTA register to get the ninth bit (if enabled) and determine if any error occurred during reception.
- 9. Read the 8-bit received data by reading the RCREG register.
- 10. If an overrun error occurs, clear the error by either clearing the CREN bit of the RCSTA register or by clearing the SPEN bit which resets the EUSART.

#### 11.2.4 BROWN-OUT RESET (BOR)

The BOREN0 and BOREN1 bits in the Configuration Word register selects one of four BOR modes. Two modes have been added to allow software or hardware control of the BOR enable. When BOREN<1:0> = 01, the SBOREN bit of the PCON register enables/disables the BOR, allowing it to be controlled in software. By selecting BOREN<1:0>, the BOR is automatically disabled in Sleep to conserve power and enabled on wake-up. In this mode, the SBOREN bit is disabled. See Register 11-1 for the Configuration Word definition.

If VDD falls below VBOD for greater than parameter (TBOD) (see **Section 14.0** "**Electrical Specifica-tions**"), the Brown-out situation will reset the device.

This will occur regardless of VDD slew rate. A Reset is not insured to occur if VDD falls below VBOD for less than parameter (TBOD).

On any Reset (Power-on, Brown-out Reset, Watchdog Timer, etc.), the chip will remain in Reset until VDD rises above VBOD (see Figure 11-3). The Power-up Timer will now be invoked, if enabled and will keep the chip in Reset an additional 64 ms.

| Note: | The Power-up Timer is enabled by the |
|-------|--------------------------------------|
|       | PWRTE bit in the Configuration Word  |
|       | register.                            |

If VDD drops below VBOD while the Power-up Timer is running, the chip will go back into a Brown-out Reset and the Power-up Timer will be re-initialized. Once VDD rises above VBOD, the Power-up Timer will execute a 64 ms Reset.



### FIGURE 11-3: BROWN-OUT SITUATIONS

| SUBWF            | Subtract W from f                                                                                                                                                             |               |  |  |  |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--|--|--|--|
| Syntax:          | [label] Sl                                                                                                                                                                    | JBWF f,d      |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                               |               |  |  |  |  |
| Operation:       | (f) - (W) $\rightarrow$                                                                                                                                                       | (destination) |  |  |  |  |
| Status Affected: | C, DC, Z                                                                                                                                                                      |               |  |  |  |  |
| Description:     | Subtract (2's complement method W register from register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f. |               |  |  |  |  |
|                  | <b>C</b> = 0                                                                                                                                                                  | W > f         |  |  |  |  |
|                  | <b>C</b> = 1                                                                                                                                                                  | W≤f           |  |  |  |  |

DC = 0

**DC** = 1

 $W<3:0> > f<3:0> W<3:0> \le f<3:0>$ 

| XORLW            | Exclusive OR literal with W                                                                                                |  |  |  |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | [ <i>label</i> ] XORLW k                                                                                                   |  |  |  |  |
| Operands:        | $0 \le k \le 255$                                                                                                          |  |  |  |  |
| Operation:       | (W) .XOR. $k \rightarrow (W)$                                                                                              |  |  |  |  |
| Status Affected: | Z                                                                                                                          |  |  |  |  |
| Description:     | The contents of the W register<br>are XOR'ed with the eight-bit<br>literal 'k'. The result is placed in<br>the W register. |  |  |  |  |

| SWAPF            | Swap Nibbles in f                                                                                                                                                                  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] SWAPF f,d                                                                                                                                                                  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                                    |
| Operation:       | $(f<3:0>) \rightarrow (destination<7:4>),$<br>$(f<7:4>) \rightarrow (destination<3:0>)$                                                                                            |
| Status Affected: | None                                                                                                                                                                               |
| Description:     | The upper and lower nibbles of<br>register 'f' are exchanged. If 'd' is<br>'0', the result is placed in the W<br>register. If 'd' is '1', the result is<br>placed in register 'f'. |

| XORWF            | Exclusive OR W with f                                                                                                                                                           |  |  |  |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Syntax:          | [label] XORWF f,d                                                                                                                                                               |  |  |  |  |  |  |
| Operands:        | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                                              |  |  |  |  |  |  |
| Operation:       | (W) .XOR. (f) $\rightarrow$ (destination)                                                                                                                                       |  |  |  |  |  |  |
| Status Affected: | Z                                                                                                                                                                               |  |  |  |  |  |  |
| Description:     | Exclusive OR the contents of the W register with register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'. |  |  |  |  |  |  |

# 14.0 ELECTRICAL SPECIFICATIONS

# Absolute Maximum Ratings<sup>(†)</sup>

| Ambient temperature under bias                                                                             | 40° to +125°C                         |
|------------------------------------------------------------------------------------------------------------|---------------------------------------|
| Storage temperature                                                                                        | 65°C to +150°C                        |
| Voltage on VDD with respect to Vss                                                                         | 0.3V to +6.5V                         |
| Voltage on MCLR with respect to Vss                                                                        | 0.3V to +13.5V                        |
| Voltage on all other pins with respect to Vss                                                              | 0.3V to (VDD + 0.3V)                  |
| Total power dissipation <sup>(1)</sup>                                                                     | 800 mW                                |
| Maximum current out of Vss pin                                                                             | 95 mA                                 |
| Maximum current into Vod pin                                                                               | 95 mA                                 |
| Input clamp current, IIK (VI < 0 or VI > VDD)                                                              | ± 20 mA                               |
| Output clamp current, Ioк (Vo < 0 or Vo >VDD)                                                              | ± 20 mA                               |
| Maximum output current sunk by any I/O pin                                                                 | 25 mA                                 |
| Maximum output current sourced by any I/O pin                                                              | 25 mA                                 |
| Maximum current sunk by PORTA and PORTC (combined)                                                         | 90 mA                                 |
| Maximum current sourced PORTA and PORTC (combined)                                                         | 90 mA                                 |
| <b>Note 1:</b> Power dissipation is calculated as follows: PDIS = VDD x {IDD $-\sum$ IOH} + $\sum$ {(IDL). | $VDD - VOH$ ) x IOH} + $\Sigma(VOI x$ |

† NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure above maximum rating conditions for extended periods may affect device reliability.

### 14.1 DC Characteristics: PIC16F688 -I (Industrial) PIC16F688 -E (Extended)

| DC CHARACTERISTICS     |      |                                                                  |                               | $\begin{array}{ll} \mbox{Standard Operating Conditions (unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}\mbox{C} \leq \mbox{Ta} \leq +85^{\circ}\mbox{C for industrial} \\ & -40^{\circ}\mbox{C} \leq \mbox{Ta} \leq +125^{\circ}\mbox{C for extended} \end{array}$ |                          |                  |                                                                                  |  |  |
|------------------------|------|------------------------------------------------------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------------------|----------------------------------------------------------------------------------|--|--|
| Param<br>No.           | Sym  | Characteristic                                                   | Min Typ† Max Units Conditions |                                                                                                                                                                                                                                                                                            |                          |                  |                                                                                  |  |  |
| D001<br>D001C<br>D001D | Vdd  | Supply Voltage                                                   | 2.0<br>2.0<br>3.0<br>4.5      |                                                                                                                                                                                                                                                                                            | 5.5<br>5.5<br>5.5<br>5.5 | V<br>V<br>V<br>V | Fosc <= 8 MHz: HFINTOSC, EC<br>Fosc <= 4 MHz<br>Fosc <= 10 MHz<br>Fosc <= 20 MHz |  |  |
| D002*                  | Vdr  | RAM Data Retention<br>Voltage <sup>(1)</sup>                     | 1.5                           | _                                                                                                                                                                                                                                                                                          | —                        | V                | Device in Sleep mode                                                             |  |  |
| D003                   | VPOR | VDD Start Voltage to<br>ensure internal Power-on<br>Reset signal | —                             | Vss                                                                                                                                                                                                                                                                                        | —                        | V                | See Section 11.2.1 "Power-On Reset" for details.                                 |  |  |
| D004*                  | SVDD | VDD Rise Rate to ensure<br>internal Power-on Reset<br>signal     | 0.05                          | —                                                                                                                                                                                                                                                                                          | —                        | V/ms             | See Section 11.2.1 "Power-On Reset" for details.                                 |  |  |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: This is the limit to which VDD can be lowered in Sleep mode without losing RAM data.





#### TABLE 14-3: CLKOUT AND I/O TIMING PARAMETERS

| Standard Operating Conditions (unless otherwise stated)<br>Operating Temperature $-40^{\circ}C \le TA \le +125^{\circ}C$ |          |                                                             |               |      |     |       |            |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------|----------|-------------------------------------------------------------|---------------|------|-----|-------|------------|--|--|--|
| Param<br>No.                                                                                                             | Sym      | Characteristic                                              | Min           | Тур† | Max | Units | Conditions |  |  |  |
| OS11                                                                                                                     | TosH2ckL | Fosc↑ to CLKOUT↓ <sup>(1)</sup>                             | —             | _    | 70  | ns    | VDD = 5.0V |  |  |  |
| OS12                                                                                                                     | TosH2ckH | Fosc↑ to CLKOUT↑ <sup>(1)</sup>                             | —             | _    | 72  | ns    | VDD = 5.0V |  |  |  |
| OS13                                                                                                                     | TCKL2IOV | CLKOUT↓ to Port out valid <sup>(1)</sup>                    | —             | _    | 20  | ns    |            |  |  |  |
| OS14                                                                                                                     | ТюV2скН  | Port input valid before CLKOUT <sup>(1)</sup>               | Tosc + 200 ns | —    |     | ns    |            |  |  |  |
| OS15*                                                                                                                    | TosH2ıoV | Fosc↑ (Q1 cycle) to Port out valid                          | —             | 50   | 70  | ns    | VDD = 5.0V |  |  |  |
| OS16                                                                                                                     | TosH2ıol | Fosc↑ (Q2 cycle) to Port input invalid (I/O in hold time)   | 50            |      | —   | ns    | VDD = 5.0V |  |  |  |
| OS17                                                                                                                     | TioV2osH | Port input valid to Fosc↑ (Q2 cycle)<br>(I/O in setup time) | 20            |      | —   | ns    |            |  |  |  |
| OS18                                                                                                                     | TIOR     | Port output rise time <sup>(2)</sup>                        | —             | 15   | 72  | ns    | VDD = 2.0V |  |  |  |
|                                                                                                                          |          |                                                             | —             | 10   | 32  |       | VDD = 5.0V |  |  |  |
| OS19                                                                                                                     | TIOF     | Port output fall time <sup>(2)</sup>                        | —             | 28   | 55  | ns    | VDD = 2.0V |  |  |  |
|                                                                                                                          |          |                                                             | —             | 15   | 30  |       | VDD = 5.0V |  |  |  |
| OS20*                                                                                                                    | TINP     | INT pin input high or low time                              | 25            | _    | _   | ns    |            |  |  |  |
| OS21*                                                                                                                    | Trap     | PORTA interrupt-on-change new input level time              | Тсү           | _    | —   | ns    |            |  |  |  |

\* These parameters are characterized but not tested.

 $\dagger~$  Data in "Typ" column is at 5.0V, 25°C unless otherwise stated.

Note 1: Measurements are taken in RC mode where CLKOUT output is 4 x Tosc.

2: Includes OSC2 in CLKOUT mode.



FIGURE 15-4: MAXIMUM IDD vs. Fosc OVER VDD (HS MODE)















FIGURE 15-26: VOH vs. IOH OVER TEMPERATURE (VDD = 5.0V)





## 16.2 Package Details

The following sections give the technical details of the packages.

# 14-Lead Plastic Dual In-Line (P) – 300 mil Body [PDIP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | Units    | INCHES |          |      |  |
|----------------------------|----------|--------|----------|------|--|
| Dimensio                   | n Limits | MIN    | NOM      | MAX  |  |
| Number of Pins             | Ν        |        | 14       |      |  |
| Pitch                      | е        |        | .100 BSC |      |  |
| Top to Seating Plane       | Α        | -      | _        | .210 |  |
| Molded Package Thickness   | A2       | .115   | .130     | .195 |  |
| Base to Seating Plane      | A1       | .015   | -        | -    |  |
| Shoulder to Shoulder Width | Е        | .290   | .310     | .325 |  |
| Molded Package Width       | E1       | .240   | .250     | .280 |  |
| Overall Length             | D        | .735   | .750     | .775 |  |
| Tip to Seating Plane       | L        | .115   | .130     | .150 |  |
| Lead Thickness             | С        | .008   | .010     | .015 |  |
| Upper Lead Width           | b1       | .045   | .060     | .070 |  |
| Lower Lead Width           | b        | .014   | .018     | .022 |  |
| Overall Row Spacing §      | eB       | -      | -        | .430 |  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located with the hatched area.
- 2. § Significant Characteristic.
- 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-005B