Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 20MHz | | Connectivity | UART/USART | | Peripherals | Brown-out Detect/Reset, POR, WDT | | Number of I/O | 12 | | Program Memory Size | 7KB (4K x 14) | | Program Memory Type | FLASH | | EEPROM Size | 256 x 8 | | RAM Size | 256 x 8 | | Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V | | Data Converters | A/D 8x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 14-SOIC (0.154", 3.90mm Width) | | Supplier Device Package | 14-SOIC | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16f688t-i-sl | ## PIC16F688 #### 14-Pin Flash-Based, 8-Bit CMOS Microcontrollers with nanoWatt Technology #### **High-Performance RISC CPU:** - Only 35 Instructions to Learn: - All single-cycle instructions except branches - · Operating Speed: - DC 20 MHz oscillator/clock input - DC 200 ns instruction cycle - Interrupt Capability - 8-level Deep Hardware Stack - · Direct, Indirect and Relative Addressing modes #### **Special Microcontroller Features:** - Precision Internal Oscillator: - Factory calibrated to ±1% - Software selectable frequency range of 8 MHz to 125 kHz - Software tunable - Two-Speed Start-Up mode - Crystal fail detect for critical applications - Clock mode switching during operation for power savings - Power-Saving Sleep mode - Wide Operating Voltage Range (2.0V-5.5V) - Industrial and Extended Temperature Range - Power-on Reset (POR) - Power-up Timer (PWRT) and Oscillator Start-up Timer (OST) - Brown-out Reset (BOR) with Software Control Option - Enhanced Low-Current Watchdog Timer (WDT) with on-chip oscillator (software selectable nominal 268 seconds with full prescaler) with software enable - Multiplexed Master Clear with Weak Pull-up or Input Only Pin - Programmable Code Protection - High-Endurance Flash/EEPROM Cell: - 100,000 write Flash endurance - 1,000,000 write EEPROM endurance - Flash/Data EEPROM retention: > 40 years #### **Low-Power Features:** - · Standby Current: - 50 nA @ 2.0V, typical - · Operating Current: - 11 μA @ 32 kHz, 2.0V, typical - 220 μA @ 4 MHz, 2.0V, typical - Watchdog Timer Current: - 1 μA @ 2.0V, typical #### **Peripheral Features:** - 12 I/O Pins with Individual Direction Control: - High-current source/sink for direct LED drive - Interrupt-on-change pin - Individually programmable weak pull-ups - Ultra Low-Power Wake-up - · Analog Comparator module with: - Two analog comparators - Programmable On-chip Voltage Reference (CVREF) module (% of VDD) - Comparator inputs and outputs externally accessible - A/D Converter: - 10-bit resolution and 8 channels - Timer0: 8-bit Timer/Counter with 8-bit Programmable Prescaler - Enhanced Timer1: - 16-bit timer/counter with prescaler - External Timer1 Gate (count enable) - Option to use OSC1 and OSC2 in LP mode as Timer1 oscillator if INTOSC mode selected - Enhanced USART Module: - Supports RS-485, RS-232, LIN 2.0/2.1 and J2602 - Auto-Baud Detect - Auto-wake-up on Start bit - In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>) via two pins #### 4.2.4 ULTRA LOW-POWER WAKE-UP The Ultra Low-Power Wake-up (ULPWU) on RA0 allows a slow falling voltage to generate an interrupt-on-change on RA0 without excess current consumption. The mode is selected by setting the ULPWUE bit of the PCON register. This enables a small current sink which can be used to discharge a capacitor on RA0. To use this feature, the RA0 pin is configured to output '1' to charge the capacitor, interrupt-on-change for RA0 is enabled, and RA0 is configured as an input. The ULPWUE bit is set to begin the discharge and a SLEEP instruction is performed. When the voltage on RA0 drops below VIL, an interrupt will be generated which will cause the device to wake-up. Depending on the state of the GIE bit of the INTCON register, the device will either jump to the interrupt vector (0004h) or execute the next instruction when the interrupt event "INTERRUPT-ONoccurs. See Section 4.2.3 CHANGE" and Section 11.3.3 "PORTA Interrupt" for more information. This feature provides a low-power technique for periodically waking up the device from Sleep. The time-out is dependent on the discharge time of the RC circuit on RA0. See Example 4-2 for initializing the Ultra Low-Power Wake-up module. The series resistor provides overcurrent protection for the RAO pin and can allow for software calibration of the time-out. (see Figure 4-1). A timer can be used to measure the charge time and discharge time of the capacitor. The charge time can then be adjusted to provide the desired interrupt delay. This technique will compensate for the affects of temperature, voltage and component accuracy. The Ultra Low-Power Wake-up peripheral can also be configured as a simple programmable low voltage detect or temperature sensor. Note: For more information, refer to Application Note AN879, "Using the Microchip Ultra Low-Power Wake-up Module" (DS00879). ## EXAMPLE 4-2: ULTRA LOW-POWER WAKE-UP INITIALIZATION ``` BANKSEL PORTA BSF PORTA, 0 ;Set RAO data latch MOVLW H'7' ;Turn off MOVWF CMCON0 ; comparators BANKSEL ANSEL BCF ANSEL.0 ;RAO to digital I/O BANKSEL TRISA ;Output high to BCF TRISA,0 CALL CapDelay ; charge capacitor BSF PCON, ULPWUE ; Enable ULP Wake-up ;Select RAO IOC BSF IOCA, 0 BSF TRISA,0 ;RAO to input B'10001000' ; Enable interrupt MOVLW MOVWF INTCON ; and clear flag SLEEP ;Wait for IOC NOP ``` ## 4.2.5 PIN DESCRIPTIONS AND DIAGRAMS Each PORTA pin is multiplexed with other functions. The pins and their combined functions are briefly described here. For specific information about individual functions such as the comparator or the A/D, refer to the appropriate section in this data sheet. #### 4.2.5.1 RA0/AN0/C1IN+/ICSPDAT/ULPWU Figure 4-1 shows the diagram for this pin. The RA0 pin is configurable to function as one of the following: - a general purpose I/O - an analog input for the A/D - an analog input to the comparator - an analog input to the Ultra Low-Power Wake-up - In-Circuit Serial Programming<sup>™</sup> data FIGURE 4-1: BLOCK DIAGRAM OF RA0 TABLE 8-2: SUMMARY OF ASSOCIATED ADC REGISTERS | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets | |--------|-----------|--------------|-----------|--------|--------|--------|---------|--------|----------------------|---------------------------------| | ADCON0 | ADFM | VCFG | _ | CHS2 | CHS1 | CHS0 | GO/DONE | ADON | 00-0 0000 | 00-0 0000 | | ADCON1 | _ | ADCS2 | ADCS1 | ADCS0 | _ | _ | _ | _ | -000 | -000 | | ANSEL | ANS7 | ANS6 | ANS5 | ANS4 | ANS3 | ANS2 | ANS1 | ANS0 | 1111 1111 | 1111 1111 | | ADRESH | A/D Resul | t Register H | ligh Byte | | | | | | xxxx xxxx | uuuu uuuu | | ADRESL | A/D Resul | t Register L | ow Byte | | | | | | xxxx xxxx | uuuu uuuu | | INTCON | GIE | PEIE | TOIE | INTE | RAIE | TOIF | INTF | RAIF | 0000 000x | 0000 000x | | PIE1 | EEIE | ADIE | RCIE | C2IE | C1IE | OSFIE | TXIE | TMR1IE | 0000 0000 | 0000 0000 | | PIR1 | EEIF | ADIF | RCIF | C2IF | C1IF | OSFIF | TXIF | TMR1IF | 0000 0000 | 0000 0000 | | PORTA | _ | _ | RA5 | RA4 | RA3 | RA2 | RA1 | RA0 | x0 x000 | x0 x000 | | PORTC | _ | _ | RC5 | RC4 | RC3 | RC2 | RC1 | RC0 | xx 0000 | xx 0000 | | TRISA | _ | _ | TRISA5 | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 | 11 1111 | 11 1111 | | TRISC | _ | _ | TRISC5 | TRISC4 | TRISC3 | TRISC2 | TRISC1 | TRISC0 | 11 1111 | 11 1111 | **Legend:** x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used for ADC module. ## 9.0 DATA EEPROM AND FLASH PROGRAM MEMORY CONTROL Data EEPROM memory is readable and writable and the Flash program memory is readable during normal operation (full VDD range). These memories are not directly mapped in the register file space. Instead, they are indirectly addressed through the Special Function Registers. There are six SFRs used to access these memories: - EECON1 - EECON2 - EEDAT - EEDATH - EEADR - EEADRH When interfacing the data memory block, EEDAT holds the 8-bit data for read/write, and EEADR holds the address of the EE data location being accessed. This device has 256 bytes of data EEPROM with an address range from 0h to 0FFh. When interfacing the program memory block, the EEDAT and EEDATH registers form a 2-byte word that holds the 14-bit data for read/write, and the EEADR and EEADRH registers form a 2-byte word that holds the 12-bit address of the EEPROM location being accessed. This device has 4K words of program EEPROM with an address range from 0h to 0FFFh. The program memory allows one word reads. The EEPROM data memory allows byte read and write. A byte write automatically erases the location and writes the new data (erase before write). The write time is controlled by an on-chip timer. The write/erase voltages are generated by an on-chip charge pump rated to operate over the voltage range of the device for byte or word operations. When the device is code-protected, the CPU may continue to read and write the data EEPROM memory and read the program memory. When code-protected, the device programmer can no longer access data or program memory. #### 9.1 EEADR and EEADRH Registers The EEADR and EEADRH registers can address up to a maximum of 256 bytes of data EEPROM or up to a maximum of 4K words of program EEPROM. When selecting a program address value, the MSB of the address is written to the EEADRH register and the LSB is written to the EEADR register. When selecting a data address value, only the LSB of the address is written to the EEADR register. #### 9.1.1 EECON1 AND EECON2 REGISTERS EECON1 is the control register for EE memory accesses. Control bit EEPGD determines if the access will be a program or data memory access. When clear, as it is when reset, any subsequent operations will operate on the data memory. When set, any subsequent operations will operate on the program memory. Program memory can only be read. Control bits RD and WR initiate read and write, respectively. These bits cannot be cleared, only set, in software. They are cleared in hardware at completion of the read or write operation. The inability to clear the WR bit in software prevents the accidental, premature termination of a write operation. The WREN bit, when set, will allow a write operation to data EEPROM. On power-up, the WREN bit is clear. The WRERR bit is set when a write operation is interrupted by a MCLR or a WDT Time-out Reset during normal operation. In these situations, following Reset, the user can check the WRERR bit and rewrite the location. The data and address will be unchanged in the EEDAT and EEADR registers. Interrupt flag bit EEIF of the PIR1 register is set when write is complete. It must be cleared in the software. EECON2 is not a physical register. Reading EECON2 will read all '0's. The EECON2 register is used exclusively in the data EEPROM write sequence. #### REGISTER 9-5: EECON1: EEPROM CONTROL REGISTER | R/W-x | U-0 | U-0 | U-0 | R/W-x | R/W-0 | R/S-0 | R/S-0 | |-------|-----|-----|-----|-------|-------|-------|-------| | EEPGD | _ | _ | _ | WRERR | WREN | WR | RD | | bit 7 | | | | | | | bit 0 | Legend: S = Bit can only be set R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7 **EEPGD:** Program/Data EEPROM Select bit 1 = Accesses program memory 0 = Accesses data memory bit 6-4 **Unimplemented:** Read as '0' bit 3 WRERR: EEPROM Error Flag bit 1 = A write operation is prematurely terminated (any $\overline{MCLR}$ Reset, any WDT Reset during normal operation or BOR Reset) 0 = The write operation completed bit 2 WREN: EEPROM Write Enable bit 1 = Allows write cycles 0 = Inhibits write to the data EEPROM bit 1 WR: Write Control bit EEPGD = 1: This bit is ignored EEPGD = 0: 1 = Initiates a write cycle (The bit is cleared by hardware once write is complete. The WR bit can only be set, not cleared, in software.) 0 = Write cycle to the data EEPROM is complete bit 0 RD: Read Control bit 1 = Initiates a memory read (the RD is cleared in hardware and can only be set, not cleared, in software.) 0 = Does not initiate a memory read ## 9.1.2 READING THE DATA EEPROM MEMORY To read a data memory location, the user must write the address to the EEADR register, clear the EEPGD control bit of the EECON1 register, and then set control bit RD of the EECON1 register. The data is available in the very next cycle, in the EEDAT register; therefore, it can be read in the next instruction. EEDAT will hold this value until another read or until it is written to by the user (during a write operation). #### **EXAMPLE 9-1: DATA EEPROM READ** | BANKSEL | EEADR | ; | |---------|---------------|------------------| | MOVLW | DATA_EE_ADDR | ; | | MOVWF | EEADR | ;Data Memory | | | | ;Address to read | | BCF | EECON1, EEPGD | ;Point to DATA | | | | ;memory | | BSF | EECON1, RD | ;EE Read | | MOVF | EEDAT, W | ;W = EEDAT | | | | | ## 9.1.3 WRITING TO THE DATA EEPROM MEMORY To write an EEPROM data location, the user must first write the address to the EEADR register and the data to the EEDAT register. Then the user must follow a specific sequence to initiate the write for each byte. The write will not initiate if the above sequence is not followed exactly (write 55h to EECON2, write AAh to EECON2, then set WR bit) for each byte. Interrupts should be disabled during this code segment. Additionally, the WREN bit in EECON1 must be set to enable write. This mechanism prevents accidental writes to data EEPROM due to errant (unexpected) code execution (i.e., lost programs). The user should keep the WREN bit clear at all times, except when updating EEPROM. The WREN bit is not cleared by hardware. After a write sequence has been initiated, clearing the WREN bit will not affect this write cycle. The WR bit will be inhibited from being set unless the WREN bit is set. At the completion of the write cycle, the WR bit is cleared in hardware and the EE Write Complete Interrupt Flag bit (EEIF) is set. The user can either enable this interrupt or poll this bit. EEIF must be cleared by software. #### **EXAMPLE 9-2: DATA EEPROM WRITE** ``` BANKSEL EEADR MOVLW DATA_EE_ADDR MOVWF EEADR ;Data Memory Address to write MOVLW DATA_EE_DATA MOVWF EEDAT ;Data Memory Value to write BANKSEL EECON1 BCF EECON1, EEPGD ; Point to DATA memory BSF EECON1, WREN ;Enable writes INTCON, GIE ;Disable INTs. BCF BTFSC INTCON, GIE ;SEE AN576 GOTO $-2 MOVLW 55h MOVWF EECON2 ;Write 55h MOVLW MOVWF EECON2 ;Write AAh BSF EECON1, WR ;Set WR bit to begin write INTCON, GIE BSF ; Enable INTs. SLEEP ;Wait for interrupt to signal write complete BCF EECON1, WREN ;Disable writes ``` # 10.0 ENHANCED UNIVERSAL SYNCHRONOUS ASYNCHRONOUS RECEIVER TRANSMITTER (EUSART) The Enhanced Universal Synchronous Asynchronous Receiver Transmitter (EUSART) module is a serial I/O communications peripheral. It contains all the clock generators, shift registers and data buffers necessary to perform an input or output serial data transfer independent of device program execution. The EUSART, also known as a Serial Communications Interface (SCI), can be configured as a full-duplex asynchronous system or half-duplex synchronous system. Full-Duplex mode is useful communications with peripheral systems, such as CRT terminals and personal computers. Half-Duplex Synchronous mode is intended for communications with peripheral devices, such as A/D or D/A integrated circuits, serial EEPROMs or other microcontrollers. These devices typically do not have internal clocks for baud rate generation and require the external clock signal provided by a master synchronous device. The EUSART module includes the following capabilities: - Full-duplex asynchronous transmit and receive - Two-character input buffer - · One-character output buffer - Programmable 8-bit or 9-bit character length - · Address detection in 9-bit mode - Input buffer overrun error detection - Received character framing error detection - · Half-duplex synchronous master - · Half-duplex synchronous slave - Programmable clock polarity in synchronous modes The EUSART module implements the following additional features, making it ideally suited for use in Local Interconnect Network (LIN) bus systems: - · Automatic detection and calibration of the baud rate - Wake-up on Break reception - 13-bit Break character transmit Block diagrams of the EUSART transmitter and receiver are shown in Figure 10-1 and Figure 10-2. FIGURE 10-1: EUSART TRANSMIT BLOCK DIAGRAM ## 10.1.2 EUSART ASYNCHRONOUS RECEIVER The Asynchronous mode would typically be used in RS-232 systems. The receiver block diagram is shown in Figure 10-2. The data is received on the RX/DT pin and drives the data recovery block. The data recovery block is actually a high-speed shifter operating at 16 times the baud rate, whereas the serial Receive Shift Register (RSR) operates at the bit rate. When all 8 or 9 bits of the character have been shifted in, they are immediately transferred to a two character First-In-First-Out (FIFO) memory. The FIFO buffering allows reception of two complete characters and the start of a third character before software must start servicing the EUSART receiver. The FIFO and RSR registers are not directly accessible by software. Access to the received data is via the RCREG register. #### 10.1.2.1 Enabling the Receiver The EUSART receiver is enabled for asynchronous operation by configuring the following three control bits: - CREN = 1 - SYNC = 0 - SPEN = 1 All other EUSART control bits are assumed to be in their default state. Setting the CREN bit of the RCSTA register enables the receiver circuitry of the EUSART. Clearing the SYNC bit of the TXSTA register configures the EUSART for asynchronous operation. Setting the SPEN bit of the RCSTA register enables the EUSART and automatically configures the RX/DT I/O pin as an input. If the RX/DT pin is shared with an analog peripheral the analog I/O function must be disabled by clearing the corresponding ANSEL bit. Note: When the SPEN bit is set the TX/CK I/O pin is automatically configured as an output, regardless of the state of the corresponding TRIS bit and whether or not the EUSART transmitter is enabled. The PORT latch is disconnected from the output driver so it is not possible to use the TX/CK pin as a general purpose output. #### 10.1.2.2 Receiving Data The receiver data recovery circuit initiates character reception on the falling edge of the first bit. The first bit, also known as the Start bit, is always a zero. The data recovery circuit counts one-half bit time to the center of the Start bit and verifies that the bit is still a zero. If it is not a zero then the data recovery circuit aborts character reception, without generating an error, and resumes looking for the falling edge of the Start bit. If the Start bit zero verification succeeds then the data recovery circuit counts a full bit time to the center of the next bit. The bit is then sampled by a majority detect circuit and the resulting '0' or '1' is shifted into the RSR. This repeats until all data bits have been sampled and shifted into the RSR. One final bit time is measured and the level sampled. This is the Stop bit, which is always a '1'. If the data recovery circuit samples a '0' in the Stop bit position then a framing error is set for this character, otherwise the framing error is cleared for this character. See Section 10.1.2.4 "Receive Framing Error" for more information on framing errors. Immediately after all data bits and the Stop bit have been received, the character in the RSR is transferred to the EUSART receive FIFO and the RCIF interrupt flag bit of the PIR1 register is set. The top character in the FIFO is transferred out of the FIFO by reading the RCREG register. Note: If the receive FIFO is overrun, no additional characters will be received until the overrun condition is cleared. See **Section 10.1.2.5** "**Receive Overrun Error**" for more information on overrun errors. #### 10.1.2.3 Receive Interrupts The RCIF interrupt flag bit of the PIR1 register is set whenever the EUSART receiver is enabled and there is an unread character in the receive FIFO. The RCIF interrupt flag bit is read-only, it cannot be set or cleared by software. RCIF interrupts are enabled by setting the following bits: - RCIE interrupt enable bit of the PIE1 register - PEIE peripheral interrupt enable bit of the INT-CON register - GIE global interrupt enable bit of the INTCON register The RCIF interrupt flag bit will be set when there is an unread character in the FIFO, regardless of the state of interrupt enable bits. #### 10.4 EUSART Synchronous Mode Synchronous serial communications are typically used in systems with a single master and one or more slaves. The master device contains the necessary circuitry for baud rate generation and supplies the clock for all devices in the system. Slave devices can take advantage of the master clock by eliminating the internal clock generation circuitry. There are two signal lines in Synchronous mode: a bidirectional data line and a clock line. Slaves use the external clock supplied by the master to shift the serial data into and out of their respective receive and transmit shift registers. Since the data line is bidirectional, synchronous operation is half-duplex only. Half-duplex refers to the fact that master and slave devices can receive and transmit data but not both simultaneously. The EUSART can operate as either a master or slave device. Start and Stop bits are not used in synchronous transmissions. #### 10.4.1 SYNCHRONOUS MASTER MODE The following bits are used to configure the EUSART for Synchronous Master operation: - SYNC = 1 - CSRC = 1 - SREN = 0 (for transmit); SREN = 1 (for receive) - CREN = 0 (for transmit); CREN = 1 (for receive) - SPFN = 1 Setting the SYNC bit of the TXSTA register configures the device for synchronous operation. Setting the CSRC bit of the TXSTA register configures the device as a master. Clearing the SREN and CREN bits of the RCSTA register ensures that the device is in the Transmit mode, otherwise the device will be configured to receive. Setting the SPEN bit of the RCSTA register enables the EUSART. If the RX/DT or TX/CK pins are shared with an analog peripheral the analog I/O functions must be disabled by clearing the corresponding ANSEL bits. #### 10.4.1.1 Master Clock Synchronous data transfers use a separate clock line, which is synchronous with the data. A device configured as a master transmits the clock on the TX/CK line. The TX/CK pin is automatically configured as an output when the EUSART is configured for synchronous transmit operation. Serial data bits change on the leading edge to ensure they are valid at the trailing edge of each clock. One clock cycle is generated for each data bit. Only as many clock cycles are generated as there are data bits. #### 10.4.1.2 Clock Polarity A clock polarity option is provided for Microwire compatibility. Clock polarity is selected with the SCKP bit of the BAUDCTL register. Setting the SCKP bit sets the clock Idle state as high. When the SCKP bit is set, the data changes on the falling edge of each clock. Clearing the SCKP bit sets the Idle state as low. When the SCKP bit is cleared, the data changes on the rising edge of each clock. #### 10.4.1.3 Synchronous Master Transmission Data is transferred out of the device on the RX/DT pin. The RX/DT and TX/CK pin output drivers are automatically enabled when the EUSART is configured for synchronous master transmit operation. A transmission is initiated by writing a character to the TXREG register. If the TSR still contains all or part of a previous character, the new character data is held in the TXREG until the last bit of the previous character has been transmitted. If this is the first character, or the previous character has been completely flushed from the TSR, the data in the TXREG is immediately transferred to the TSR. The transmission of the character commences immediately following the transfer of the data to the TSR from the TXREG. Each data bit changes on the leading edge of the master clock and remains valid until the subsequent leading clock edge. **Note:** The TSR register is not mapped in data memory, so it is not available to the user. ## 10.4.1.4 Synchronous Master Transmission Set-up: - Initialize the SPBRGH, SPBRG register pair and the BRGH and BRG16 bits to achieve the desired baud rate (see Section 10.3 "EUSART Baud Rate Generator (BRG)"). - Enable the synchronous master serial port by setting bits SYNC, SPEN and CSRC. - Disable Receive mode by clearing bits SREN and CREN. - 4. Enable Transmit mode by setting the TXEN bit. - 5. If 9-bit transmission is desired, set the TX9 bit. - If interrupts are desired, set the TXIE, GIE and PEIE interrupt enable bits. - If 9-bit transmission is selected, the ninth bit should be loaded in the TX9D bit. - 8. Start transmission by loading data to the TXREG register. ## 10.4.2.3 EUSART Synchronous Slave Reception The operation of the Synchronous Master and Slave modes is identical (Section 10.4.1.5 "Synchronous Master Reception"), with the following exceptions: - Sleep - CREN bit is always set, therefore the receiver is never Idle - · SREN bit, which is a "don't care" in Slave mode A character may be received while in Sleep mode by setting the CREN bit prior to entering Sleep. Once the word is received, the RSR register will transfer the data to the RCREG register. If the RCIE enable bit is set, the interrupt generated will wake the device from Sleep and execute the next instruction. If the GIE bit is also set, the program will branch to the interrupt vector. - 10.4.2.4 Synchronous Slave Reception Setup: - Set the SYNC and SPEN bits and clear the CSRC bit. - If using interrupts, ensure that the GIE and PEIE bits of the INTCON register are set and set the RCIE bit. - 3. If 9-bit reception is desired, set the RX9 bit. - 4. Set the CREN bit to enable reception. - The RCIF bit will be set when reception is complete. An interrupt will be generated if the RCIE bit was set. - If 9-bit mode is enabled, retrieve the Most Significant bit from the RX9D bit of the RCSTA register. - Retrieve the 8 Least Significant bits from the receive FIFO by reading the RCREG register. - If an overrun error occurs, clear the error by either clearing the CREN bit of the RCSTA register or by clearing the SPEN bit which resets the EUSART. TABLE 10-10: REGISTERS ASSOCIATED WITH SYNCHRONOUS SLAVE RECEPTION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets | |---------|----------|-------------|--------------|--------|--------|--------|--------|--------|----------------------|---------------------------------| | BAUDCTL | ABDOVF | RCIDL | _ | SCKP | BRG16 | | WUE | ABDEN | 01-0 0-00 | 01-0 0-00 | | INTCON | GIE | PEIE | TOIE | INTE | RAIE | TOIF | INTF | RAIF | 0000 000x | 0000 000x | | PIE1 | EEIE | ADIE | RCIE | C2IE | C1IE | OSFIE | TXIE | TMR1IE | 0000 0000 | 0000 0000 | | PIR1 | EEIF | ADIF | RCIF | C2IF | C1IF | OSFIF | TXIF | TMR1IF | 0000 0000 | 0000 0000 | | RCREG | EUSART F | Receive Da | ta Register | | | | | | 0000 0000 | 0000 0000 | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 0000 000x | 0000 000x | | SPBRG | BRG7 | BRG6 | BRG5 | BRG4 | BRG3 | BRG2 | BRG1 | BRG0 | 0000 0000 | 0000 0000 | | SPBRGH | BRG15 | BRG14 | BRG13 | BRG12 | BRG11 | BRG10 | BRG9 | BRG8 | 0000 0000 | 0000 0000 | | TRISC | _ | _ | TRISC5 | TRISC4 | TRISC3 | TRISC2 | TRISC1 | TRISC0 | 11 1111 | 11 1111 | | TXREG | EUSART | Fransmit Da | ata Register | r | | | | | 0000 0000 | 0000 0000 | | TXSTA | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 0000 0010 | 0000 0010 | **Legend:** x = unknown, - = unimplemented read as '0'. Shaded cells are not used for Synchronous Slave Reception. #### REGISTER 11-1: CONFIG: CONFIGURATION WORD REGISTER | Reserved | Reserved | Reserved | Reserved | FCMEN | IESO | BOREN1 <sup>(1)</sup> | BOREN0 <sup>(1)</sup> | |----------|----------|----------|----------|-------|------|-----------------------|-----------------------| | bit 15 | | | | | | | bit 8 | | CPD <sup>(2)</sup> | CP <sup>(3)</sup> | MCLRE <sup>(4)</sup> | PWRTE | WDTE | FOSC2 | FOSC1 | FOSC0 | |--------------------|-------------------|----------------------|-------|------|-------|-------|-------| | bit 7 | | | | | | | bit 0 | | Legend: | | | | |-------------------|------------------|----------------------|------------------------------------| | R = Readable bit | W = Writable bit | P = Programmable' | U = Unimplemented bit, read as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | bit 15-12 Reserved: Reserved bits. Do Not Use. bit 11 FCMEN: Fail-Safe Clock Monitor Enabled bit 1 = Fail-Safe Clock Monitor is enabled 0 = Fail-Safe Clock Monitor is disabled bit 10 IESO: Internal External Switchover bit 1 = Internal External Switchover mode is enabled 0 = Internal External Switchover mode is disabled BOREN<1:0>: Brown-out Reset Selection bits(1) bit 9-8 11 = BOR enabled 10 = BOR enabled during operation and disabled in Sleep 01 = BOR controlled by SBOREN bit of the PCON register 00 = BOR disabled CPD: Data Code Protection bit(2) bit 7 1 = Data memory code protection is disabled 0 = Data memory code protection is enabled CP: Code Protection bit(2) bit 6 1 = Program memory code protection is disabled 0 = Program memory code protection is enabled bit 5 MCLRE: MCLR Pin Function Select bit(3) $1 = \overline{MCLR}$ pin function is $\overline{MCLR}$ 0 = MCLR pin function is digital input, MCLR internally tied to VDD bit 4 **PWRTE:** Power-up Timer Enable bit 1 = PWRT disabled 0 = PWRT enabled WDTE: Watchdog Timer Enable bit bit 3 1 = WDT enabled 0 = WDT disabled bit 2-0 FOSC<2:0>: Oscillator Selection bits 111 = EXTRC oscillator: External RC on RA5/OSC1/CLKIN, CLKOUT function on RA4/OSC2/CLKOUT pin 110 = EXTRCIO oscillator: External RC on RA5/OSC1/CLKIN, I/O function on RA4/OSC2/CLKOUT pin 101 = INTOSC oscillator: CLKOUT function on RA4/OSC2/CLKOUT pin, I/O function on RA5/OSC1/CLKIN 100 = INTOSCIO oscillator: I/O function on RA4/OSC2/CLKOUT pin, I/O function on RA5/OSC1/CLKIN 011 = EC: I/O function on RA4/OSC2/CLKOUT pin, CLKIN on RA5/OSC1/CLKIN 010 = HS oscillator: High-speed crystal/resonator on RA4/OSC2/CLKOUT and RA5/OSC1/CLKIN 001 = XT oscillator: Crystal/resonator on RA4/OSC2/CLKOUT and RA5/OSC1/CLKIN 000 = LP oscillator: Low-power crystal on RA4/OSC2/CLKOUT and RA5/OSC1/CLKIN Note 1: Enabling Brown-out Reset does not automatically enable Power-up Timer. 2: The entire data EEPROM will be erased when the code protection is turned off. The entire program memory will be erased when the code protection is turned off. 3: When MCLR is asserted in INTOSC or RC mode, the internal clock oscillator is disabled. TABLE 11-4: INITIALIZATION CONDITION FOR REGISTERS | Register | Address | Power-on<br>Reset | MCLR Reset<br>WDT Reset<br>Brown-out Reset <sup>(1)</sup> | Wake-up from Sleep<br>through Interrupt<br>Wake-up from Sleep<br>through WDT Time-out | |------------|-------------------|-------------------|-----------------------------------------------------------|---------------------------------------------------------------------------------------| | W | _ | xxxx xxxx | uuuu uuuu | uuuu uuuu | | INDF | 00h/80h/100h/180h | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TMR0 | 01h/101h | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PCL | 02h/82h/102h/182h | 0000 0000 | 0000 0000 | PC + 1 <sup>(3)</sup> | | STATUS | 03h/83h/103h/183h | 0001 1xxx | 000q quuu <b>(4)</b> | uuuq quuu <sup>(4)</sup> | | FSR | 04h/84h/104h/184h | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PORTA | 05h/105h | x0 x000 | 00 0000 | uu uuuu | | PORTC | 07h/107h | xx 0000 | 00 0000 | uu uuuu | | PCLATH | 0Ah/8Ah/10Ah/18Ah | 0 0000 | 0 0000 | u uuuu | | INTCON | 0Bh/8Bh/10Bh/18Bh | 0000 000x | 0000 000x | uuuu uuuu <b>(2)</b> | | PIR1 | 0Ch | 0000 0000 | 0000 0000 | uuuu uuuu <b>(2)</b> | | TMR1L | 0Eh | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TMR1H | 0Fh | xxxx xxxx | uuuu uuuu | uuuu uuuu | | T1CON | 10h | 0000 0000 | uuuu uuuu | -uuu uuuu | | BAUDCTL | 11h | 01-0 0-00 | 01-0 0-00 | uu-u u-uu | | SPBRGH | 12h | -000 0000 | -000 0000 | -uuu uuuu | | SPBRG | 13h | 0000 0000 | 0000 0000 | uuuu uuuu | | RCREG | 14h | 0000 0000 | 0000 0000 | uuuu uuuu | | TXREG | 15h | 0000 0000 | 0000 0000 | uuuu uuuu | | TXSTA | 16h | 0000 0010 | 0000 0010 | uuuu uuuu | | RCSTA | 17h | 000x 000x | 000x 000x | uuuu uuuu | | WDTCON | 18h | 0 1000 | 0 1000 | u uuuu | | CMCON0 | 19h | 0000 0000 | 0000 0000 | uuuu uuuu | | CMCON1 | 1Ah | 10 | 10 | uu | | ADRESH | 1Eh | xxxx xxxx | uuuu uuuu | uuuu uuuu | | ADCON0 | 1Fh | 00-0 0000 | 00-0 0000 | uu-u uuuu | | OPTION_REG | 81h/181h | 1111 1111 | 1111 1111 | uuuu uuuu | | TRISA | 85h/185h | 11 1111 | 11 1111 | uu uuuu | | TRISC | 87h/187h | 11 1111 | 11 1111 | uu uuuu | | PIE1 | 8Ch | 0000 0000 | 0000 0000 | uuuu uuuu | | PCON | 8Eh | 010x | 0uuu <sup>(1,5)</sup> | uuuu | **Legend:** u = unchanged, x = unknown, - = unimplemented bit, reads as '0', <math>q = value depends on condition. Note 1: If VDD goes too low, Power-on Reset will be activated and registers will be affected differently. <sup>2:</sup> One or more bits in INTCON and/or PIR1 will be affected (to cause wake-up). **<sup>3:</sup>** When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h). <sup>4:</sup> See Table 11-5 for Reset value for specific condition. **<sup>5:</sup>** If Reset was due to brown-out, then bit 0 = 0. All other Resets will cause bit 0 = u. ## PIC16F688 **NOTES:** | BTFSS | Bit Test f, Skip if Set | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] BTFSS f,b | | Operands: | $0 \le f \le 127$<br>$0 \le b < 7$ | | Operation: | skip if $(f < b >) = 1$ | | Status Affected: | None | | Description: | If bit 'b' in register 'f' is '0', the next instruction is executed. If bit 'b' is '1', then the next instruction is discarded and a NOP is executed instead, making this a two-cycle instruction. | | CLRWDT | Clear Watchdog Timer | |------------------|-----------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] CLRWDT | | Operands: | None | | Operation: | 00h → WDT<br>0 → WDT prescaler,<br>1 → $\overline{10}$<br>1 → $\overline{PD}$ | | Status Affected: | TO, PD | | Description: | CLRWDT instruction resets the Watchdog Timer. It also resets the prescaler of the WDT. Status bits TO and PD are set. | | CALL | Call Subroutine | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [label] CALL k | | Operands: | $0 \leq k \leq 2047$ | | Operation: | $\begin{split} &(PC)\text{+ 1} \rightarrow TOS, \\ &k \rightarrow PC < 10:0>, \\ &(PCLATH < 4:3>) \rightarrow PC < 12:11> \end{split}$ | | Status Affected: | None | | Description: | Call Subroutine. First, return address (PC + 1) is pushed onto the stack. The eleven-bit immediate address is loaded into PC bits <10:0>. The upper bits of the PC are loaded from PCLATH. CALL is a two-cycle instruction. | | COMF | Complement f | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] COMF f,d | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | Operation: | $(\overline{f}) \rightarrow (destination)$ | | Status Affected: | Z | | Description: | The contents of register 'f' are complemented. If 'd' is '0', the result is stored in W. If 'd' is '1', the result is stored back in register 'f'. | | CLRF | Clear f | | | |------------------|----------------------------------------------------------------|--|--| | Syntax: | [label] CLRF f | | | | Operands: | $0 \leq f \leq 127$ | | | | Operation: | $00h \to (f)$ $1 \to Z$ | | | | Status Affected: | Z | | | | Description: | The contents of register 'f' are cleared and the Z bit is set. | | | | DECF | Decrement f | |------------------|------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] DECF f,d | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | Operation: | (f) - 1 $\rightarrow$ (destination) | | Status Affected: | Z | | Description: | Decrement register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'. | | CLRW | Clear W | |------------------|---------------------------------------------| | Syntax: | [label] CLRW | | Operands: | None | | Operation: | $00h \to (W)$ $1 \to Z$ | | Status Affected: | Z | | Description: | W register is cleared. Zero bit (Z) is set. | #### 13.2 MPASM Assembler The MPASM Assembler is a full-featured, universal macro assembler for all PIC MCUs. The MPASM Assembler generates relocatable object files for the MPLINK Object Linker, Intel® standard HEX files, MAP files to detail memory usage and symbol reference, absolute LST files that contain source lines and generated machine code and COFF files for debugging. The MPASM Assembler features include: - Integration into MPLAB IDE projects - User-defined macros to streamline assembly code - Conditional assembly for multi-purpose source files - Directives that allow complete control over the assembly process ## 13.3 MPLAB C18 and MPLAB C30 C Compilers The MPLAB C18 and MPLAB C30 Code Development Systems are complete ANSI C compilers for Microchip's PIC18 and PIC24 families of microcontrollers and the dsPIC30 and dsPIC33 family of digital signal controllers. These compilers provide powerful integration capabilities, superior code optimization and ease of use not found with other compilers. For easy source level debugging, the compilers provide symbol information that is optimized to the MPLAB IDE debugger. #### 13.4 MPLINK Object Linker/ MPLIB Object Librarian The MPLINK Object Linker combines relocatable objects created by the MPASM Assembler and the MPLAB C18 C Compiler. It can link relocatable objects from precompiled libraries, using directives from a linker script. The MPLIB Object Librarian manages the creation and modification of library files of precompiled code. When a routine from a library is called from a source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications. The object linker/library features include: - Efficient linking of single libraries instead of many smaller files - Enhanced code maintainability by grouping related modules together - Flexible creation of libraries with easy module listing, replacement, deletion and extraction ## 13.5 MPLAB ASM30 Assembler, Linker and Librarian MPLAB ASM30 Assembler produces relocatable machine code from symbolic assembly language for dsPIC30F devices. MPLAB C30 C Compiler uses the assembler to produce its object file. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. Notable features of the assembler include: - · Support for the entire dsPIC30F instruction set - · Support for fixed-point and floating-point data - · Command line interface - · Rich directive set - · Flexible macro language - · MPLAB IDE compatibility #### 13.6 MPLAB SIM Software Simulator The MPLAB SIM Software Simulator allows code development in a PC-hosted environment by simulating the PIC MCUs and dsPIC® DSCs on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a comprehensive stimulus controller. Registers can be logged to files for further run-time analysis. The trace buffer and logic analyzer display extend the power of the simulator to record and track program execution, actions on I/O, most peripherals and internal registers. The MPLAB SIM Software Simulator fully supports symbolic debugging using the MPLAB C18 and MPLAB C30 C Compilers, and the MPASM and MPLAB ASM30 Assemblers. The software simulator offers the flexibility to develop and debug code outside of the hardware laboratory environment, making it an excellent, economical software development tool. #### 14.8 AC Characteristics: PIC16F688 (Industrial, Extended) FIGURE 14-4: CLOCK TIMING TABLE 14-1: CLOCK OSCILLATOR TIMING REQUIREMENTS | | d Operating temper | ting Conditions (unless otherwrature $-40^{\circ}$ C $\leq$ TA $\leq$ +125 $^{\circ}$ | | ed) | | | | |--------------|--------------------|---------------------------------------------------------------------------------------|-----|----------|--------|-------|--------------------| | Param<br>No. | Sym | Characteristic | Min | Тур† | Max | Units | Conditions | | OS01 | Fosc | External CLKIN Frequency <sup>(1)</sup> | DC | _ | 37 | kHz | LP Oscillator mode | | | | | DC | _ | 4 | MHz | XT Oscillator mode | | | | | DC | _ | 20 | MHz | HS Oscillator mode | | | | | DC | _ | 20 | MHz | EC Oscillator mode | | | | Oscillator Frequency <sup>(1)</sup> | _ | 32.768 | _ | kHz | LP Oscillator mode | | | | | 0.1 | _ | 4 | MHz | XT Oscillator mode | | | | | 1 | _ | 20 | MHz | HS Oscillator mode | | | | | DC | _ | 4 | MHz | RC Oscillator mode | | OS02 | Tosc | External CLKIN Period <sup>(1)</sup> | 27 | _ | • | μS | LP Oscillator mode | | | | | 250 | _ | • | ns | XT Oscillator mode | | | | | 50 | _ | • | ns | HS Oscillator mode | | | | | 50 | _ | • | ns | EC Oscillator mode | | | | Oscillator Period <sup>(1)</sup> | _ | 30.5 | _ | μS | LP Oscillator mode | | | | | 250 | _ | 10,000 | ns | XT Oscillator mode | | | | | 50 | _ | 1,000 | ns | HS Oscillator mode | | | | | 250 | _ | _ | ns | RC Oscillator mode | | OS03 | TCY | Instruction Cycle Time <sup>(1)</sup> | 200 | Tcy | DC | ns | Tcy = 4/Fosc | | OS04* | TosH, | External CLKIN High, | 2 | _ | _ | μS | LP oscillator | | | TosL | External CLKIN Low | 100 | _ | _ | ns | XT oscillator | | | | | 20 | _ | _ | ns | HS oscillator | | OS05* | TosR, | External CLKIN Rise, | 0 | _ | • | ns | LP oscillator | | | TosF | External CLKIN Fall | 0 | _ | • | ns | XT oscillator | | | | | 0 | <u> </u> | • | ns | HS oscillator | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Note 1: Instruction cycle period (TCY) equals four times the input oscillator time base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min" values with an external clock applied to OSC1 pin. When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices. FIGURE 15-20: WDT PERIOD vs. TEMPERATURE FIGURE 15-21: CVREF IPD vs. VDD OVER TEMPERATURE (HIGH RANGE) FIGURE 15-34: TYPICAL HFINTOSC START-UP TIMES vs. VDD OVER TEMPERATURE FIGURE 15-35: MAXIMUM HFINTOSC START-UP TIMES vs. VDD OVER TEMPERATURE ## **PIC16F688** | ADC | 69 | ANSEL Register | 34 | |--------------------------------------|--------------|-------------------------------------------|--------| | Associated Registers | 121 | Interrupt-on-Change | | | Comparator | 59 | Ultra Low-Power Wake-up | | | Context Saving | | Weak Pull-up | | | Interrupt-on-Change | | Associated registers | | | PORTA Interrupt-on-Change | | Pin Descriptions and Diagrams | | | RA2/INT | | RA0 | | | | | | | | Timer0 | | RA1 | | | TMR1 | | RA2 | | | INTOSC Specifications | | RA4 | | | IOCA Register | 35 | RA5 | | | 1 | | Specifications | 155 | | L | | PORTA Register | | | Load Conditions | 152 | PORTC | 42 | | N/A | | Associated registers | 44 | | M | | PA/PB/PC/PD.See Enhanced Universal Asynch | ronous | | MCLR | 113 | Receiver Transmitter (EUSART) | 42 | | Internal | 113 | Specifications | | | | 7 | PORTC Register | | | Data | 7 | Power-Down Mode (Sleep) | | | Program | | Power-up Timer (PWRT) | | | 199, 193, 140, 141, 13 | | . , , | | | | 50, 111, 110 | Specifications | | | 0 | | Precision Internal Oscillator Parameters | 155 | | OPCODE Field Descriptions | 120 | Prescaler | | | OPTION Register | | Shared WDT/Timer0 | | | | | Switching Prescaler Assignment | | | OPTION_REG Register | | Program Memory | 7 | | OSCCON Register | 10, 22 | Map and Stack | 7 | | Oscillator | | Programming, Device Instructions | 129 | | Associated registers | | <b>.</b> | | | Oscillator Module | 21 | R | | | EC | 21 | RA3/MCLR/VPP | 39 | | HFINTOSC | 21 | RCREG | 90 | | HS | 21 | RCSTA Register | | | INTOSC | 21 | Reader Response | | | INTOSCIO | 21 | Read-Modify-Write Operations | | | LFINTOSC | | · | 123 | | LP | | Register | 00 | | RC | | RCREG Register | 99 | | RCIO | | Registers | | | XT | | ADCON0 (ADC Control 0) | | | | | ADCON1 (ADC Control 1) | | | Oscillator Parameters | | ADRESH (ADC Result High) with ADFM = 0) | | | Oscillator Specifications | 153 | ADRESH (ADC Result High) with ADFM = 1) | | | Oscillator Start-up Timer (OST) | | ADRESL (ADC Result Low) with ADFM = 0) | | | Specifications | 157 | ADRESL (ADC Result Low) with ADFM = 1) | 72 | | Oscillator Switching | | ANSEL (Analog Select) | 34 | | Fail-Safe Clock Monitor | 31 | BAUDCTL (Baud Rate Control) | | | Two-Speed Clock Start-up | 29 | CMCON0 (Comparator Control 0) | 61 | | OSCTUNE Register | 26 | CMCON1 (Comparator Control 1) | | | _ | | CONFIG (Configuration Word) | | | P | | ` , | | | Packaging | 185 | EEADR (EEPROM Address) | | | Marking | | EECON1 (EEPROM Control 1) | | | PDIP Details | | EEDAT (EEPROM Data) | | | PCL and PCLATH | | EEDATH (EEPROM Data High Byte) | | | | | INTCON (Interrupt Control) | | | Computed GOTO | | IOCA (Interrupt-on-Change PORTA) | 35 | | Stack | | OPTION_REG (OPTION) | 14 | | PCON Register | · | OPTION_REG (Option) | | | PICSTART Plus Development Programmer | | OSCCON (Oscillator Control) | | | PIE1 Register | 16 | OSCTUNE (Oscillator Tuning) | | | Pin Diagram | 2, 3 | PCON (Power Control Register) | | | Pinout Description | | PCON (Power Control) | | | PIC16F688 | 6 | | | | PIR1 Register | | PIE1 (Peripheral Interrupt Enable 1) | | | PORTA | | PIR1 (Peripheral Interrupt Register 1) | | | Additional Pin Functions | | PORTA | | | | | PORTC | 42 |