

E·XFI

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

| Details                    |                                                                                             |
|----------------------------|---------------------------------------------------------------------------------------------|
| Product Status             | Discontinued at Digi-Key                                                                    |
| Core Processor             | RXv2                                                                                        |
| Core Size                  | 32-Bit Single-Core                                                                          |
| Speed                      | 120MHz                                                                                      |
| Connectivity               | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, LINbus, MMC/SD, SCI, SPI, SSI, UART/USART, USB |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                                     |
| Number of I/O              | 127                                                                                         |
| Program Memory Size        | 3MB (3M x 8)                                                                                |
| Program Memory Type        | FLASH                                                                                       |
| EEPROM Size                | 64К х 8                                                                                     |
| RAM Size                   | 552K x 8                                                                                    |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V                                                                                 |
| Data Converters            | A/D 29x12b; D/A 2x12b                                                                       |
| Oscillator Type            | Internal                                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                           |
| Mounting Type              | Surface Mount                                                                               |
| Package / Case             | 176-LQFP                                                                                    |
| Supplier Device Package    | 176-LFQFP (24x24)                                                                           |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f564mjhdfc-v1            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Classification | Module/Function                       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Γimers         | General PWM timer<br>(GPTA)           | <ul> <li>16 bits × 4 channels</li> <li>Counting up or down (saw-wave), counting up and down (triangle-wave) selectable for all channels</li> <li>Four clock sources independently selectable for all channels (PCLKA/1, PCLKA/4, PCLKA/8, PCLKA/16)</li> <li>2 input/output pins per channel</li> <li>2 output compare/input capture registers per channel</li> <li>For the 2 output compare/input capture registers of each channel, 4 registers are provided as buffer registers and are capable of operating as comparison registers when buffering is not in use.</li> <li>In output compare operation, buffer switching can be at peaks or troughs, enabling the generation of laterally asymmetrically PWM waveforms.</li> <li>Registers for setting up frame intervals on each channel (with capability for generating interrupts on overflow or underflow)</li> <li>Synchronizable operation of the several counters</li> <li>Modes of synchronized operation (synchronized, or displaced by desired times for phase shifting)</li> <li>Generation of dead times in PWM operation</li> <li>Through combination of three counters, generation of automatic three-phase PWM waveforms incorporating dead times</li> <li>Starting, clearing, and stopping counters in response to external or internal triggers</li> <li>Internal trigger sources: output of the internal comparator detection, software, and compare-match</li> <li>Digital filter function for signals on the input capture and external trigger pins</li> </ul> |
|                | Programmable pulse                    | <ul> <li>Event linking by the ELC</li> <li>(4 bits x 4 groups) x 2 units</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                | generator (PPG)                       | <ul><li>Pulse output with the MTU or TPU output as a trigger</li><li>Maximum of 32 pulse-output possible</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                | 8-bit timers (TMRb)                   | <ul> <li>(8 bits x 2 channels) x 2 units</li> <li>Select from among seven internal clock signals (PCLKB/1, PCLKB/2, PCLKB/8, PCLKB/32, PCLKB/64, PCLKB/1024, PCLKB/8192) and one external clock signal</li> <li>Capable of output of pulse trains with desired duty cycles or of PWM signals</li> <li>The 2 channels of each unit can be cascaded to create a 16-bit timer</li> <li>Generation of triggers for A/D converter conversion</li> <li>Capable of generating baud-rate clocks for SCI5, SCI6, and SCI12</li> <li>Event linking by the ELC</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                | Compare match timer<br>(CMT)          | <ul> <li>(16 bits x 2 channels) x 2 units</li> <li>Select from among four internal clock signals (PCLKB/8, PCLKB/32, PCLKB/128, PCLKB/512)</li> <li>Event linking by the ELC</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                | Compare match timer W<br>(CMTW)       | <ul> <li>(32 bits x 1 channel) x 2 units</li> <li>Compare-match, input-capture input, and output-comparison output are available.</li> <li>Select from among four internal clock signals (PCLKB/8, PCLKB/32, PCLKB/128, PCLKB/512)</li> <li>Interrupt requests can be output in response to compare-match, input-capture, and output-comparison events.</li> <li>Event linking by the ELC</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                | Realtime clock (RTCd)                 | <ul> <li>Clock sources: Main clock, sub clock</li> <li>Selection of the 32-bit binary count in time count/second unit possible</li> <li>Clock and calendar functions</li> <li>Interrupt sources: Alarm interrupt, periodic interrupt, and carry interrupt</li> <li>Battery backup operation</li> <li>Time-capture facility for three values</li> <li>Event linking by the ELC</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                | Watchdog timer (WDTA)                 | <ul> <li>14 bits × 1 channel</li> <li>Select from among 6 counter-input clock signals (PCLKB/4, PCLKB/64, PCLKB/128, PCLKB/512, PCLKB/2048, PCLKB/8192)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                | Independent watchdog<br>timer (IWDTa) | <ul> <li>14 bits x 1 channel</li> <li>Counter-input clock: IWDT-dedicated on-chip oscillator</li> <li>Dedicated clock/1, dedicated clock/16, dedicated clock/32, dedicated clock/64, dedicated clock/128, dedicated clock/256</li> <li>Window function: The positions where the window starts and ends are specifiable (the window defines the timing with which refreshing is enabled and disabled).</li> <li>Event linking by the ELC</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

Table 1.1Outline of Specifications (5/9)



| _  | А     | В      | с      | D   | E    | F     | G              | н     | J   | к   | L   | М           | N           | _  |
|----|-------|--------|--------|-----|------|-------|----------------|-------|-----|-----|-----|-------------|-------------|----|
| 13 | PE3   | PE4    | VSS    | PE6 | P67  | PA2   | PA4            | PA7   | PB1 | PB5 | VSS | VCC         | P74         | 13 |
| 12 | PE1   | PE2    | P70    | PE5 | P65  | PA1   | VCC            | PB0   | PB2 | PB6 | P73 | PC1         | P75         | 12 |
| 11 | P62   | P61    | PE0    | VCC | P66  | VSS   | PA6            | P71   | PB4 | PB7 | PC2 | PC0         | PC3         | 11 |
| 10 | VSS   | VCC    | P63    | PE7 | PA0  | PA3   | PA5            | P72   | PB3 | P76 | PC4 | P77         | P82         | 10 |
| 9  | PD6   | PD4    | PD7    | P64 |      |       |                |       |     |     | PC5 | P81         | PC7         | 9  |
| 8  | PD2   | PD0    | PD3    | P60 |      |       | 4M G<br>60145  |       | A   | VCC | P83 | PC6         | VSS         | 8  |
| 7  | P92   | P91    | PD1    | PD5 |      |       | Pin TI<br>Pers |       |     | P51 | P52 | P50         | P55         | 7  |
| 6  | P90   | P47    | VSS    | P93 |      |       | View)          |       | -   | P53 | P56 | VSS_<br>USB | USB0_<br>DP | 6  |
| 5  | P45   | P43    | P46    | VCC | P44  |       |                |       |     | P54 | P13 | VCC_<br>USB | USB0_<br>DM | 5  |
| 4  | P42   | VREFL0 | P41    | P01 | EMLE | VBATT | BSCANP         | P35   | P30 | P15 | P24 | P12         | P14         | 4  |
| 3  | P40   | P05    | VREFH0 | P03 | PJ5  | PJ3   | MD/<br>FINED   | VSS   | P32 | P31 | P16 | P86         | P87         | 3  |
| 2  | P07   | AVCC0  | P02    | PF5 | VCL  | XCOUT | RES#           | VCC   | P33 | P26 | P23 | P17         | P20         | 2  |
| 1  | AVSS0 | AVCC1  | AVSS1  | P00 | VSS  | XCIN  | XTAL           | EXTAL | P34 | P27 | P25 | P22         | P21         | 1  |
| L  | А     | В      | С      | D   | E    | F     | G              | Н     | J   | К   | L   | М           | N           | L  |

Figure 1.6 Pin Assignment (145-Pin TFLGA)



| Pin<br>Number                        |                                         |          |                         | Timer                                                           | Communication                                                        | Memory Interface<br>Camera Interface |           |                  |
|--------------------------------------|-----------------------------------------|----------|-------------------------|-----------------------------------------------------------------|----------------------------------------------------------------------|--------------------------------------|-----------|------------------|
| 177-Pin<br>TFLGA<br>176-Pin<br>LFBGA | Power Supply<br>Clock System<br>Control | I/O Port | Bus<br>EXDMAC<br>SDRAMC | (MTU, GPT, TPU,<br>TMR, PPG, RTC,<br>CMTW, POE, CAC)            | (ETHERC, SCIg,<br>SCIh, RSPI, RIIC,<br>CAN, USB, SSI)                | (QSPI, SDHI,<br>MMCIF, PDC)          | Interrupt | S12ADC,<br>R12DA |
| J15                                  |                                         | PA6      | A6                      | MTIC5V/MTCLKB/<br>GTETRG-C/TIOCA2/<br>TMCI3/PO22/POE10#         | CTS5#/RTS5#/SS5#/<br>MOSIA-B/<br>ET0_EXOUT                           |                                      |           |                  |
| K1                                   |                                         | P33      | EDREQ1                  | MTIOC0D/TIOCD0/<br>TMRI3/PO11/POE4#/<br>POE11#                  | RXD6/RXD0/<br>SMISO6/<br>SMISO0/SSCL6/<br>SSCL0/CRX0                 | РСКО                                 | IRQ3-DS   |                  |
| K2                                   |                                         | P32      |                         | MTIOC0C/TIOCC0/<br>TMO3/PO10/<br>RTCOUT/RTCIC2/<br>POE0#/POE10# | TXD6/TXD0/<br>SMOSI6/SMOSI0/<br>SSDA6/SSDA0/<br>CTX0/<br>USB0_VBUSEN | VSYNC                                | IRQ2-DS   |                  |
| КЗ                                   | TDI                                     | PF2      |                         |                                                                 | RXD1/SMISO1/<br>SSCL1                                                |                                      |           |                  |
| K4                                   | тск                                     | PF1      |                         |                                                                 | SCK1                                                                 |                                      |           |                  |
| K12                                  |                                         | PB2      | A10                     | TIOCC3/TCLKC/<br>PO26                                           | CTS4#/RTS4#/CTS6#/<br>RTS6#/SS4#/SS6#/<br>ET0_RX_CLK/<br>REF50CK0    |                                      |           |                  |
| K13                                  |                                         | P71      | A18/CS1#                |                                                                 | ET0_MDIO                                                             |                                      |           |                  |
| K14                                  | VCC                                     |          |                         |                                                                 |                                                                      |                                      |           |                  |
| K15                                  |                                         | PB0      | A8                      | MTIC5W/TIOCA3/<br>PO24                                          | RXD4/RXD6/SMISO4/<br>SMISO6/SSCL4/<br>SSCL6/ET0_ERXD1/<br>RMII0_RXD1 |                                      | IRQ12     |                  |
| L1                                   |                                         | P31      |                         | MTIOC4D/TMCI2/<br>PO9/RTCIC1                                    | CTS1#/RTS1#/<br>SS1#/ET1_MDC                                         |                                      | IRQ1-DS   |                  |
| L2                                   |                                         | P30      |                         | MTIOC4B/TMRI3/<br>PO8/RTCIC0/POE8#                              | RXD1/SMISO1/<br>SSCL1/<br>ET1_MDIO                                   |                                      | IRQ0-DS   |                  |
| L3                                   | TDO                                     | PF0      |                         |                                                                 | TXD1/SMOSI1/<br>SSDA1                                                |                                      |           |                  |
| L4                                   |                                         | P25      | CS5#/<br>EDACK1         | MTIOC4C/MTCLKB/<br>TIOCA4/PO5                                   | RXD3/SMISO3/<br>SSCL3/<br>SSIDATA1                                   | HSYNC                                |           | ADTRG0#          |
| L12                                  |                                         | PB6      | A14                     | MTIOC3D/TIOCA5/<br>PO30                                         | RXD9/ET0_ETXD1/<br>RMII0_TXD1                                        |                                      |           |                  |
| L13                                  |                                         | PB3      | A11                     | MTIOC0A/MTIOC4A/<br>TIOCD3/TCLKD/<br>TMO0/PO27/POE11#           | SCK4/SCK6/<br>ET0_RX_ER/<br>RMII0_RX_ER                              |                                      |           |                  |
| L14                                  |                                         | PB1      | A9                      | MTIOC0C/MTIOC4C/<br>TIOCB3/TMCI0/PO25                           | TXD4/TXD6/SMOSI4/<br>SMOSI6/SSDA4/<br>SSDA6/ET0_ERXD0/<br>RMII0_RXD0 |                                      | IRQ4-DS   |                  |
| L15                                  |                                         | P72      | A19/CS2#                |                                                                 | ET0_MDC                                                              |                                      |           |                  |
| M1                                   |                                         | P27      | CS7#                    | MTIOC2B/TMCI3/PO7                                               | SCK1/ET1_WOL                                                         |                                      |           |                  |
| M2                                   |                                         | P26      | CS6#                    | MTIOC2A/TMO1/PO6                                                | TXD1/CTS3#/<br>RTS3#/SMOSI1/<br>SS3#/SSDA1/<br>ET1_EXOUT             |                                      |           |                  |
| M3                                   |                                         | P24      | CS4#/<br>EDREQ1         | MTIOC4A/MTCLKA/<br>TIOCB4/TMRI1/PO4                             | SCK3/<br>USB0_VBUSEN/<br>SSISCK1                                     | PIXCLK                               |           |                  |
| M4                                   |                                         | P86      |                         | MTIOC4D/<br>GTIOC2B-B/TIOCA0                                    | RXD10                                                                | PIXD1                                |           |                  |
| M5                                   | VCC_USB                                 | P12      | WR3#/BC3#               | MTIC5U/TMCI1                                                    | RXD2/SMISO2/<br>SSCL2/<br>SCL0[FM+]                                  |                                      | IRQ2      |                  |
| M6                                   | AVCC_<br>USBA                           |          |                         |                                                                 |                                                                      |                                      |           |                  |



| Pin<br>Number    |                                         |          |                         | Timer                                                | Communication                                         | Memory Interface<br>Camera Interface |           |                  |
|------------------|-----------------------------------------|----------|-------------------------|------------------------------------------------------|-------------------------------------------------------|--------------------------------------|-----------|------------------|
| 176-Pin<br>LFQFP | Power Supply<br>Clock System<br>Control | I/O Port | Bus<br>EXDMAC<br>SDRAMC | (MTU, GPT, TPU,<br>TMR, PPG, RTC,<br>CMTW, POE, CAC) | (ETHERC, SCIg,<br>SCIh, RSPI, RIIC,<br>CAN, USB, SSI) | (QSPI, SDHI,<br>MMCIF, PDC)          | Interrupt | S12ADC,<br>R12DA |
| 173              |                                         | P40      |                         |                                                      |                                                       |                                      | IRQ8-DS   | AN000            |
| 174              | VREFH0                                  |          |                         |                                                      |                                                       |                                      |           |                  |
| 175              | AVCC0                                   |          |                         |                                                      |                                                       |                                      |           |                  |
| 176              |                                         | P07      |                         |                                                      |                                                       |                                      | IRQ15     | ADTRG0#          |

Table 1.6List of Pin and Pin Functions (176-Pin LFQFP) (7/7)

Note 1. The BCLK function is multiplexed with the I/O port function for pin P53, so the port function is not available if the external bus is enabled.



| Pin<br>Number    |                                         |          |               | Timer                                                | Communication                                         | Memory Interface<br>Camera Interface  |           |                  |
|------------------|-----------------------------------------|----------|---------------|------------------------------------------------------|-------------------------------------------------------|---------------------------------------|-----------|------------------|
| 100-Pin<br>LFQFP | Power Supply<br>Clock System<br>Control | I/O Port | Bus<br>EXDMAC | (MTU, GPT, TPU,<br>TMR, PPG, RTC,<br>CMTW, POE, CAC) | (ETHERC, SCIg,<br>SCIh, RSPI, RIIC,<br>CAN, USB, SSI) | (QSPI, SDHI,<br>MMCIF, PDC)           | Interrupt | S12ADC,<br>R12DA |
| 81               |                                         | PD5      | D5[A5/D5]     | MTIC5W/MTIOC8C/<br>POE10#                            |                                                       | MMC_CLK-B/<br>SDHI_CLK-B/<br>QSPCLK-B | IRQ5      | AN113            |
| 82               |                                         | PD4      | D4[A4/D4]     | MTIOC8B/POE11#                                       |                                                       | MMC_CMD-B/<br>SDHI_CMD-B/<br>QSSL-B   | IRQ4      | AN112            |
| 83               |                                         | PD3      | D3[A3/D3]     | MTIOC8D/<br>GTIOC0A-E/POE8#/<br>TOC2                 |                                                       | MMC_D3-B/<br>SDHI_D3-B/<br>QIO3-B     | IRQ3      | AN111            |
| 84               |                                         | PD2      | D2[A2/D2]     | MTIOC4D/<br>GTIOC0B-E/TIC2                           | CRX0                                                  | MMC_D2-B/<br>SDHI_D2-B/<br>QIO2-B     | IRQ2      | AN110            |
| 85               |                                         | PD1      | D1[A1/D1]     | MTIOC4B/<br>GTIOC1A-E/POE0#                          | CTX0                                                  |                                       | IRQ1      | AN109            |
| 86               |                                         | PD0      | D0[A0/D0]     | GTIOC1B-E/POE4#                                      |                                                       |                                       | IRQ0      | AN108            |
| 87               |                                         | P47      |               |                                                      |                                                       |                                       | IRQ15-DS  | AN007            |
| 88               |                                         | P46      |               |                                                      |                                                       |                                       | IRQ14-DS  | AN006            |
| 89               |                                         | P45      |               |                                                      |                                                       |                                       | IRQ13-DS  | AN005            |
| 90               |                                         | P44      |               |                                                      |                                                       |                                       | IRQ12-DS  | AN004            |
| 91               |                                         | P43      |               |                                                      |                                                       |                                       | IRQ11-DS  | AN003            |
| 92               |                                         | P42      |               |                                                      |                                                       |                                       | IRQ10-DS  | AN002            |
| 93               |                                         | P41      |               |                                                      |                                                       |                                       | IRQ9-DS   | AN001            |
| 94               | VREFL0                                  |          |               |                                                      |                                                       |                                       |           |                  |
| 95               |                                         | P40      |               |                                                      |                                                       |                                       | IRQ8-DS   | AN000            |
| 96               | VREFH0                                  |          |               |                                                      |                                                       |                                       |           |                  |
| 97               | AVCC0                                   |          |               |                                                      |                                                       |                                       |           |                  |
| 98               |                                         | P07      |               |                                                      |                                                       |                                       | IRQ15     | ADTRG0#          |
| 99               | AVSS0                                   |          |               |                                                      |                                                       |                                       |           |                  |
| 100              | P05                                     |          |               |                                                      |                                                       |                                       | IRQ13     | DA1              |

 Table 1.10
 List of Pin and Pin Functions (100-Pin LFQFP) (4/4)

Note 1. The BCLK function is multiplexed with the I/O port function for pin P53, so the port function is not available if the external bus is enabled.



• Longword-size I/O registers

MOV.L #SFR\_ADDR, R1 MOV.L #SFR\_DATA, [R1] CMP [R1].L, R1 ;; Next process

If multiple registers are written to and a subsequent instruction should be executed after the write operations are entirely completed, only read the I/O register that was last written to and execute the operation using the value; it is not necessary to read or execute operation for all the registers that were written to.

## (3) Number of Access Cycles to I/O Registers

For the number of I/O register access cycles, refer to Table 4.1, List of I/O Registers (Address Order). The number of access cycles to I/O registers is obtained by following equation.\*<sup>1</sup>

Number of access cycles to I/O registers = Number of bus cycles for internal main bus 1 + Number of divided clock synchronization cycles + Number of bus cycles for internal peripheral busses 1 to 6

The number of bus cycles of internal peripheral bus 1 to 6 differs according to the register to be accessed.

When peripheral functions connected to internal peripheral bus 2 to 6 or registers for the external bus control unit (except for bus error related registers) are accessed, the number of divided clock synchronization cycles is added.

The number of divided clock synchronization cycles differs depending on the frequency ratio between ICLK and PCLK (or FCLK, BCLK) or bus access timing.

In the peripheral function unit, when the frequency ratio of ICLK is equal to or greater than that of PCLK (or FCLK), the sum of the number of bus cycles for internal main bus 1 and the number of the divided clock synchronization cycles will be one cycle of PCLK (or FCLK) at a maximum. Therefore, one PCLK (or FCLK) has been added to the number of access states shown in Table 4.1.

When the frequency ratio of ICLK is lower than that of PCLK (or FCLK), the subsequent bus access is started from the ICLK cycle following the completion of the access to the peripheral functions. Therefore, the access cycles are described on an ICLK basis.

In the external bus control unit, the sum of the number of bus cycles for internal main bus 1 and the number of divided clock synchronization cycles will be one cycle of BCLK at a maximum. Therefore, one BCLK is added to the number of access cycles shown in Table 4.1.

Note 1. This applies to the number of cycles when the access from the CPU does not conflict with the instruction fetching to the external memory or bus access from the different bus master (DMAC or DTC).

## (4) Notes on Sleep Mode and Mode Transitions

During sleep mode or mode transitions, do not write to the registers related to system control (indicated by 'SYSTEM' in the Module Symbol column in Table 4.1, List of I/O Registers (Address Order)).

## (5) Restrictions in Relation to RMPA and String-Manipulation Instructions

The allocation of data to be handled by RMPA or string-manipulation instructions to I/O registers is prohibited, and operation is not guaranteed if this restriction is not observed.



|            | M - 1-1-         |                                   | Devictor           | NI                | •              | Number of Access                   | Cycles      | Delated.                 |
|------------|------------------|-----------------------------------|--------------------|-------------------|----------------|------------------------------------|-------------|--------------------------|
| Address    | Module<br>Symbol | Register Name                     | Register<br>Symbol | Number<br>of Bits | Access<br>Size | $\textbf{ICLK} \geq \textbf{PCLK}$ | ICLK < PCLK | Related<br>Function      |
| 0008 C197h | MPC              | PA7 Pin Function Control Register | PA7PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C198h | MPC              | PB0 Pin Function Control Register | PB0PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C199h | MPC              | PB1 Pin Function Control Register | PB1PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C19Ah | MPC              | PB2 Pin Function Control Register | PB2PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C19Bh | MPC              | PB3 Pin Function Control Register | PB3PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C19Ch | MPC              | PB4 Pin Function Control Register | PB4PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C19Dh | MPC              | PB5 Pin Function Control Register | PB5PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C19Eh | MPC              | PB6 Pin Function Control Register | PB6PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C19Fh | MPC              | PB7 Pin Function Control Register | PB7PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C1A0h | MPC              | PC0 Pin Function Control Register | PC0PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C1A1h | MPC              | PC1 Pin Function Control Register | PC1PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C1A2h | MPC              | PC2 Pin Function Control Register | PC2PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C1A3h | MPC              | PC3 Pin Function Control Register | PC3PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C1A4h | MPC              | PC4 Pin Function Control Register | PC4PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C1A5h | MPC              | PC5 Pin Function Control Register | PC5PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C1A6h | MPC              | PC6 Pin Function Control Register | PC6PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C1A7h | MPC              | PC7 Pin Function Control Register | PC7PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C1A8h | MPC              | PD0 Pin Function Control Register | PD0PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C1A9h | MPC              | PD1 Pin Function Control Register | PD1PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C1AAh | MPC              | PD2 Pin Function Control Register | PD2PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C1ABh | MPC              | PD3 Pin Function Control Register | PD3PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C1ACh | MPC              | PD4 Pin Function Control Register | PD4PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C1ADh | MPC              | PD5 Pin Function Control Register | PD5PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C1AEh | MPC              | PD6 Pin Function Control Register | PD6PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C1AFh | MPC              | PD7 Pin Function Control Register | PD7PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C1B0h | MPC              | PE0 Pin Function Control Register | PE0PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C1B1h | MPC              | PE1 Pin Function Control Register | PE1PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C1B2h | MPC              | PE2 Pin Function Control Register | PE2PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C1B3h | MPC              | PE3 Pin Function Control Register | PE3PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C1B4h | MPC              | PE4 Pin Function Control Register | PE4PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C1B5h | MPC              | PE5 Pin Function Control Register | PE5PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C1B6h | MPC              | PE6 Pin Function Control Register | PE6PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C1B7h | MPC              | PE7 Pin Function Control Register | PE7PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C1B8h | MPC              | PF0 Pin Function Control Register | PF0PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C1B9h | MPC              | PF1 Pin Function Control Register | PF1PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C1BAh | MPC              | PF2 Pin Function Control Register | PF2PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C1BDh | MPC              | PF5 Pin Function Control Register | PF5PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C1C0h | MPC              | PG0 Pin Function Control Register | PG0PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C1C1h | MPC              | PG1 Pin Function Control Register | PG1PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C1C2h | MPC              | PG2 Pin Function Control Register | PG2PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C1C3h | MPC              | PG3 Pin Function Control Register | PG3PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C1C4h | MPC              | PG4 Pin Function Control Register | PG4PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C1C5h | MPC              | PG5 Pin Function Control Register | PG5PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C1C6h | MPC              | PG6 Pin Function Control Register | PG6PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C1C7h | MPC              | PG7 Pin Function Control Register | PG7PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C1D3h | MPC              | PJ3 Pin Function Control Register | PJ3PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C1D5h | MPC              | PJ5 Pin Function Control Register | PJ5PFS             | 8                 | 8              | 2, 3 PCLKB                         | 2 ICLK      | MPC                      |
| 0008 C280h | SYSTE            | Deep Standby Control Register     | DPSBYCR            | 8                 | 8              | 4, 5 PCLKB                         | 2, 3 ICLK   | Low                      |
|            | М                |                                   |                    |                   |                |                                    |             | Power<br>Consum<br>ption |

## Table 4.1 List of I/O Registers (Address Order) (36 / 67)



|            | Module |                                           | Register | Number  | Access | Number of Access                   | s Cycles                                                       | Related  |
|------------|--------|-------------------------------------------|----------|---------|--------|------------------------------------|----------------------------------------------------------------|----------|
| Address    | Symbol | Register Name                             | Symbol   | of Bits | Size   | $\textbf{ICLK} \geq \textbf{PCLK}$ | ICLK < PCLK                                                    | Function |
| 000A 0050h | USB0   | USB Address Register                      | USBADDR  | 16      | 16     | 9 PCLKB<br>or more                 | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*5 | USBb     |
| 000A 0054h | USB0   | USB Request Type Register                 | USBREQ   | 16      | 16     | 9 PCLKB<br>or more                 | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*5 | USBb     |
| 000A 0056h | USB0   | USB Request Value Register                | USBVAL   | 16      | 16     | 9 PCLKB<br>or more                 | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*5 | USBb     |
| 000A 0058h | USB0   | USB Request Index Register                | USBINDX  | 16      | 16     | 9 PCLKB<br>or more                 | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*5 | USBb     |
| 000A 005Ah | USB0   | USB Request Length Register               | USBLENG  | 16      | 16     | 9 PCLKB<br>or more                 | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*5 | USBb     |
| 000A 005Ch | USB0   | DCP Configuration Register                | DCPCFG   | 16      | 16     | 9 PCLKB<br>or more                 | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*5 | USBb     |
| 000A 005Eh | USB0   | DCP Maximum Packet Size Register          | DCPMAXP  | 16      | 16     | 9 PCLKB<br>or more                 | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*5 | USBb     |
| 000A 0060h | USB0   | DCP Control Register                      | DCPCTR   | 16      | 16     | 9 PCLKB<br>or more                 | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*5 | USBb     |
| 000A 0064h | USB0   | Pipe Window Select Register               | PIPESEL  | 16      | 16     | 9 PCLKB<br>or more                 | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*5 | USBb     |
| 000A 0068h | USB0   | Pipe Configuration Register               | PIPECFG  | 16      | 16     | 9 PCLKB<br>or more                 | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*5 | USBb     |
| 000A 006Ch | USB0   | Pipe Maximum Packet Size Register         | PIPEMAXP | 16      | 16     | 9 PCLKB<br>or more                 | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*5 | USBb     |
| 000A 006Eh | USB0   | Pipe Cycle Control Register               | PIPEPERI | 16      | 16     | 9 PCLKB<br>or more                 | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*5 | USBb     |
| 000A 0070h | USB0   | PIPE1 Control Register                    | PIPE1CTR | 16      | 16     | 9 PCLKB<br>or more                 | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*5 | USBb     |
| 000A 0072h | USB0   | PIPE2 Control Register                    | PIPE2CTR | 16      | 16     | 9 PCLKB<br>or more                 | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*5 | USBb     |
| 000A 0074h | USB0   | PIPE3 Control Register                    | PIPE3CTR | 16      | 16     | 9 PCLKB<br>or more                 | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*5 | USBb     |
| 000A 0076h | USB0   | PIPE4 Control Register                    | PIPE4CTR | 16      | 16     | 9 PCLKB<br>or more                 | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*5 | USBb     |
| 000A 0078h | USB0   | PIPE5 Control Register                    | PIPE5CTR | 16      | 16     | 9 PCLKB<br>or more                 | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*5 | USBb     |
| 000A 007Ah | USB0   | PIPE6 Control Register                    | PIPE6CTR | 16      | 16     | 9 PCLKB<br>or more                 | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*5 | USBb     |
| 000A 007Ch | USB0   | PIPE7 Control Register                    | PIPE7CTR | 16      | 16     | 9 PCLKB<br>or more                 | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*5 | USBb     |
| 000A 007Eh | USB0   | PIPE8 Control Register                    | PIPE8CTR | 16      | 16     | 9 PCLKB<br>or more                 | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*5 | USBb     |
| 000A 0080h | USB0   | PIPE9 Control Register                    | PIPE9CTR | 16      | 16     | 9 PCLKB<br>or more                 | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*5 | USBb     |
| 000A 0090h | USB0   | Pipe1 Transaction Counter Enable Register | PIPE1TRE | 16      | 16     | 9 PCLKB<br>or more                 | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*5 | USBb     |
| 000A 0092h | USB0   | Pipe1 Transaction Counter Register        | PIPE1TRN | 16      | 16     | 9 PCLKB<br>or more                 | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*5 | USBb     |
| 000A 0094h | USB0   | Pipe2 Transaction Counter Enable Register | PIPE2TRE | 16      | 16     | 9 PCLKB<br>or more                 | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*5 | USBb     |
| 000A 0096h | USB0   | Pipe2 Transaction Counter Register        | PIPE2TRN | 16      | 16     | 9 PCLKB<br>or more                 | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*5 | USBb     |
| 000A 0098h | USB0   | Pipe3 Transaction Counter Enable Register | PIPE3TRE | 16      | 16     | 9 PCLKB<br>or more                 | Frequency with 1 + 9<br>× (frequency ratio of<br>ICLK/PCLKB)*5 | USBb     |

#### Table 4.1 List of I/O Registers (Address Order) (43 / 67)



|            | Module |                                                                            | Register  | Number  | Access | Number of Access                   | Cycles       | Related  |
|------------|--------|----------------------------------------------------------------------------|-----------|---------|--------|------------------------------------|--------------|----------|
| Address    | Symbol | Register Name                                                              | Symbol    | of Bits | Size   | $\textbf{ICLK} \geq \textbf{PCLK}$ | ICLK < PCLK  | Function |
| 000C 229Ah | GPT3   | General PWM Timer Compare Capture Register F                               | GTCCRF    | 16      | 16     | 4, 5 PCLKA                         | 2, 3 ICLK    | GPTA     |
| 000C 229Ch | GPT3   | General PWM Timer Cycle Setting Register                                   | GTPR      | 16      | 16     | 4, 5 PCLKA                         | 2, 3 ICLK    | GPTA     |
| 000C 229Eh | GPT3   | General PWM Timer Cycle Setting Buffer Register                            | GTPBR     | 16      | 16     | 4, 5 PCLKA                         | 2, 3 ICLK    | GPTA     |
| 000C 22A0h | GPT3   | General PWM Timer Cycle Setting Double-Buffer<br>Register                  | GTPDBR    | 16      | 16     | 4, 5 PCLKA                         | 2, 3 ICLK    | GPTA     |
| 000C 22A4h | GPT3   | A/D Converter Start Request Timing Register A                              | GTADTRA   | 16      | 16     | 4, 5 PCLKA                         | 2, 3 ICLK    | GPTA     |
| 000C 22A6h | GPT3   | A/D Converter Start Request Timing Buffer Register A                       | GTADTBRA  | 16      | 16     | 4, 5 PCLKA                         | 2, 3 ICLK    | GPTA     |
| 000C 22A8h | GPT3   | A/D Converter Start Request Timing Double-Buffer<br>Register A             | GTADTDBRA | 16      | 16     | 4, 5 PCLKA                         | 2, 3 ICLK    | GPTA     |
| 000C 22ACh | GPT3   | A/D Converter Start Request Timing Register B                              | GTADTRB   | 16      | 16     | 4, 5 PCLKA                         | 2, 3 ICLK    | GPTA     |
| 000C 22AEh | GPT3   | A/D Converter Start Request Timing Buffer Register B                       | GTADTBRB  | 16      | 16     | 4, 5 PCLKA                         | 2, 3 ICLK    | GPTA     |
| 000C 22B0h | GPT3   | A/D Converter Start Request Timing Double-Buffer<br>Register B             | GTADTDBRB | 16      | 16     | 4, 5 PCLKA                         | 2, 3 ICLK    | GPTA     |
| 000C 22B4h | GPT3   | General PWM Timer Output Negate Control Register                           | GTONCR    | 16      | 16     | 4, 5 PCLKA                         | 2, 3 ICLK    | GPTA     |
| 000C 22B6h | GPT3   | General PWM Timer Dead Time Control Register                               | GTDTCR    | 16      | 16     | 4, 5 PCLKA                         | 2, 3 ICLK    | GPTA     |
| 000C 22B8h | GPT3   | General PWM Timer Dead Time Value Register U                               | GTDVU     | 16      | 16     | 4, 5 PCLKA                         | 2, 3 ICLK    | GPTA     |
| 000C 22BAh | GPT3   | General PWM Timer Dead Time Value Register D                               | GTDVD     | 16      | 16     | 4, 5 PCLKA                         | 2, 3 ICLK    | GPTA     |
| 000C 22BCh | GPT3   | General PWM Timer Dead Time Buffer Register U                              | GTDBU     | 16      | 16     | 4, 5 PCLKA                         | 2, 3 ICLK    | GPTA     |
| 000C 22BEh | GPT3   | General PWM Timer Dead Time Buffer Register D                              | GTDBD     | 16      | 16     | 4, 5 PCLKA                         | 2, 3 ICLK    | GPTA     |
| 000C 22C0h | GPT3   | General PWM Timer Output Protection Function<br>Status Register            | GTSOS     | 16      | 16     | 4, 5 PCLKA                         | 2, 3 ICLK    | GPTA     |
| 000C 22C2h | GPT3   | General PWM Timer Output Protection Function<br>Temporary Release Register | GTSOTR    | 16      | 16     | 4, 5 PCLKA                         | 2, 3 ICLK    | GPTA     |
| 000C 4000h | EPTPC  | MINT Interrupt Source Status Register                                      | MIESR     | 32      | 32     | 5, 6 PCLKA                         | 2, 3 ICLK    | EPTP     |
| 000C 4004h | EPTPC  | MINT Interrupt Request Permission Register                                 | MIEIPR    | 32      | 32     | 5, 6 PCLKA                         | 2, 3 ICLK    | EPTP     |
| 000C 4010h | EPTPC  | ELC Output/IPLS Interrupt Request Permission<br>Register                   | ELIPPR    | 32      | 32     | 5, 6 PCLKA                         | 2, 3 ICLK    | EPTP     |
| 000C 4014h | EPTPC  | ELC Output/IPLS Interrupt Permission Automatic<br>Clearing Register        | ELIPACR   | 32      | 32     | 5, 6 PCLKA                         | 2, 3 ICLK    | EPTP     |
| 000C 4040h | EPTPC  | STCA Status Register                                                       | STSR      | 32      | 32     | 8 to 43 PCLKA                      | 2 to 22 ICLK | EPTP     |
| 000C 4044h | EPTPC  | STCA Status Notification Permission Register                               | STIPR     | 32      | 32     | 8 to 43 PCLKA                      | 2 to 22 ICLK | EPTP     |
| 000C 4050h | EPTPC  | STCA Clock Frequency Setting Register                                      | STCFR     | 32      | 32     | 8 to 43 PCLKA                      | 2 to 22 ICLK | EPTP     |
| 000C 4054h | EPTPC  | STCA Operating Mode Register                                               | STMR      | 32      | 32     | 8 to 43 PCLKA                      | 2 to 22 ICLK | EPTP     |
| 000C 4058h | EPTPC  | Sync Message Reception Timeout Register                                    | SYNTOR    | 32      | 32     | 8 to 43 PCLKA                      | 2 to 22 ICLK | EPTP     |
| 000C 4060h | EPTPC  | IPLS Interrupt Request Timer Select Register                               | IPTSELR   | 32      | 32     | 8 to 43 PCLKA                      | 2 to 22 ICLK | EPTP     |
| 000C 4064h | EPTPC  | MINT Interrupt Request Timer Select Register                               | MITSELR   | 32      | 32     | 8 to 43 PCLKA                      | 2 to 22 ICLK | EPTP     |
| 000C 4068h | EPTPC  | ELC Output Timer Select Register                                           | ELTSELR   | 32      | 32     | 8 to 43 PCLKA                      | 2 to 22 ICLK | EPTP     |
| 000C 406Ch | EPTPC  | Time Synchronization Channel Select Register                               | STCHSELR  | 32      | 32     | 8 to 43 PCLKA                      | 2 to 22 ICLK | EPTP     |
| 000C 4080h | EPTPC  | Slave Time Synchronization Start Register                                  | SYNSTARTR | 32      | 32     | 8 to 43 PCLKA                      | 2 to 22 ICLK | EPTP     |
| 000C 4084h | EPTPC  | Local Time Counter Initial Value Load Directive<br>Register                | LCIVLDR   | 32      | 32     | 8 to 43 PCLKA                      | 2 to 22 ICLK | EPTP     |
| 000C 4090h | EPTPC  | Synchronization Loss Detection Threshold Register                          | SYNTDARU  | 32      | 32     | 8 to 43 PCLKA                      | 2 to 22 ICLK | EPTP     |
| 000C 4094h | EPTPC  | Synchronization Loss Detection Threshold Register                          | SYNTDARL  | 32      | 32     | 8 to 43 PCLKA                      | 2 to 22 ICLK | EPTP     |
| 000C 4098h | EPTPC  | Synchronization Detection Threshold Register                               | SYNTDBRU  | 32      | 32     | 8 to 43 PCLKA                      | 2 to 22 ICLK | EPTP     |
| 000C 409Ch | EPTPC  | Synchronization Detection Threshold Register                               | SYNTDBRL  | 32      | 32     | 8 to 43 PCLKA                      | 2 to 22 ICLK | EPTP     |
| 000C 40B0h | EPTPC  | Local Time Counter Initial Value Register                                  | LCIVRU    | 32      | 32     | 8 to 43 PCLKA                      | 2 to 22 ICLK | EPTP     |
| 000C 40B4h | EPTPC  | Local Time Counter Initial Value Register                                  | LCIVRM    | 32      | 32     | 8 to 43 PCLKA                      | 2 to 22 ICLK | EPTP     |
| 000C 40B8h | EPTPC  | Local Time Counter Initial Value Register                                  | LCIVRL    | 32      | 32     | 8 to 43 PCLKA                      | 2 to 22 ICLK | EPTP     |
| 000C 4124h | EPTPC  | Worst 10 Acquisition Directive Register                                    | GETW10R   | 32      | 32     | 8 to 43 PCLKA                      | 2 to 22 ICLK | EPTP     |
| 000C 4128h | EPTPC  | Positive Gradient Limit Register                                           | PLIMITRU  | 32      | 32     | 8 to 43 PCLKA                      | 2 to 22 ICLK | EPTP     |
| 000C 412Ch | EPTPC  | Positive Gradient Limit Register                                           | PLIMITRM  | 32      | 32     | 8 to 43 PCLKA                      | 2 to 22 ICLK | EPTP     |
| 000C 4130h | EPTPC  | Positive Gradient Limit Register                                           | PLIMITRL  | 32      | 32     | 8 to 43 PCLKA                      | 2 to 22 ICLK | EPTP     |
| 000C 4134h | EPTPC  | Negative Gradient Limit Register                                           | MLIMITRU  | 32      | 32     | 8 to 43 PCLKA                      | 2 to 22 ICLK | EPTP     |

#### Table 4.1 List of I/O Registers (Address Order) (55 / 67)



|            | Module     |                                                                   | Register  | Number  | Access | Number of Access                   | Cycles        | Related  |
|------------|------------|-------------------------------------------------------------------|-----------|---------|--------|------------------------------------|---------------|----------|
| Address    | Symbol     | Register Name                                                     | Symbol    | of Bits | Size   | $\textbf{ICLK} \geq \textbf{PCLK}$ | ICLK < PCLK   | Function |
| 000C 4900h | EPTPC<br>0 | PTP-primary Message Destination MAC Address<br>Setting Registers  | PPMACRU   | 32      | 32     | 9 to 211 PCLKA                     | 2 to 106 ICLK | EPTPC    |
| 000C 4904h | EPTPC<br>0 | PTP-primary Message Destination MAC Address<br>Setting Registers  | PPMACRL   | 32      | 32     | 9 to 211 PCLKA                     | 2 to 106 ICLK | EPTPC    |
| 000C 4908h | EPTPC<br>0 | PTP-pdelay Message MAC Address Setting Registers                  | PDMACRU   | 32      | 32     | 9 to 211 PCLKA                     | 2 to 106 ICLK | EPTPC    |
| 000C 490Ch | EPTPC<br>0 | PTP-pdelay Message MAC Address Setting Registers                  | PDMACRL   | 32      | 32     | 9 to 211 PCLKA                     | 2 to 106 ICLK | EPTPC    |
| 000C 4910h | EPTPC<br>0 | PTP Message EtherType Setting Register                            | PETYPER   | 32      | 32     | 9 to 211 PCLKA                     | 2 to 106 ICLK | EPTPC    |
| 000C 4920h | EPTPC<br>0 | PTP-primary Message Destination IP Address Setting Register       | PPIPR     | 32      | 32     | 9 to 211 PCLKA                     | 2 to 106 ICLK | EPTPC    |
| 000C 4924h | EPTPC<br>0 | PTP-pdelay Message Destination IP Address Setting<br>Register     | PDIPR     | 32      | 32     | 9 to 211 PCLKA                     | 2 to 106 ICLK | EPTPC    |
| 000C 4928h | EPTPC<br>0 | PTP event Message TOS Setting Register                            | PETOSR    | 32      | 32     | 9 to 211 PCLKA                     | 2 to 106 ICLK | EPTPC    |
| 000C 492Ch | EPTPC<br>0 | PTP general Message TOS Setting Register                          | PGTOSR    | 32      | 32     | 9 to 211 PCLKA                     | 2 to 106 ICLK | EPTPC    |
| 000C 4930h | EPTPC<br>0 | PTP-primary Message TTL Setting Register                          | PPTTLR    | 32      | 32     | 9 to 211 PCLKA                     | 2 to 106 ICLK | EPTPC    |
| 000C 4934h | EPTPC<br>0 | PTP-pdelay Message TTL Setting Register                           | PDTTLR    | 32      | 32     | 9 to 211 PCLKA                     | 2 to 106 ICLK | EPTPC    |
| 000C 4938h | EPTPC<br>0 | PTP event Message UDP Destination Port Number<br>Setting Register | PEUDPR    | 32      | 32     | 9 to 211 PCLKA                     | 2 to 106 ICLK | EPTPC    |
| 000C 493Ch | EPTPC<br>0 | PTP general Message UDP Destination Port Number Setting Register  | PGUDPR    | 32      | 32     | 9 to 211 PCLKA                     | 2 to 106 ICLK | EPTPC    |
| 000C 4940h | EPTPC<br>0 | Frame Reception Filter Setting Register                           | FFLTR     | 32      | 32     | 9 to 211 PCLKA                     | 2 to 106 ICLK | EPTPC    |
| 000C 4960h | EPTPC<br>0 | Frame Reception Filter MAC Address 0 Setting<br>Registers         | FMACORU   | 32      | 32     | 9 to 211 PCLKA                     | 2 to 106 ICLK | EPTPC    |
| 000C 4964h | EPTPC<br>0 | Frame Reception Filter MAC Address 0 Setting<br>Registers         | FMACORL   | 32      | 32     | 9 to 211 PCLKA                     | 2 to 106 ICLK | EPTPC    |
| 000C 4968h | EPTPC<br>0 | Frame Reception Filter MAC Address 1 Setting<br>Registers         | FMAC1RU   | 32      | 32     | 9 to 211 PCLKA                     | 2 to 106 ICLK | EPTPC    |
| 000C 496Ch | EPTPC<br>0 | Frame Reception Filter MAC Address 1 Setting Registers            | FMAC1RL   | 32      | 32     | 9 to 211 PCLKA                     | 2 to 106 ICLK | EPTPC    |
| 000C 49C0h | EPTPC<br>0 | Asymmetric Delay Setting Register                                 | DASYMRU   | 32      | 32     | 9 to 211 PCLKA                     | 2 to 106 ICLK | EPTPC    |
| 000C 49C4h | EPTPC<br>0 | Asymmetric Delay Setting Register                                 | DASYMRL   | 32      | 32     | 9 to 211 PCLKA                     | 2 to 106 ICLK | EPTPC    |
| 000C 49C8h | EPTPC<br>0 | Timestamp Latency Setting Register                                | TSLATR    | 32      | 32     | 9 to 211 PCLKA                     | 2 to 106 ICLK | EPTPC    |
| 000C 49CCh | EPTPC<br>0 | SYNFP Operation Setting Register                                  | SYCONFR   | 32      | 32     | 9 to 211 PCLKA                     | 2 to 106 ICLK | EPTPC    |
| 000C 49D0h | EPTPC<br>0 | SYNFP Frame Format Setting Register                               | SYFORMR   | 32      | 32     | 9 to 211 PCLKA                     | 2 to 106 ICLK | EPTPC    |
| 000C 49D4h | EPTPC<br>0 | Response Message Reception Timeout Register                       | RSTOUTR   | 32      | 32     | 9 to 211 PCLKA                     | 2 to 106 ICLK | EPTPC    |
| 000C 4C00h | EPTPC<br>1 | SYNFP Status Register                                             | SYSR      | 32      | 32     | 9 to 211 PCLKA                     | 2 to 106 ICLK | EPTPC    |
| 000C 4C04h | EPTPC<br>1 | SYNFP Status Notification Permission Register                     | SYIPR     | 32      | 32     | 9 to 211 PCLKA                     | 2 to 106 ICLK | EPTPC    |
| 000C 4C10h | EPTPC<br>1 | SYNFP MAC Address Registers                                       | SYMACRU   | 32      | 32     | 9 to 211 PCLKA                     | 2 to 106 ICLK | EPTPC    |
| 000C 4C14h | EPTPC<br>1 | SYNFP MAC Address Registers                                       | SYMACRL   | 32      | 32     | 9 to 211 PCLKA                     | 2 to 106 ICLK | EPTPC    |
| 000C 4C1Ch | EPTPC<br>1 | SYNFP Local IP Address Register                                   | SYIPADDRR | 32      | 32     | 9 to 211 PCLKA                     | 2 to 106 ICLK | EPTPC    |
| 000C 4C40h | EPTPC<br>1 | SYNFP Specification Version Setting Register                      | SYSPVRR   | 32      | 32     | 9 to 211 PCLKA                     | 2 to 106 ICLK | EPTPC    |
| 000C 4C44h | EPTPC      | SYNFP Domain Number Setting Register                              | SYDOMR    | 32      | 32     | 9 to 211 PCLKA                     | 2 to 106 ICLK | EPTPC    |

#### Table 4.1 List of I/O Registers (Address Order) (58 / 67)



|            | Module |                                           | Register  | Number  | Access  | Number of Access                   | s Cycles                                                                                                               | Relate   |
|------------|--------|-------------------------------------------|-----------|---------|---------|------------------------------------|------------------------------------------------------------------------------------------------------------------------|----------|
| Address    | Symbol | Register Name                             | Symbol    | of Bits | Size    | $\textbf{ICLK} \geq \textbf{PCLK}$ | ICLK < PCLK                                                                                                            | Function |
| 000D 0103h | RSPI0  | RSPI Status Register                      | SPSR      | 8       | 8       | 3, 4 PCLKA                         | 2 ICLK                                                                                                                 | RSPI     |
| 00D 0104h  | RSPI0  | RSPI Data Register                        | SPDR      | 32      | 16, 32  | 3, 4 PCLKA                         | 2 ICLK                                                                                                                 | RSPI     |
| 000D 0108h | RSPI0  | RSPI Sequence Control Register            | SPSCR     | 8       | 8       | 3, 4 PCLKA                         | 2 ICLK                                                                                                                 | RSPI     |
| 000D 0109h | RSPI0  | RSPI Sequence Status Register             | SPSSR     | 8       | 8       | 3, 4 PCLKA                         | 2 ICLK                                                                                                                 | RSPI     |
| 000D 010Ah | RSPI0  | RSPI Bit Rate Register                    | SPBR      | 8       | 8       | 3, 4 PCLKA                         | 2 ICLK                                                                                                                 | RSPI     |
| 000D 010Bh | RSPI0  | RSPI Data Control Register                | SPDCR     | 8       | 8       | 3, 4 PCLKA                         | 2 ICLK                                                                                                                 | RSPI     |
| 000D 010Ch | RSPI0  | RSPI Clock Delay Register                 | SPCKD     | 8       | 8       | 3, 4 PCLKA                         | 2 ICLK                                                                                                                 | RSPI     |
| 000D 010Dh | RSPI0  | RSPI Slave Select Negation Delay Register | SSLND     | 8       | 8       | 3, 4 PCLKA                         | 2 ICLK                                                                                                                 | RSPI     |
| 000D 010Eh | RSPI0  | RSPI Next-Access Delay Register           | SPND      | 8       | 8       | 3, 4 PCLKA                         | 2 ICLK                                                                                                                 | RSPI     |
| 000D 010Fh | RSPI0  | RSPI Control Register 2                   | SPCR2     | 8       | 8       | 3, 4 PCLKA                         | 2 ICLK                                                                                                                 | RSPI     |
| 000D 0110h | RSPI0  | RSPI Command Register 0                   | SPCMD0    | 16      | 16      | 3, 4 PCLKA                         | 2 ICLK                                                                                                                 | RSPI     |
| 000D 0112h | RSPI0  | RSPI Command Register 1                   | SPCMD1    | 16      | 16      | 3, 4 PCLKA                         | 2 ICLK                                                                                                                 | RSPI     |
| 000D 0114h | RSPI0  | RSPI Command Register 2                   | SPCMD2    | 16      | 16      | 3, 4 PCLKA                         | 2 ICLK                                                                                                                 | RSPI     |
| 000D 0116h | RSPI0  | RSPI Command Register 3                   | SPCMD3    | 16      | 16      | 3, 4 PCLKA                         | 2 ICLK                                                                                                                 | RSPI     |
| 000D 0118h | RSPI0  | RSPI Command Register 4                   | SPCMD4    | 16      | 16      | 3, 4 PCLKA                         | 2 ICLK                                                                                                                 | RSPI     |
| 000D 011Ah | RSPI0  | RSPI Command Register 5                   | SPCMD5    | 16      | 16      | 3, 4 PCLKA                         | 2 ICLK                                                                                                                 | RSPI     |
| 000D 011Ch | RSPI0  | RSPI Command Register 6                   | SPCMD6    | 16      | 16      | 3, 4 PCLKA                         | 2 ICLK                                                                                                                 | RSPI     |
| 000D 011Eh | RSPI0  | RSPI Command Register 7                   | SPCMD7    | 16      | 16      | 3, 4 PCLKA                         | 2 ICLK                                                                                                                 | RSPI     |
| 000D 0400h | USBA   | System Configuration Control Register     | SYSCFG    | 16      | 16      | 3, 4 PCLKB                         | 2 ICLK                                                                                                                 | USB      |
| 000D 0402h | USBA   | CPU Bus Wait Register                     | BUSWAIT   | 16      | 16      | 3, 4 PCLKB                         | 2 ICLK                                                                                                                 | USB/     |
| 000D 0404h | USBA   | System Configuration Status Register      | SYSSTS0   | 16      | 16      | (3 + BUSWAIT)<br>PCLKA or more     | Rounded up to the<br>nearest integer<br>greater than 1 + (3 +<br>BUSWAIT) × (fre-<br>quency ratio of ICLK/<br>PCLKB)*5 | USB/     |
| 000D 0406h | USBA   | PLL Status Register                       | PLLSTA    | 16      | 16      | (3 + BUSWAIT)<br>PCLKA or more     | Rounded up to the<br>nearest integer<br>greater than 1 + (3 +<br>BUSWAIT) × (fre-<br>quency ratio of ICLK/<br>PCLKB)*5 | USB      |
| 000D 0408h | USBA   | Device State Control Register 0           | DVSTCTR0  | 16      | 16      | (3 + BUSWAIT)<br>PCLKA or more     | Rounded up to the<br>nearest integer<br>greater than 1 + (3 +<br>BUSWAIT) × (fre-<br>quency ratio of ICLK/<br>PCLKB)*5 | USB      |
| 000D 0414h | USBA   | CFIFO Port Register                       | CFIFO     | 32      | 8,16,32 | (3 + BUSWAIT)<br>PCLKA or more     | Rounded up to the<br>nearest integer<br>greater than 1 + (3 +<br>BUSWAIT) × (fre-<br>quency ratio of ICLK/<br>PCLKB)*5 | USB.     |
| 000D 0418h | USBA   | D0FIFO Port Register                      | D0FIFO    | 32      | 8,16,32 | (3 + BUSWAIT)<br>PCLKA or more     | Rounded up to the<br>nearest integer<br>greater than 1 + (3 +<br>BUSWAIT) × (fre-<br>quency ratio of ICLK/<br>PCLKB)*5 | USB.     |
| 000D 041Ch | USBA   | D1FIFO Port Register                      | D1FIFO    | 32      | 8,16,32 | (3 + BUSWAIT)<br>PCLKA or more     | Rounded up to the<br>nearest integer<br>greater than 1 + (3 +<br>BUSWAIT) × (fre-<br>quency ratio of ICLK/<br>PCLKB)*5 | USB.     |
| 000D 0420h | USBA   | CFIFO Port Select Register                | CFIFOSEL  | 16      | 16      | (3 + BUSWAIT)<br>PCLKA or more     | Rounded up to the<br>nearest integer<br>greater than 1 + (3 +<br>BUSWAIT) × (fre-<br>quency ratio of ICLK/<br>PCLKB)*5 | USB.     |
| 000D 0422h | USBA   | CFIFO Port Control Register               | CFIFOCTR  | 16      | 16      | (3 + BUSWAIT)<br>PCLKA or more     | Rounded up to the<br>nearest integer<br>greater than 1 + (3 +<br>BUSWAIT) × (fre-<br>quency ratio of ICLK/<br>PCLKB)*5 | USB      |
| 000D 0428h | USBA   | D0FIFO Port Select Register               | DOFIFOSEL | 16      | 16      | (3 + BUSWAIT)<br>PCLKA or more     | Rounded up to the<br>nearest integer<br>greater than 1 + (3 +<br>BUSWAIT) × (fre-<br>quency ratio of ICLK/<br>PCLKB)*5 | USB      |

#### Table 4.1 List of I/O Registers (Address Order) (62 / 67)



|            | Module |                                           | Register | Number  | Access | Number of Access                   | s Cycles                                                                                                               | Related  |
|------------|--------|-------------------------------------------|----------|---------|--------|------------------------------------|------------------------------------------------------------------------------------------------------------------------|----------|
| Address    | Symbol | Register Name                             | Symbol   | of Bits | Size   | $\textbf{ICLK} \geq \textbf{PCLK}$ | ICLK < PCLK                                                                                                            | Function |
| 000D 049Ch | USBA   | Pipe4 Transaction Counter Enable Register | PIPE4TRE | 16      | 16     | (3 + BUSWAIT)<br>PCLKA or more     | Rounded up to the<br>nearest integer<br>greater than 1 + (3 +<br>BUSWAIT) × (fre-<br>quency ratio of ICLK/<br>PCLKB)*5 | USBA     |
| 000D 049Eh | USBA   | Pipe4 Transaction Counter Register        | PIPE4TRN | 16      | 16     | (3 + BUSWAIT)<br>PCLKA or more     | Rounded up to the<br>nearest integer<br>greater than 1 + (3 +<br>BUSWAIT) × (fre-<br>quency ratio of ICLK/<br>PCLKB)*5 | USBA     |
| 000D 04A0h | USBA   | Pipe5 Transaction Counter Enable Register | PIPE5TRE | 16      | 16     | (3 + BUSWAIT)<br>PCLKA or more     | Rounded up to the<br>nearest integer<br>greater than 1 + (3 +<br>BUSWAIT) × (fre-<br>quency ratio of ICLK/<br>PCLKB)*5 | USBA     |
| 000D 04A2h | USBA   | Pipe5 Transaction Counter Register        | PIPE5TRN | 16      | 16     | (3 + BUSWAIT)<br>PCLKA or more     | Rounded up to the<br>nearest integer<br>greater than 1 + (3 +<br>BUSWAIT) × (fre-<br>quency ratio of ICLK/<br>PCLKB)*5 | USBA     |
| 000D 04D0h | USBA   | Device Address 0 Configuration Register   | DEVADD0  | 16      | 16     | (3 + BUSWAIT)<br>PCLKA or more     | Rounded up to the<br>nearest integer<br>greater than 1 + (3 +<br>BUSWAIT) × (fre-<br>quency ratio of ICLK/<br>PCLKB)*5 | USBA     |
| 000D 04D2h | USBA   | Device Address 1 Configuration Register   | DEVADD1  | 16      | 16     | (3 + BUSWAIT)<br>PCLKA or more     | Rounded up to the<br>nearest integer<br>greater than 1 + (3 +<br>BUSWAIT) × (fre-<br>quency ratio of ICLK/<br>PCLKB)*5 | USBA     |
| 000D 04D4h | USBA   | Device Address 2 Configuration Register   | DEVADD2  | 16      | 16     | (3 + BUSWAIT)<br>PCLKA or more     | Rounded up to the<br>nearest integer<br>greater than 1 + (3 +<br>BUSWAIT) × (fre-<br>quency ratio of ICLK/<br>PCLKB)*5 | USBA     |
| 000D 04D6h | USBA   | Device Address 3 Configuration Register   | DEVADD3  | 16      | 16     | (3 + BUSWAIT)<br>PCLKA or more     | Rounded up to the<br>nearest integer<br>greater than 1 + (3 +<br>BUSWAIT) × (fre-<br>quency ratio of ICLK/<br>PCLKB)*5 | USBA     |
| 000D 04D8h | USBA   | Device Address 4 Configuration Register   | DEVADD4  | 16      | 16     | (3 + BUSWAIT)<br>PCLKA or more     | Rounded up to the<br>nearest integer<br>greater than 1 + (3 +<br>BUSWAIT) × (fre-<br>quency ratio of ICLK/<br>PCLKB)*5 | USBA     |
| 000D 04DAh | USBA   | Device Address 5 Configuration Register   | DEVADD5  | 16      | 16     | (3 + BUSWAIT)<br>PCLKA or more     | Rounded up to the<br>nearest integer<br>greater than 1 + (3 +<br>BUSWAIT) × (fre-<br>quency ratio of ICLK/<br>PCLKB)*5 | USBA     |
| 000D 0500h | USBA   | Low Power Control Register                | LPCTRL   | 16      | 16     | (3 + BUSWAIT)<br>PCLKA or more     | Rounded up to the<br>nearest integer<br>greater than 1 + (3 +<br>BUSWAIT) x (fre-<br>quency ratio of ICLK/<br>PCLKB)*5 | USBA     |
| 000D 0502h | USBA   | Low Power Status Register                 | LPSTS    | 16      | 16     | (3 + BUSWAIT)<br>PCLKA or more     | Rounded up to the<br>nearest integer<br>greater than 1 + (3 +<br>BUSWAIT) × (fre-<br>quency ratio of ICLK/<br>PCLKB)*5 | USBA     |
| 000D 0540h | USBA   | Battery Charging Control Register         | BCCTRL   | 16      | 16     | (3 + BUSWAIT)<br>PCLKA or more     | Rounded up to the<br>nearest integer<br>greater than 1 + (3 +<br>BUSWAIT) × (fre-<br>quency ratio of ICLK/<br>PCLKB)*5 | USBA     |
| 000D 0544h | USBA   | Function L1 Control Register 1            | PL1CTRL1 | 16      | 16     | (3 + BUSWAIT)<br>PCLKA or more     | Rounded up to the<br>nearest integer<br>greater than 1 + (3 +<br>BUSWAIT) × (fre-<br>quency ratio of ICLK/<br>PCLKB)*5 | USBA     |
| 000D 0546h | USBA   | Function L1 Control Register 2            | PL1CTRL2 | 16      | 16     | (3 + BUSWAIT)<br>PCLKA or more     | Rounded up to the<br>nearest integer<br>greater than 1 + (3 +<br>BUSWAIT) × (fre-<br>quency ratio of ICLK/<br>PCLKB)*5 | USBA     |

#### Table 4.1 List of I/O Registers (Address Order) (66 / 67)



## 5.3 AC Characteristics

#### Table 5.7 Operating Frequency (High-Speed Operating Mode)

Conditions: VCC = AVCC0 = AVCC1 = VCC\_USB =  $V_{BATT}$  = 2.7 to 3.6 V, 2.7 ≤ VREFH0 ≤ AVCC0, VCC\_USBA = AVCC\_USBA = 3.0 to 3.6 V,

 $VSS = AVSS0 = AVSS1 = VREFL0 = VSS_USB = VSS1_USBA = VSS2_USBA = PVSS_USBA = AVSS_USBA = 0 V, T_a = T_{opr}$ 

|                        | Item                        | Symbol                             | Min. | Тур. | Max. | Unit |  |
|------------------------|-----------------------------|------------------------------------|------|------|------|------|--|
| Operating<br>frequency | System clock (ICLK)         | f                                  | _    | -    | 120  | MHz  |  |
|                        | Peripheral module clock (PC |                                    | _    | —    | 120  |      |  |
|                        | Peripheral module clock (PC |                                    | _    | —    | 60   |      |  |
|                        | Peripheral module clock (PC |                                    | _    | — —  | 60   |      |  |
|                        | Peripheral module clock (PC |                                    |      | _    | 60   | 1    |  |
|                        | Flash-IF clock (FCLK)       |                                    |      | *1   | _    | 60   |  |
|                        | External bus clock (BCLK)   | Packages with 177 to 144 pins only |      |      | —    | 120  |  |
|                        |                             | Package with 100 pins only         |      | _    | — —  | 60   |  |
|                        | BCLK pin output             | Packages with 177 to 144 pins only |      |      | —    | 60   |  |
|                        |                             | Package with 100 pins only         |      |      | —    | 30   |  |
|                        | SDRAM clock (SDCLK)         | Packages with 177 to 144 pins only |      | —    | —    | 60   |  |
|                        | SDCLK pin output            | Packages with 177 to 144 pins only |      | —    | _    | 60   |  |

Note 1. The FCLK must run at a frequency of at least 4 MHz when changing the flash memory contents.

#### Table 5.8 Operating Frequency (Low-Speed Operating Mode 1)

Conditions: VCC = AVCC0 = AVCC1 = VCC\_USB =  $V_{BATT}$  = 2.7 to 3.6 V, 2.7 ≤ VREFH0 ≤ AVCC0, VCC\_USBA = AVCC\_USBA = 3.0 to 3.6 V,

 $\label{eq:VSS} VSS = AVSS0 = AVSS1 = VREFL0 = VSS_USB = VSS1_USBA = VSS2_USBA = PVSS_USBA = AVSS_USBA = 0 \ V, \ T_a = T_{opr}$ 

|           | Item                        |                                    | Symbol | Min. | Тур. | Max. | Unit |  |
|-----------|-----------------------------|------------------------------------|--------|------|------|------|------|--|
| Operating | System clock (ICLK)         | System clock (ICLK)                |        |      | _    | 1    | MHz  |  |
| frequency | Peripheral module clock (PC |                                    | _      | _    | 1    |      |      |  |
|           | Peripheral module clock (PC |                                    | —      | —    | 1    |      |      |  |
|           | Peripheral module clock (PC |                                    |        | —    | 1    |      |      |  |
|           | Peripheral module clock (PC |                                    | _      | —    | 1    |      |      |  |
|           | Flash-IF clock (FCLK)       |                                    |        |      | _    | 1    |      |  |
|           | External bus clock (BCLK)   | Packages with 177 to 144 pins only |        | —    | —    | 1    |      |  |
|           |                             | Package with 100 pins only         |        |      | —    | 1    |      |  |
|           | BCLK pin output             | Packages with 177 to 144 pins only |        | s    | —    | —    | 1    |  |
|           |                             | Package with 100 pins only         |        | _    | —    | 1    |      |  |
|           | SDRAM clock (SDCLK)         | Packages with 177 to 144 pins only |        | _    | —    | 1    |      |  |
|           | SDCLK pin output            | Packages with 177 to 144 pins only |        | —    | —    | 1    |      |  |

Note 1. When the 12-bit A/D converter is used, the frequency must be set to at least 1 MHz.





Figure 5.16 Address/Data Multiplexed Bus Read Access Timing



Figure 5.17 Address/Data Multiplexed Bus Write Access Timing



Figure 5.55 Transmit/Receive Timing (CPHA = 1)





Figure 5.59 Transmit/Receive Timing (SSISCKn Falling Synchronous)



Figure 5.60 SSIDATA Output Delay from SSIWSn Change Edge



#### Table 5.40 ETHERC Timing

Conditions: VCC = AVCC0 = AVCC1 = VCC\_USB = V<sub>BATT</sub> = 2.7 to 3.6 V, 2.7 ≤ VREFH0 ≤ AVCC0,

VCC\_USBA = AVCC\_USBA = 3.0 to 3.6 V,

VSS = AVSS0 = AVSS1 = VREFL0 = VSS\_USB = VSS1\_USBA = VSS2\_USBA = PVSS\_USBA = AVSS\_USBA = 0 V,

PCLKA = 8 to 120 MHz, PCLKB = 8 to 60 MHz,  $T_a = T_{opr}$ Output load conditions:  $V_{OH} = VCC \times 0.5$ ,  $V_{OL} = VCC \times 0.5$ , C = 30 pF

High-drive output is selected by the driving ability control register.

|        | Item                                   | Symbol                         | Min. | Max.         | Unit | Test<br>Conditions |
|--------|----------------------------------------|--------------------------------|------|--------------|------|--------------------|
| ETHERC | REF50CK cycle time                     | T <sub>ck</sub>                | 20   | —            | ns   | Figure 5.62 to     |
| (RMII) | REF50CK frequency Typ. 50 MHz          | —                              | _    | 50 + 100 ppm | MHz  | Figure 5.64        |
|        | REF50CK duty                           | —                              | 35   | 65           | %    |                    |
|        | REF50CK rise/fall time                 | T <sub>ckr/ckf</sub>           | 0.5  | 3.5          | ns   |                    |
|        | RMII_xxxx*1 output delay time          | T <sub>co</sub>                | 2.5  | 15.0         | ns   |                    |
|        | RMII_xxxx*2 setup time                 | T <sub>su</sub>                | 3    | —            | ns   |                    |
|        | RMII_xxxx*2 hold time                  | T <sub>hd</sub>                | 1    | —            | ns   |                    |
|        | RMII_xxxx*1, *2 rise/fall time         | T <sub>r</sub> /T <sub>f</sub> | 0.5  | 5            | ns   |                    |
|        | ET_WOL output delay time               | t <sub>WOLd</sub>              | 1    | 23.5         | ns   | Figure 5.66        |
| ETHERC | ET_TX_CLK cycle time                   | t <sub>Tcyc</sub>              | 40   | —            | ns   | —                  |
| (MII)  | ET_TX_EN output delay time             | t <sub>TENd</sub>              | 1    | 20           | ns   | Figure 5.67        |
|        | ET_ETXD0 to ET_ETXD3 output delay time | t <sub>MTDd</sub>              | 1    | 20           | ns   |                    |
|        | ET_CRS setup time                      | t <sub>CRSs</sub>              | 10   | —            | ns   |                    |
|        | ET_CRS hold time                       | t <sub>CRSh</sub>              | 10   | —            | ns   |                    |
|        | ET_COL setup time                      | t <sub>COLs</sub>              | 10   | —            | ns   | Figure 5.68        |
|        | ET_COL hold time                       | t <sub>COLh</sub>              | 10   | —            | ns   |                    |
|        | ET_RX_CLK cycle time                   | t <sub>TRcyc</sub>             | 40   | —            | ns   | —                  |
|        | ET_RX_DV setup time                    | t <sub>RDVs</sub>              | 10   | —            | ns   | Figure 5.69        |
|        | ET_RX_DV hold time                     | t <sub>RDVh</sub>              | 10   | —            | ns   |                    |
|        | ET_ERXD0 to ET_ERXD3 setup time        | t <sub>MRDs</sub>              | 10   | —            | ns   |                    |
|        | ET_ERXD0 to ET_ERXD3 hold time         | t <sub>MRDh</sub>              | 10   | —            | ns   |                    |
|        | ET_RX_ER setup time                    | t <sub>RERs</sub>              | 10   | —            | ns   | Figure 5.70        |
|        | ET_RX_ER hold time                     | t <sub>RESh</sub>              | 10   | —            | ns   |                    |
|        | ET_WOL output delay time               | t <sub>WOLd</sub>              | 1    | 23.5         | ns   | Figure 5.71        |

Note 1. RMII\_TXD\_EN, RMII\_TXD1, RMII\_TXD0

Note 2. RMII\_CRS\_DV, RMII\_RXD1, RMII\_RXD0, RMII\_RX\_ER

## 5.6 D/A Conversion Characteristics

#### Table 5.48 D/A Conversion Characteristics

 $T_a = T_{opr}$ 

|                       | Min.                                | Тур. | Max. | Unit        | Test Conditions |                                          |
|-----------------------|-------------------------------------|------|------|-------------|-----------------|------------------------------------------|
| Resolution            | 12                                  | 12   | 12   | Bit         |                 |                                          |
| Without AMP<br>output | Absolute accuracy                   | _    | —    | ±6.0        | LSB             | 2-MΩ resistive load<br>10-bit conversion |
|                       | DNL differential nonlinearity error | _    | ±1.0 | ±2.0        | LSB             | 2-MΩ resistive load                      |
|                       | RO output resistance                |      | 7.5  | —           | kΩ              |                                          |
|                       | Conversion time                     |      | _    | 3.0         | μs              | 20-pF capacitive load                    |
| With AMP output       | Resistive load                      | 5    | _    | —           | kΩ              |                                          |
|                       | Capacitive load                     |      |      | 50          | pF              |                                          |
|                       | Output voltage range                | 0.2  | _    | AVCC1 - 0.2 | V               |                                          |
|                       | DNL differential nonlinearity error | _    | ±1.0 | ±2.0        | LSB             |                                          |
|                       | INL integral nonlinearity error     | _    | ±2.0 | ±4.0        | LSB             |                                          |
|                       | Conversion time                     | _    | _    | 4.0         | μs              |                                          |

# 5.7 Temperature Sensor Characteristics

#### Table 5.49 Temperature Sensor Characteristics

Conditions: VCC = AVCC0 = AVCC1 = VCC\_USB =  $V_{BATT}$  = 2.7 to 3.6 V, 2.7 ≤ VREFH0 ≤ AVCC0, VCC\_USBA = AVCC\_USBA = 3.0 to 3.6 V,

VSS = AVSS0 = AVSS1 = VREFL0 = VSS\_USB = VSS1\_USBA = VSS2\_USBA = PVSS\_USBA = AVSS\_USBA = 0 V, T<sub>a</sub> = T<sub>opr</sub>

| Item                          | Min. | Тур. | Max. | Unit  | Test Conditions |
|-------------------------------|------|------|------|-------|-----------------|
| Relative accuracy             | _    | ±1   | —    | °C    |                 |
| Temperature slope             | _    | 3.8  | —    | mV/°C |                 |
| Output voltage (at 25°C)      | —    | 1.21 | —    | V     |                 |
| Temperature sensor start time | _    | —    | 30   | μs    |                 |
| Sampling time*1               | 4.15 | —    | —    | μs    |                 |

Note 1. Set the S12AD1.ADSSTRT register such that the sampling time of the 12-bit A/D converter satisfies this specification.

| Rev. | Date         |               | Description                                                                                     | Classification                   |  |  |  |  |  |
|------|--------------|---------------|-------------------------------------------------------------------------------------------------|----------------------------------|--|--|--|--|--|
| Nev. | Date         | Page          | Classification                                                                                  |                                  |  |  |  |  |  |
| 1.10 | Oct 24, 2016 | 108           | Table 4.1 List of I/O Registers (Address Order) (37 / 67)<br>0008 C296h, added                  |                                  |  |  |  |  |  |
|      |              | 110           | Table 4.1 List of I/O Registers (Address Order) (39 / 67), changed                              |                                  |  |  |  |  |  |
|      |              | 111           | Table 4.1 List of I/O Registers (Address Order) (40 / 67), changed                              |                                  |  |  |  |  |  |
|      |              | 112           | Table 4.1 List of I/O Registers (Address Order) (41 / 67), changed                              |                                  |  |  |  |  |  |
|      |              | 119           | Table 4.1 List of I/O Registers (Address Order) (48 / 67)<br>000C 0438h, 000C 046Ch, deleted    |                                  |  |  |  |  |  |
|      |              | 132, 133      | Table 4.1 List of I/O Registers (Address Order) (61 / 67), (62 / 67), changed                   |                                  |  |  |  |  |  |
|      |              | 138           | Table 4.1 List of I/O Registers (Address Order), Note 6 added                                   | TN-RX*-A152A/E                   |  |  |  |  |  |
|      |              | 5. Electrical | Characteristics                                                                                 |                                  |  |  |  |  |  |
|      |              | 139           | Table 5.1 Absolute Maximum Rating, changed                                                      | TN-RX*-A160A/E                   |  |  |  |  |  |
|      |              | 140           | Table 5.2 DC Characteristics (1), changed                                                       | TN-RX*-A159A/E<br>TN-RX*-A160A/E |  |  |  |  |  |
|      |              | 141           | Table 5.3 DC Characteristics (2), changed                                                       | TN-RX*-A159A/E                   |  |  |  |  |  |
|      |              | 183           | Figure 5.48 RSPI Timing (Master, CPHA = 0) (Bit Rate: PCLKB Division Ratio Set to 1/2), changed |                                  |  |  |  |  |  |
|      |              | 206           | Table 5.49 Temperature Sensor Characteristics, changed                                          | TN-RX*-A159A/E                   |  |  |  |  |  |
|      |              | 212           | Figure 5.84 Battery Backup Function Characteristics, changed                                    | 1                                |  |  |  |  |  |
|      |              | 213           | Table 5.53 Code Flash Memory Characteristics, changed                                           | TN-RX*-A146A/E                   |  |  |  |  |  |
|      |              | 214           | Table 5.54 Data Flash Memory Characteristics, changed                                           | 1                                |  |  |  |  |  |

All trademarks and registered trademarks are the property of their respective owners.



## General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

1. Handling of Unused Pins

Handle unused pins in accordance with the directions given under Handling of Unused Pins in the manual.

- <sup>3</sup>⁄<sub>4</sub> The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.
- 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

- <sup>3</sup>⁄<sub>4</sub> The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.
- 3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

- <sup>3</sup>⁄<sub>4</sub> The reserved addresses are provided for the possible future expansion of functions. Do not access these addresses; the correct operation of LSI is not guaranteed if they are accessed.
- 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

- When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.
- 5. Differences between Products

Before changing from one product to another, i.e. to a product with a different part number, confirm that the change will not lead to problems.

<sup>3</sup>⁄4 The characteristics of Microprocessing unit or Microcontroller unit products in the same group but having a different part number may differ in terms of the internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.