



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                          |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 24MHz                                                                           |
| Connectivity               | CSI, I²C, LINbus, UART/USART                                                    |
| Peripherals                | DMA, LCD, LVD, POR, PWM, WDT                                                    |
| Number of I/O              | 42                                                                              |
| Program Memory Size        | 16KB (16K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 4K x 8                                                                          |
| RAM Size                   | 1K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 9x10b                                                                       |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 64-LQFP                                                                         |
| Supplier Device Package    | 64-LFQFP (10x10)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f10wlaafb-30 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 1.5.2 80-pin products



**Remark** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). See **Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR)** in the RL78/L13 User's Manual.



| Parameter                                                                                                                                                                                                                                                         | Symbol                                              | Conditions                                                                                                   |                                                                                                                                                  | MIN.                  | TYP. | MAX. | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|------|------|
| Output voltage,<br>high                                                                                                                                                                                                                                           | V <sub>OH1</sub>                                    | P00 to P07, P10 to P17, P22 to P27,<br>P30 to P35, P40 to P47, P50 to P57,                                   | $\begin{array}{l} 4.0 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OH1}} = -10.0 \ \text{mA} \end{array}$                                    | Vdd - 1.5             |      |      | V    |
|                                                                                                                                                                                                                                                                   |                                                     | P70 to P77, P125 to P127, P130                                                                               | $\begin{array}{l} 4.0 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OH1}} = -3.0 \ \text{mA} \end{array}$                                     | Vdd - 0.7             |      |      | V    |
|                                                                                                                                                                                                                                                                   |                                                     |                                                                                                              | $\begin{array}{l} 2.7 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OH1}} = -2.0 \ \text{mA} \end{array}$                                     | $V_{\text{DD}}-0.6$   |      |      | V    |
|                                                                                                                                                                                                                                                                   |                                                     |                                                                                                              | 1.8 V $\leq$ Vdd $\leq$ 5.5 V,<br>Іон1 = $-1.5$ mA                                                                                               | $V_{\text{DD}}-0.5$   |      |      | V    |
|                                                                                                                                                                                                                                                                   |                                                     |                                                                                                              | $\begin{array}{l} 1.6 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}, \\ \text{I}_{\text{OH1}} = -1.0 \text{ mA} \end{array}$            | $V_{\text{DD}}-0.5$   |      |      | V    |
| Parameter       Syn         Output voltage,<br>high       VOH1         VOH2       VOH2         Output voltage,<br>low       VOL1         Voluput voltage,<br>low       VOL1         VOL2       VOL2         VOL3       VOL3                                       | Vон2                                                | P20 and P21                                                                                                  | 1.6 V $\leq$ Vdd $\leq$ 5.5 V,<br>Ioh2 = -100 $\mu$ A                                                                                            | $V_{\text{DD}} - 0.5$ |      |      | V    |
| Parameter       Symbol         Output voltage,<br>high       VOH1         VOH2       VOH2         Output voltage,<br>low       VOL1         Vol2       VOL2         Vol2       VOL2         VOL2       VOL2         VOL3       VOL3                               | V <sub>OL1</sub>                                    | P00 to P07, P10 to P17, P22 to P27,<br>P30 to P35, P40 to P47, P50 to P57,<br>P70 to P77, P125 to P127, P130 | $\begin{array}{l} 4.0 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OL1}} = 20 \ \text{mA} \end{array} \end{array} \label{eq:eq:observed_eq}$ |                       |      | 1.3  | V    |
|                                                                                                                                                                                                                                                                   |                                                     |                                                                                                              | $\begin{array}{l} 4.0 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OL1}} = 8.5 \ mA \end{array} \end{array} \label{eq:DD}$                   |                       |      | 0.7  | V    |
|                                                                                                                                                                                                                                                                   |                                                     |                                                                                                              | $\begin{array}{l} 2.7 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OL1}} = 3.0 \ mA \end{array} \end{array} \label{eq:DD}$                   |                       |      | 0.6  | V    |
|                                                                                                                                                                                                                                                                   |                                                     |                                                                                                              | $2.7 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V},$<br>lol1 = 1.5 mA                                                                   |                       |      | 0.4  | V    |
|                                                                                                                                                                                                                                                                   |                                                     |                                                                                                              | $\begin{array}{l} 1.8 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OL1}} = 0.6 \ mA \end{array} \end{array} \label{eq:DD}$                   |                       |      | 0.4  | V    |
|                                                                                                                                                                                                                                                                   |                                                     |                                                                                                              | $1.6 \text{ V} \le \text{V}_{\text{DD}} < 1.8 \text{ V},$<br>Iol1 = 0.3 mA                                                                       |                       |      | 0.4  | V    |
| Voн2         P20 and P21           Output voltage,<br>low         Vol1         P00 to P07, P10 to P17, P22 to P27,<br>P30 to P35, P40 to P47, P50 to P57,<br>P70 to P77, P125 to P127, P130           Vol2         P20 and P21           Vol3         P60 and P61 | $1.6 V \le V_{DD} \le 5.5 V,$<br>Iol2 = 400 $\mu A$ |                                                                                                              |                                                                                                                                                  | 0.4                   | V    |      |      |
|                                                                                                                                                                                                                                                                   | Vol3                                                | P60 and P61                                                                                                  | $\begin{array}{l} 4.0 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OL3}} = 15.0 \ \text{mA} \end{array}$                                     |                       |      | 2.0  | V    |
|                                                                                                                                                                                                                                                                   |                                                     |                                                                                                              | $\begin{array}{l} 4.0 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OL3}} = 5.0 \ mA \end{array}$                                             |                       |      | 0.4  | V    |
|                                                                                                                                                                                                                                                                   |                                                     |                                                                                                              | $2.7 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V},$ $I_{\text{OL3}} = 3.0 \text{ mA}$                                                  |                       |      | 0.4  | V    |
|                                                                                                                                                                                                                                                                   |                                                     |                                                                                                              | $1.8 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V},$ Iol3 = 2.0 mA                                                                      |                       |      | 0.4  | V    |
|                                                                                                                                                                                                                                                                   |                                                     |                                                                                                              | $1.6 V \le V_{DD} < 1.8 V$ ,<br>Iol3 = 1.0 mA                                                                                                    |                       |      | 0.4  | V    |

Caution P00, P04 to P07, P16, P17, P35, P42 to P44, P46, P47, P53 to P56, and P130 do not output high level in N-ch open-drain mode.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



- **Notes 1.** Total current flowing into V<sub>DD</sub>, including the input leakage current flowing when the level of the input pin is fixed to V<sub>DD</sub> or V<sub>SS</sub>. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the LCD controller/driver, A/D converter, LVD circuit, comparator, I/O port, on-chip pull-up/pull-down resistors, and the current flowing during data flash rewrite.
  - 2. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 3. When high-speed system clock and subsystem clock are stopped.
  - 4. When high-speed on-chip oscillator and high-speed system clock are stopped. When setting ultra-low power consumption oscillation (AMPHS1 = 1). The current flowing into the LCD controller/driver, 16-bit timer KB20, real-time clock 2, 12-bit interval timer, and watchdog timer is not included.
  - 5. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode:  $2.7 V \le V_{DD} \le 5.5 V@1 MHz$  to 24 MHz  $2.4 V \le V_{DD} \le 5.5 V@1 MHz$  to 16 MHz
    - LS (low-speed main) mode:  $1.8 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}_{\odot}$  1 MHz to 8 MHz
    - LV (low-voltage main) mode:  $1.6 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}_{\odot} 1 \text{ MHz}$  to 4 MHz
- **Remarks 1.** fMX: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fHOCO: High-speed on-chip oscillator clock frequency (48 MHz max.)
  - 3. fin: High-speed on-chip oscillator clock frequency (24 MHz max.)
  - **4.** fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 5. Except subsystem clock operation, temperature condition of the TYP. value is  $T_A = 25^{\circ}C$



### (TA = -40 to +85°C, 1.6 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V)

(2/2)

| Parameter                 | Symbol                                   |      |                                       | Conditions                                        |                         | MIN. | TYP. | MAX. | Unit |
|---------------------------|------------------------------------------|------|---------------------------------------|---------------------------------------------------|-------------------------|------|------|------|------|
| Supply                    | DD2Note 2                                | HALT | HS (high-speed                        | fHOCO = 48 MHz <sup>Note 4</sup> ,                | V <sub>DD</sub> = 5.0 V |      | 0.71 | 1.95 | mA   |
| current <sup>Note 1</sup> |                                          | mode | main) mode <sup>note</sup><br>7       | fı⊢ = 24 MHz <sup>Note 4</sup>                    | V <sub>DD</sub> = 3.0 V |      | 0.71 | 1.95 |      |
|                           |                                          |      |                                       | fносо = 24 MHz <sup>Note 4</sup> ,                | V <sub>DD</sub> = 5.0 V |      | 0.49 | 1.64 | mA   |
|                           |                                          |      |                                       | fı⊢ = 24 MHz <sup>Note 4</sup>                    | V <sub>DD</sub> = 3.0 V |      | 0.49 | 1.64 |      |
|                           |                                          |      |                                       | fносо = 16 MHz <sup>Note 4</sup> ,                | V <sub>DD</sub> = 5.0 V |      | 0.43 | 1.11 | mA   |
|                           |                                          |      |                                       | fı⊢ = 16 MHz <sup>Note 4</sup>                    | V <sub>DD</sub> = 3.0 V |      | 0.43 | 1.11 |      |
|                           |                                          |      | LS (low-speed                         | fносо = 8 MHz <sup>Note 4</sup> ,                 | V <sub>DD</sub> = 3.0 V |      | 280  | 770  | μA   |
|                           |                                          |      | main) mode <sup>note</sup><br>7       | fiH = 8 MHz Note 4                                | V <sub>DD</sub> = 2.0 V |      | 280  | 770  |      |
|                           |                                          |      | LV (low-voltage                       | f <sub>HOCO</sub> = 4 MHz <sup>Note 4</sup> ,     | V <sub>DD</sub> = 3.0 V |      | 430  | 700  | μA   |
|                           |                                          |      | main) mode <sup>Note 7</sup>          | f <sub>IH</sub> = 4 MHz <sup>Note 4</sup>         | V <sub>DD</sub> = 2.0 V |      | 430  | 700  |      |
|                           |                                          |      | HS (high-speed                        | f <sub>MX</sub> = 20 MHz <sup>Note 3</sup> ,      | Square wave input       |      | 0.31 | 1.42 | mA   |
|                           |                                          |      | main) mode <sup>Note</sup><br>7       | V <sub>DD</sub> = 5.0 V                           | Resonator connection    |      | 0.48 | 1.42 |      |
|                           |                                          |      |                                       | f <sub>MX</sub> = 20 MHz <sup>Note 3</sup> ,      | Square wave input       |      | 0.29 | 1.42 | mA   |
|                           |                                          |      |                                       | V <sub>DD</sub> = 3.0 V                           | Resonator connection    |      | 0.48 | 1.42 |      |
|                           |                                          |      |                                       | f <sub>MX</sub> = 16 MHz <sup>Note 3</sup> ,      | Square wave input       |      | 0.26 | 0.86 | mA   |
|                           |                                          |      |                                       | V <sub>DD</sub> = 5.0 V                           | Resonator connection    |      | 0.45 | 1.15 |      |
|                           |                                          |      |                                       | f <sub>MX</sub> = 16 MHz <sup>Note 3</sup> ,      | Square wave input       |      | 0.25 | 0.86 | mA   |
|                           |                                          |      |                                       | V <sub>DD</sub> = 3.0 V                           | Resonator connection    |      | 0.44 | 1.15 |      |
|                           |                                          |      |                                       | f <sub>MX</sub> = 10 MHz <sup>Note 3</sup> ,      | Square wave input       |      | 0.20 | 0.63 | mA   |
|                           |                                          |      | V<br>f⊦                               | V <sub>DD</sub> = 5.0 V                           | Resonator connection    |      | 0.28 | 0.71 |      |
|                           |                                          |      |                                       | f <sub>MX</sub> = 10 MHz <sup>Note 3</sup> ,      | Square wave input       |      | 0.19 | 0.63 | mA   |
|                           |                                          |      |                                       | V <sub>DD</sub> = 3.0 V                           | Resonator connection    |      | 0.28 | 0.71 |      |
|                           |                                          |      | LS (low-speed                         | f <sub>MX</sub> = 8 MHz <sup>Note 3</sup> ,       | Square wave input       |      | 100  | 560  | μA   |
|                           |                                          |      | main) mode <sup>Note 7</sup>          | V <sub>DD</sub> = 3.0 V                           | Resonator connection    |      | 160  | 560  |      |
|                           |                                          |      |                                       | f <sub>MX</sub> = 8 MHz <sup>Note 3</sup> ,       | Square wave input       |      | 100  | 560  | μA   |
|                           |                                          |      |                                       | V <sub>DD</sub> = 2.0 V                           | Resonator connection    |      | 160  | 560  |      |
|                           |                                          |      | Subsystem                             | fsue = 32.768 kHz <sup>Note 5</sup> ,             | Square wave input       |      | 0.34 | 0.62 | μA   |
|                           |                                          |      | clock operation                       | T <sub>A</sub> = -40°C                            | Resonator connection    |      | 0.51 | 0.80 |      |
|                           |                                          |      |                                       | fsue = 32.768 kHz <sup>Note 5</sup> ,             | Square wave input       |      | 0.38 | 0.62 | μA   |
|                           |                                          |      |                                       | T <sub>A</sub> = +25°C                            | Resonator connection    |      | 0.57 | 0.80 |      |
|                           |                                          |      |                                       | f <sub>SUB</sub> = 32.768 kHz <sup>Note 5</sup> , | Square wave input       |      | 0.46 | 2.30 | μA   |
|                           |                                          |      |                                       | T <sub>A</sub> = +50°C                            | Resonator connection    |      | 0.67 | 2.49 |      |
|                           |                                          |      |                                       | fsue = 32.768 kHz <sup>Note 5</sup> ,             | Square wave input       |      | 0.65 | 4.03 | μA   |
|                           |                                          |      |                                       | TA = +70°C                                        | Resonator connection    |      | 0.91 | 4.22 |      |
|                           |                                          |      | fsub = 32.768 kHz <sup>Note 5</sup> , | Square wave input                                 |                         | 1.00 | 8.04 | μA   |      |
|                           |                                          |      |                                       | TA - +03 C                                        | Resonator connection    |      | 1.31 | 8.23 |      |
|                           | DD3 <sup>Note 6</sup>                    | STOP | T <sub>A</sub> = -40°C                |                                                   |                         |      | 0.18 | 0.52 | μA   |
|                           | $mode^{node} \circ T_{A} = +25^{\circ}C$ |      | T <sub>A</sub> = +25°C                |                                                   |                         |      | 0.24 | 0.52 |      |
|                           |                                          |      | $T_A = +50^{\circ}C$                  |                                                   |                         |      | 0.33 | 2.21 |      |
|                           |                                          |      | $I_A = +70^{\circ}C$                  |                                                   |                         |      | 0.53 | 3.94 |      |
|                           |                                          |      | I <sub>A</sub> = +85°C                |                                                   |                         |      | 0.93 | 7.95 |      |

(Notes and Remarks are listed on the next page.)



#### **Notes 1.** Current flowing to VDD.

- 2. When high speed on-chip oscillator and high-speed system clock are stopped.
- 3. Current flowing only to the real-time clock 2 (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The value of the current for the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IRTC, when the real-time clock 2 operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added. IDD2 subsystem clock operation includes the operational current of real-time clock 2.
- 4. Current flowing only to the 12-bit interval timer (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The value of the current for the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and ITMKA, when the 12-bit interval timer operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added.
- 5. Current flowing only to the watchdog timer (including the operating current of the low-speed on-chip oscillator). The current value of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and IWDT when the watchdog timer operates.
- 6. Current flowing only to the A/D converter. The current value of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IADC when the A/D converter operates in an operation mode or the HALT mode.
- 7. Current flowing only to the LVD circuit. The current value of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and ILVD when the LVD circuit operates.
- 8. Current flowing only during data flash rewrite.
- 9. Current flowing only during self programming.
  - 10. For shift time to the SNOOZE mode, see 21.3.3 SNOOZE mode in the RL78/L13 User's Manual.
- **11.** Current flowing only to the comparator circuit. The current value of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and ICMP when the comparator circuit operates.
- 12. Current flowing only to the LCD controller/driver. The value of the current for the RL78 microcontrollers is the sum of the supply current (IDD1 or IDD2) and LCD operating current (ILCD1, ILCD2, or ILCD3), when the LCD controller/driver operates in operation mode or HALT mode. However, not including the current flowing into the LCD panel. Conditions of the TYP. value and MAX. value are as follows.
  - Setting 20 pins as the segment function and blinking all
  - Selecting fsub for system clock when LCD clock = 128 Hz (LCDC0 = 07H)
  - Setting four time slices and 1/3 bias
- **13.** Not including the current flowing into the external division resistor when using the external resistance division method.

#### Remarks 1. fiL: Low-speed on-chip oscillator clock frequency

- 2. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- 3. fcLK: CPU/peripheral hardware clock frequency
- **4.** The temperature condition for the TYP. value is  $T_A = 25^{\circ}C$ .



| Parameter                                          | Symbol                                                                                                                                                                                  | Conditions                                                                                                                                                                                    | HS (hig<br>main) | h-speed<br>Mode | LS (low<br>main) | v-speed<br>Mode | LV (low<br>main) | -voltage<br>Mode | Unit |
|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------|------------------|-----------------|------------------|------------------|------|
|                                                    |                                                                                                                                                                                         |                                                                                                                                                                                               | MIN.             | MAX.            | MIN.             | MAX.            | MIN.             | MAX.             |      |
| SIp setup time<br>(to SCKp↓) <sup>Note 4</sup>     | tsik1                                                                                                                                                                                   |                                                                                                                                                                                               | 44               |                 | 110              |                 | 110              |                  | ns   |
|                                                    |                                                                                                                                                                                         | $\label{eq:VDD} \begin{array}{l} 2.7 \ V \leq V_{\text{DD}} < 4.0 \ V, \ 2.3 \ V \leq V_{\text{b}} \leq 2.7 \ V, \\ C_{\text{b}} = 30 \ pF, \ R_{\text{b}} = 2.7 \ k\Omega \end{array}$       | 44               |                 | 110              |                 | 110              |                  | ns   |
|                                                    |                                                                                                                                                                                         | $\begin{split} & 1.8 \ V \ (2.4 \ V^{\text{Note 1}}) \leq V_{\text{DD}} < 3.3 \ V, \\ & 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}}, \\ & C_b = 30 \ pF, \ R_b = 5.5 \ k\Omega \end{split}$ | 110              |                 | 110              |                 | 110              |                  | ns   |
| SIp hold time<br>(from SCKp↓) <sup>Note</sup><br>4 | tksi1                                                                                                                                                                                   |                                                                                                                                                                                               | 19               |                 | 19               |                 | 19               |                  | ns   |
|                                                    | $\label{eq:VDD} \begin{array}{l} 2.7 \ V \leq V_{\text{DD}} < 4.0 \ V, \ 2.3 \ V \leq V_{\text{b}} \leq 2.7 \ V, \\ C_{\text{b}} = 30 \ pF, \ R_{\text{b}} = 2.7 \ k\Omega \end{array}$ | 19                                                                                                                                                                                            |                  | 19              |                  | 19              |                  | ns               |      |
|                                                    |                                                                                                                                                                                         | $\begin{split} & 1.8 \ V \ (2.4 \ V^{\text{Note 1}}) \leq V_{\text{DD}} < 3.3 \ V, \\ & 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}}, \\ & C_b = 30 \ pF, \ R_b = 5.5 \ k\Omega \end{split}$ | 19               |                 | 19               |                 | 19               |                  | ns   |
| Delay time from<br>SCKp↑ to                        | tkso1                                                                                                                                                                                   |                                                                                                                                                                                               |                  | 25              |                  | 25              |                  | 25               | ns   |
| SOp output <sup>Note 4</sup>                       |                                                                                                                                                                                         | $\label{eq:VDD} \begin{array}{l} 2.7 \ V \leq V_{\text{DD}} < 4.0 \ V, \ 2.3 \ V \leq V_{\text{b}} \leq 2.7 \ V, \\ C_{\text{b}} = 30 \ pF, \ R_{\text{b}} = 2.7 \ k\Omega \end{array}$       |                  | 25              |                  | 25              |                  | 25               | ns   |
|                                                    |                                                                                                                                                                                         |                                                                                                                                                                                               |                  | 25              |                  | 25              |                  | 25               | ns   |

# (7) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (2/2) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$

**Notes 1.** Condition in HS (high-speed main) mode

**2.** Use it with  $V_{DD} \ge V_b$ .

- 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.
- **4.** When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

#### CSI mode connection diagram (during communication at different potential)







# CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)





- **Remarks 1.** R<sub>b</sub>[Ω]: Communication line (SCKp, SOp) pull-up resistance, C<sub>b</sub>[F]: Communication line (SCKp, SOp) load capacitance, V<sub>b</sub>[V]: Communication line voltage
  - 2. p: CSI number (p = 00, 10), m: Unit number , n: Channel number (mn = 00, 02), g: PIM and POM number (g = 0, 1)
  - **3.** fMCK: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn).
    m: Unit number, n: Channel number (mn = 00)



# (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (slave mode, SCKp... external clock input) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$

| Parameter                                      | Symbol                                                    | Co                                                                                                                                                            | nditions                                                        | HS (hig<br>main) | h-speed<br>Mode | LS (low<br>main) | /-speed<br>Mode | LV (low-voltage main) Mode |                 | Unit |
|------------------------------------------------|-----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|------------------|-----------------|------------------|-----------------|----------------------------|-----------------|------|
|                                                |                                                           |                                                                                                                                                               |                                                                 | MIN.             | MAX.            | MIN.             | MAX.            | MIN.                       | MAX.            |      |
| SCKp cycle                                     | tkCY2                                                     | $4.0~V \leq V_{\text{DD}} \leq 5.5~V,$                                                                                                                        | 20 MHz < fмск                                                   | 12/fмск          |                 | _                |                 | _                          |                 | ns   |
| time <sup>Note 1</sup>                         |                                                           | $2.7~V \leq V_b \leq$                                                                                                                                         | 8 MHz < fмск ≤ 20 MHz                                           | 10/fмск          |                 | _                |                 | -                          |                 | ns   |
|                                                |                                                           | 4.0 V                                                                                                                                                         | 4 MHz < fмск ≤ 8 MHz                                            | 8/fмск           |                 | 16/fмск          |                 | -                          |                 | ns   |
|                                                |                                                           |                                                                                                                                                               | fмск ≤ 4 MHz                                                    | 6/fмск           |                 | 10/fмск          |                 | 10/ <b>f</b> мск           |                 | ns   |
|                                                |                                                           | $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 4.0 \text{ V},$                                                                                                   | 20 MHz < fмск                                                   | 16/fмск          |                 | _                |                 | _                          |                 | ns   |
|                                                |                                                           | $2.3~V \leq V_b \leq$                                                                                                                                         | 16 MHz < fмск ≤ 20 MHz                                          | 14/fмск          |                 | _                |                 | -                          |                 | ns   |
|                                                |                                                           | 2.7 V                                                                                                                                                         | 8 MHz < fмск ≤ 16 MHz                                           | 12/fмск          |                 | -                |                 | -                          |                 | ns   |
|                                                |                                                           |                                                                                                                                                               | 4 MHz < fмск ≤ 8 MHz                                            | 8/fмск           |                 | 16/fмск          |                 | -                          |                 | ns   |
|                                                |                                                           |                                                                                                                                                               | fмск ≤ 4 MHz                                                    | 6/fмск           |                 | 10/fмск          |                 | 10/ <b>f</b> мск           |                 | ns   |
|                                                |                                                           | 1.8 V (2.4 V <sup>Note 2</sup> ) ≤                                                                                                                            | 20 MHz < fмск                                                   | <b>36/f</b> мск  |                 | -                |                 | -                          |                 | ns   |
|                                                |                                                           | V <sub>DD</sub> < 3.3 V,                                                                                                                                      | 16 MHz < fмск ≤ 20 MHz                                          | 32/fмск          |                 | _                |                 | _                          |                 | ns   |
|                                                |                                                           | 1.6 V ≤ Vb ≤<br>2 0 \/Note 3                                                                                                                                  | 8 MHz < fмск ≤ 16 MHz                                           | 26/fмск          |                 | _                |                 | _                          |                 | ns   |
|                                                |                                                           | 2.0 V                                                                                                                                                         | 4 MHz < fмск ≤ 8 MHz                                            | 16/fмск          |                 | 16/fмск          |                 | -                          |                 | ns   |
|                                                |                                                           |                                                                                                                                                               | fмск ≤ 4 MHz                                                    | 10/fмск          |                 | 10/fмск          |                 | 10/ <b>f</b> мск           |                 | ns   |
| SCKp high-<br>/low-level width                 | tкн2,<br>tкL2                                             | $4.0 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}, 2$                                                                                               | $2.7~V \leq V_b \leq 4.0~V$                                     | tксү2/2<br>– 12  |                 | tксү2/2<br>- 50  |                 | tксү2/2<br>- 50            |                 | ns   |
|                                                | $2.7 \text{ V} \le \text{V}_{\text{DD}} < 4.0 \text{ V},$ | $2.3 \text{ V} \leq V_b \leq 2.7 \text{ V}$                                                                                                                   | tксү2/2<br>– 18                                                 |                  | tксү2/2<br>- 50 |                  | tксү2/2<br>- 50 |                            | ns              |      |
|                                                |                                                           | $1.8 \vee (2.4 \vee^{Note 2}) \leq \vee$<br>$1.6 \vee \leq V_b \leq 2.0 \vee^{Note}$                                                                          | ″ <sub>DD</sub> < 3.3 V,<br>₃ ₃                                 | tксү2/2<br>– 50  |                 | tксү2/2<br>– 50  |                 | tксү2/2<br>– 50            |                 | ns   |
| SIp setup time<br>(to SCKp↑) <sup>Note 4</sup> | tsık2                                                     | $4.0 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}, 2$                                                                                               | $2.7~V \leq V_b \leq 4.0~V$                                     | 1/fмск<br>+ 20   |                 | 1/fмск<br>+ 30   |                 | 1/fмск<br>+ 30             |                 | ns   |
|                                                |                                                           | $2.7 \text{ V} \le \text{V}_{\text{DD}} < 4.0 \text{ V}, 3$                                                                                                   | $2.3 \text{ V} \leq V_b \leq 2.7 \text{ V}$                     | 1/fмск<br>+ 20   |                 | 1/fмск<br>+ 30   |                 | 1/fмск<br>+ 30             |                 | ns   |
|                                                |                                                           | $1.8 \vee (2.4 \vee^{Note 2}) \leq V$<br>$1.6 \vee \leq V_b \leq 2.0 \vee^{Note}$                                                                             | ″ <sub>DD</sub> < 3.3 V,<br>₃                                   | 1/fмск<br>+ 30   |                 | 1/fмск<br>+ 30   |                 | 1/fмск<br>+ 30             |                 | ns   |
| SIp hold time<br>(from                         | tksi2                                                     | $4.0~V \leq V_{\text{DD}} \leq 5.5~V,~2$                                                                                                                      | $2.7 \text{ V} \leq V_b \leq 4.0 \text{ V}$                     | 1/fмск<br>+ 31   |                 | 1/fмск<br>+ 31   |                 | 1/fмск<br>+ 31             |                 | ns   |
| SCKp↑) <sup>Note 5</sup>                       |                                                           | $2.7 \text{ V} \le \text{V}_{\text{DD}} < 4.0 \text{ V}, 3$                                                                                                   | $2.3 \text{ V} \leq V_b \leq 2.7 \text{ V}$                     | 1/fмск<br>+ 31   |                 | 1/fмск<br>+ 31   |                 | 1/fмск<br>+ 31             |                 | ns   |
|                                                |                                                           | $\begin{array}{c} 1.8 \ V \ (2.4 \ V^{\text{Note 2}}) \leq V \\ 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note}} \end{array}$                                      | ″ <sub>DD</sub> < 3.3 V,<br>₃                                   | 1/fмск<br>+ 31   |                 | 1/fмск<br>+ 31   |                 | 1/fмск<br>+ 31             |                 | ns   |
| Delay time<br>from SCKp↓ to                    | tĸso2                                                     | $4.0 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, 2$<br>$C_{\text{b}} = 30 \text{ pF}, \text{R}_{\text{b}} = 1.4$                                    | $2.7 \text{ V} \leq V_b \leq 4.0 \text{ V},$ kΩ                 |                  | 2/fмск<br>+ 120 |                  | 2/fмск<br>+ 573 |                            | 2/fмск<br>+ 573 | ns   |
| SOp output <sup>Note 6</sup>                   |                                                           | $2.7 \text{ V} \le \text{V}_{\text{DD}} < 4.0 \text{ V}, 2$<br>$C_b = 30 \text{ pF}, R_b = 2.7$                                                               | $2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V},$ kΩ |                  | 2/fмск<br>+ 214 |                  | 2/fмск<br>+ 573 |                            | 2/fмск<br>+ 573 | ns   |
|                                                |                                                           | $\begin{array}{l} 1.8 \; V \; (2.4 \; V^{\text{Note 2}}) \leq V \\ 1.6 \; V \leq V_b \leq 2.0 \; V^{\text{Note}} \\ C_b = 30 \; pF, \; R_b = 5.5 \end{array}$ | /dd < 3.3 V,<br>33,<br>kΩ                                       |                  | 2/fмск<br>+ 573 |                  | 2/fмск<br>+ 573 |                            | 2/fмск<br>+ 573 | ns   |

(Notes and Caution are listed on the next page, and Remarks are listed on the page after the next page.)





# CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)







- p: CSI number (p = 00, 10), m: Unit number, n: Channel number (mn = 00, 02), g: PIM and POM number (g = 0, 1)
- fMCK: Serial array unit operation clock frequency
   (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn)
   m: Unit number, n: Channel number (mn = 00, 02))



#### (2) 1/4 bias method

 $(T_A = -40 \text{ to } +85^{\circ}C, 1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$ 

| Parameter                                      | Symbol  | Conditions                       |                 | MIN.       | TYP.  | MAX.  | Unit |
|------------------------------------------------|---------|----------------------------------|-----------------|------------|-------|-------|------|
| LCD output voltage variation range             | VL1     | C1 to C5 <sup>Note 1</sup>       | VLCD = 04H      | 0.90       | 1.00  | 1.08  | V    |
|                                                |         | = 0.47 $\mu$ F <sup>Note 2</sup> | VLCD = 05H      | 0.95       | 1.05  | 1.13  | V    |
|                                                |         |                                  | VLCD = 06H      | 1.00       | 1.10  | 1.18  | V    |
|                                                |         |                                  | VLCD = 07H      | 1.05       | 1.15  | 1.23  | V    |
|                                                |         |                                  | VLCD = 08H      | 1.10       | 1.20  | 1.28  | V    |
|                                                |         |                                  | VLCD = 09H      | 1.15       | 1.25  | 1.33  | V    |
|                                                |         |                                  | VLCD = 0AH      | 1.20       | 1.30  | 1.38  | V    |
| Doubler output voltage                         | VL2     | C1 to C5 <sup>Note 1</sup> =     | 0.47 <i>μ</i> F | 2 VL1-0.08 | 2 VL1 | 2 VL1 | V    |
| Tripler output voltage                         | VL3     | C1 to C5 <sup>Note 1</sup> =     | 0.47 <i>μ</i> F | 3 VL1-0.12 | 3 VL1 | 3 VL1 | V    |
| Quadruply output voltage                       | VL4     | C1 to C5 <sup>Note 1</sup> =     | 0.47 <i>μ</i> F | 4 VL1-0.16 | 4 VL1 | 4 VL1 | V    |
| Reference voltage setup time <sup>Note 2</sup> | tvwait1 |                                  |                 | 5          |       |       | ms   |
| Voltage boost wait time <sup>Note 3</sup>      | tvwait2 | C1 to C5 <sup>Note 1</sup> =     | 0.47 μF         | 500        |       |       | ms   |

Notes 1. This is a capacitor that is connected between voltage pins used to drive the LCD.

C1: A capacitor connected between CAPH and CAPL

- C2: A capacitor connected between  $V_{\text{L1}}$  and GND
- C3: A capacitor connected between  $V_{L2}$  and GND
- C4: A capacitor connected between  $V_{\mbox{\tiny L3}}$  and GND
- C5: A capacitor connected between  $V_{\mbox{\tiny L4}}$  and GND
- C1 = C2 = C3 = C4 = C5 = 0.47  $\mu$ F ± 30%
- 2. This is the time required to wait from when the reference voltage is specified by using the VLCD register (or when the internal voltage boosting method is selected (by setting the MDSET1 and MDSET0 bits of the LCDM0 register to 01B) if the default value reference voltage is used) until voltage boosting starts (VLCON = 1).
- 3. This is the wait time from when voltage boosting is started (VLCON = 1) until display is enabled (LCDON = 1).

#### 2.7.3 Capacitor split method

#### (1) 1/3 bias method

```
(T_A = -40 \text{ to } +85^{\circ}C, 2.2 \text{ V} \le V_D \le 5.5 \text{ V}, \text{ Vss} = 0 \text{ V})
```

| Parameter                                   | Symbol | Conditions                                | MIN.      | TYP.    | MAX.                  | Unit |
|---------------------------------------------|--------|-------------------------------------------|-----------|---------|-----------------------|------|
| VL4 voltage                                 | VL4    | C1 to C4 = 0.47 $\mu$ F <sup>Note 2</sup> |           | VDD     |                       | V    |
| VL2 voltage                                 | VL2    | C1 to C4 = 0.47 $\mu$ F <sup>Note 2</sup> | 2/3 VL4 - | 2/3 VL4 | 2/3 V <sub>L4</sub> + | V    |
|                                             |        |                                           | 0.1       |         | 0.1                   |      |
| VL1 voltage                                 | VL1    | C1 to C4 = 0.47 $\mu$ F <sup>Note 2</sup> | 1/3 VL4 - | 1/3 VL4 | 1/3 VL4 +             | V    |
|                                             |        |                                           | 0.1       |         | 0.1                   |      |
| Capacitor split wait time <sup>Note 1</sup> | tvwait |                                           | 100       |         |                       | ms   |

Notes 1. This is the wait time from when voltage bucking is started (VLCON = 1) until display is enabled (LCDON = 1).

2. This is a capacitor that is connected between voltage pins used to drive the LCD.

C1: A capacitor connected between CAPH and CAPL

C2: A capacitor connected between  $V_{\text{L1}}$  and GND

C3: A capacitor connected between  $V_{\mbox{\tiny L2}}$  and GND

C4: A capacitor connected between  $V_{L4}$  and GND

C1 = C2 = C3 = C4 = 0.47  $\mu$ F ± 30%



# 3.2 Oscillator Characteristics

# 3.2.1 X1 and XT1 oscillator characteristics

| Parameter                                                          | Resonator                               | Conditions                            | MIN. | TYP.   | MAX. | Unit |
|--------------------------------------------------------------------|-----------------------------------------|---------------------------------------|------|--------|------|------|
| X1 clock oscillation (<br>frequency (fx) <sup>Note</sup>           | Ceramic resonator/<br>crystal resonator | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 1.0  |        | 20.0 | MHz  |
|                                                                    |                                         | $2.4~V \leq V_{\text{DD}} < 2.7~V$    | 1.0  |        | 16.0 |      |
| XT1 clock oscillation frequency (f <sub>XT</sub> ) <sup>Note</sup> | Crystal resonator                       |                                       | 32   | 32.768 | 35   | kHz  |

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V})$

- **Note** Indicates only permissible oscillator frequency ranges. Refer to **AC Characteristics** for instruction execution time. Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics.
- Caution Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used.
- Remark When using the X1 oscillator and XT1 oscillator, see 5.4 System Clock Oscillator in the RL78/L13 User's Manual.

# 3.2.2 On-chip oscillator characteristics

#### Parameter Symbol Conditions MIN. TYP. MAX. Unit 1 24 MHz High-speed on-chip oscillator fн clock frequencyNotes 1, 2 +85 to +105°C $2.4~V \leq V_{\text{DD}} \leq 5.5~V$ -2 +2 % High-speed on-chip oscillator clock frequency accuracy –20 to +85°C $2.4~V \leq V_{\text{DD}} \leq 5.5~V$ -1 +1 % -40 to -20°C $2.4~V \leq V_{\text{DD}} \leq 5.5~V$ -1.5 +1.5 % fı∟ 15 kHz Low-speed on-chip oscillator clock frequency Low-speed on-chip oscillator -15 +15 % clock frequency accuracy

# $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V})$

- **Notes 1.** The high-speed on-chip oscillator frequency is selected by bits 0 to 4 of the option byte (000C2H/010C2H) and bits 0 to 2 of the HOCODIV register.
  - 2. This indicates the oscillator characteristics only. Refer to AC Characteristics for the instruction execution time.



#### **Notes 1.** Current flowing to VDD.

- 2. When high speed on-chip oscillator and high-speed system clock are stopped.
- 3. Current flowing only to the real-time clock 2 (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The value of the current for the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IRTC, when the real-time clock 2 operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added. IDD2 subsystem clock operation includes the operational current of real-time clock 2.
- 4. Current flowing only to the 12-bit interval timer (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The value of the current for the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and ITMKA, when the 12-bit interval timer operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added.
- 5. Current flowing only to the watchdog timer (including the operating current of the low-speed on-chip oscillator). The current value of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and IWDT when the watchdog timer operates.
- **6.** Current flowing only to the A/D converter. The current value of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IADC when the A/D converter operates in an operation mode or the HALT mode.
- 7. Current flowing only to the LVD circuit. The current value of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and ILVD when the LVD circuit operates.
- 8. Current flowing only during data flash rewrite.
- 9. Current flowing only during self programming.
- 10. For shift time to the SNOOZE mode, see 21.3.3 SNOOZE mode in the RL78/L13 User's Manual.
- **11.** Current flowing only to the comparator circuit. The current value of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and ICMP when the comparator circuit operates.
- 12. Current flowing only to the LCD controller/driver. The value of the current for the RL78 microcontrollers is the sum of the supply current (IDD1 or IDD2) and LCD operating current (ILCD1, ILCD2, or ILCD3), when the LCD controller/driver operates in operation mode or HALT mode. However, not including the current flowing into the LCD panel. Conditions of the TYP. value and MAX. value are as follows.
  - Setting 20 pins as the segment function and blinking all
  - Selecting fsub for system clock when LCD clock = 128 Hz (LCDC0 = 07H)
  - Setting four time slices and 1/3 bias
- **13.** Not including the current flowing into the external division resistor when using the external resistance division method.
- $\label{eq:result} \textbf{Remarks 1.} \hspace{0.1 in} f \hspace{-0.1 in} \texttt{IL:} \hspace{0.1 in} Low-speed \hspace{0.1 in} on-chip \hspace{0.1 in} oscillator \hspace{0.1 in} clock \hspace{0.1 in} frequency$ 
  - 2. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 3. fclk: CPU/peripheral hardware clock frequency
  - 4. The temperature condition for the TYP. value is  $T_A = 25^{\circ}C$ .





CSI mode connection diagram (during communication at same potential)

CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)



CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)





**2.** m: Unit number, n: Channel number (mn = 00, 02)



| Parameter                     | Symbol  | Conditions                                                                                                                                               | HS (high-spee                              | high-speed main) Mode | Unit |
|-------------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-----------------------|------|
|                               |         |                                                                                                                                                          | MIN.                                       | MAX.                  |      |
| SCLr clock frequency          | fsc∟    | $\label{eq:states} \begin{array}{l} 2.7 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ C_b = 50 \ p\text{F}, \ R_b = 2.7 \ k\Omega \end{array}$                 |                                            | 400 <sup>Note 1</sup> | kHz  |
|                               |         | $\label{eq:constraint} \begin{array}{l} 2.4 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ C_b = 100 \ pF, \ R_b = 3 \ k\Omega \end{array}$                     |                                            | 100 <sup>Note 1</sup> | kHz  |
| Hold time when SCLr = "L"     | t∟ow    | $\label{eq:states} \begin{array}{l} 2.7 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ C_b = 50 \ p\text{F}, \ R_b = 2.7 \ k\Omega \end{array}$                 | 1200                                       |                       | ns   |
|                               |         | $\label{eq:def_def_def} \begin{array}{l} 2.4 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ C_{b} = 100 \ pF, \ R_{b} = 3 \ k\Omega \end{array}$                | 4600                                       |                       | ns   |
| Hold time when SCLr = "H"     | tніgн   | $\label{eq:def_def_def} \begin{split} 2.7 \ V &\leq V_{\text{DD}} \leq 5.5 \ V, \\ C_b &= 50 \ p\text{F}, \ R_b = 2.7 \ k\Omega \end{split}$             | 1200                                       |                       | ns   |
|                               |         | $\label{eq:def_def_def} \begin{array}{l} 2.4 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ C_{b} = 100 \ pF, \ R_{b} = 3 \ k\Omega \end{array}$                | 4600                                       |                       | ns   |
| Data setup time (reception)   | tsu:dat | $\label{eq:states} \begin{array}{l} 2.7 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ C_b = 50 \ p\text{F}, \ R_b = 2.7 \ k\Omega \end{array}$                 | 1/f <sub>MCK</sub> + 220 <sup>Note 2</sup> |                       | ns   |
|                               |         | $\label{eq:def_def_def} \begin{array}{l} 2.4 \ V \leq V_{DD} \leq 5.5 \ V, \\ C_b = 100 \ pF, \ R_b = 3 \ k\Omega \end{array}$                           | 1/f <sub>MCK</sub> + 580 <sup>Note 2</sup> |                       | ns   |
| Data hold time (transmission) | thd:dat | $\label{eq:def_def_def_def} \begin{array}{l} 2.7 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ C_b = 50 \ \text{pF}, \ R_b = 2.7 \ \text{k}\Omega \end{array}$ | 0                                          | 770                   | ns   |
|                               |         | $\label{eq:def_def_def} \begin{array}{l} 2.4 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ C_{b} = 100 \ pF, \ R_{b} = 3 \ k\Omega \end{array}$                | 0                                          | 1420                  | ns   |

## (4) During communication at same potential (simplified I<sup>2</sup>C mode)



Notes 1. The value must also be equal to or less than  $f_{MCK}/4$ .

2. Set the fMCK value to keep the hold time of SCLr = "L" and SCLr = "H".

Caution Select the normal input buffer and the N-ch open drain output (VDD tolerance) mode for the SDAr pin and the normal output mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register g (POMg).

(Remarks are listed on the next page.)





CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)





**Remark** p: CSI number (p = 00, 10), m: Unit number, n: Channel number (mn = 00, 02), g: PIM and POM number (g = 0, 1)





CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)





- Remarks 1.  $R_b[\Omega]$ : Communication line (SOp) pull-up resistance,  $C_b[F]$ : Communication line (SOp) load capacitance,  $V_b[V]$ : Communication line voltage
  - p: CSI number (p = 00, 10), m: Unit number, n: Channel number (mn = 00, 02), g: PIM and POM number (g = 0, 1)
  - fMCK: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn) m: Unit number, n: Channel number (mn = 00, 02))



#### **Notes 1.** Excludes quantization error ( $\pm 1/2$ LSB).

- **2.** This value is indicated as a ratio (%FSR) to the full-scale value.
- 3. When AV<sub>REFP</sub> < V<sub>DD</sub>, the MAX. values are as follows.

   Overall error:
   Add ±4 LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.

   Zero-scale error/Full-scale error:
   Add ±0.2%FSR to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.

   Integral linearity error/ Differential linearity error:
   Add ±2 LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.
- 4. See 3.6.2 Temperature sensor/internal reference voltage characteristics.
- (2) When reference voltage (+) = V<sub>DD</sub> (ADREFP1 = 0, ADREFP0 = 0), reference voltage (-) = V<sub>ss</sub> (ADREFM = 0), target pins: ANI0, ANI1, ANI16 to ANI25, internal reference voltage, and temperature sensor output voltage

| Parameter                                      | Symbol | Condition                                                                                                    | IS                                                                                                | MIN.   | TYP.                      | MAX.  | Unit |
|------------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|--------|---------------------------|-------|------|
| Resolution                                     | RES    |                                                                                                              |                                                                                                   | 8      |                           | 10    | bit  |
| Overall error <sup>Note 1</sup>                | AINL   | 10-bit resolution                                                                                            | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$                                                             |        | 1.2                       | ±7.0  | LSB  |
| Conversion time                                | tconv  | 10-bit resolution                                                                                            | $3.6~V \leq V_{\text{DD}} \leq 5.5~V$                                                             | 2.125  |                           | 39    | μs   |
|                                                |        | Target pin:                                                                                                  | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$                                                             | 3.1875 |                           | 39    | μs   |
|                                                |        | ANIO, ANI1, ANI16 to ANI25                                                                                   | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$                                                             | 17     |                           | 39    | μs   |
|                                                |        | 10-bit resolution                                                                                            | $3.6~V \le V_{\text{DD}} \le 5.5~V$                                                               | 2.375  |                           | 39    | μs   |
|                                                |        | Target pin: Internal reference                                                                               | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$                                                             | 3.5625 |                           | 39    | μs   |
|                                                |        | voltage, and temperature<br>sensor output voltage<br>(HS (high-speed main)                                   | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$                                                             | 17     |                           | 39    | μs   |
| (HS<br>mod                                     |        | (HS (high-speed main) mode)                                                                                  |                                                                                                   |        |                           |       |      |
| Zero-scale error <sup>Notes 1, 2</sup>         | Ezs    | 10-bit resolution                                                                                            | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$                                                             |        |                           | ±0.60 | %FSR |
| Full-scale error <sup>Notes 1, 2</sup>         | Ers    | 10-bit resolution                                                                                            | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$                                                             |        |                           | ±0.60 | %FSR |
| Integral linearity error <sup>Note 1</sup>     | ILE    | 10-bit resolution                                                                                            | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$                                                             |        |                           | ±4.0  | LSB  |
| Differential linearity error <sup>Note 1</sup> | DLE    | 10-bit resolution                                                                                            | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$                                                             |        |                           | ±2.0  | LSB  |
| Analog input voltage                           | VAIN   | ANIO, ANI1, ANI16 to ANI25                                                                                   |                                                                                                   | 0      |                           | Vdd   | V    |
|                                                |        | Internal reference voltage (2.4 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V, HS (high                              | ternal reference voltage<br>.4 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V, HS (high-speed main) mode)) |        |                           |       | V    |
|                                                |        | Temperature sensor output voltage<br>(2.4 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V. HS (high-speed main) mode)) |                                                                                                   | ,      | VTMPS25 <sup>Note 3</sup> | 3     | V    |

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V}, \text{ Reference voltage (+)} = \text{V}_{DD}, \text{ Reference voltage (-)} = \text{V}_{SS})$ 

**Notes 1.** Excludes quantization error ( $\pm 1/2$  LSB).

2. This value is indicated as a ratio (%FSR) to the full-scale value.

3. See 3.6.2 Temperature sensor/internal reference voltage characteristics.



# 3.11 Timing Specifications for Switching Flash Memory Programming Modes

| Parameter                                                                                                                                                                   | Symbol  | Conditions                                                                | MIN. | TYP. | MAX. | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------------------------------------------------------|------|------|------|------|
| Time to complete the<br>communication for the initial setting<br>after the external reset is released                                                                       | tsuinit | POR and LVD reset must be released before the external reset is released. |      |      | 100  | ms   |
| Time to release the external reset<br>after the TOOL0 pin is set to the low<br>level                                                                                        | tsu     | POR and LVD reset must be released before the external reset is released. | 10   |      |      | μs   |
| Time to hold the TOOL0 pin at the<br>low level after the external reset is<br>released<br>(excluding the processing time of<br>the firmware to control the flash<br>memory) | tно     | POR and LVD reset must be released before the external reset is released. | 1    |      |      | ms   |

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{V}_{\text{SS}} = 0 \text{ V})$ 



- <1> The low level is input to the TOOL0 pin.
- <2> The external reset is released (POR and LVD reset must be released before the external reset is released.).
- <3> The TOOL0 pin is set to the high level.
- <4> Setting of the flash memory programming mode by UART reception and completion the baud rate setting.
- **Remark** tsuinit: Communication for the initial setting must be completed within 100 ms after the external reset is released during this period.
  - $t_{\text{SU}:}$  Time to release the external reset after the TOOL0 pin is set to the low level
  - the: Time to hold the TOOL0 pin at the low level after the external reset is released (excluding the processing time of the firmware to control the flash memory)



# 4. PACKAGE DRAWINGS

# 4.1 64-pin Products

R5F10WLAAFA, R5F10WLCAFA, R5F10WLDAFA, R5F10WLEAFA, R5F10WLFAFA, R5F10WLGAFA





#### NOTE

Each lead centerline is located within 0.13 mm of its true position at maximum material condition.

©2012 Renesas Electronics Corporation. All rights reserved.

ZE

1.125



#### NOTES FOR CMOS DEVICES

- (1) VOLTAGE APPLICATION WAVEFORM AT INPUT PIN: Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between VIL (MAX) and VIH (MIN) due to noise, etc., the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between VIL (MAX) and VIH (MIN).
- (2) HANDLING OF UNUSED INPUT PINS: Unconnected CMOS device inputs can be cause of malfunction. If an input pin is unconnected, it is possible that an internal input level may be generated due to noise, etc., causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND via a resistor if there is a possibility that it will be an output pin. All handling related to unused pins must be judged separately for each device and according to related specifications governing the device.
- (3) PRECAUTION AGAINST ESD: A strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it when it has occurred. Environmental control must be adequate. When it is dry, a humidifier should be used. It is recommended to avoid using insulators that easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors should be grounded. The operator should be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with mounted semiconductor devices.
- (4) STATUS BEFORE INITIALIZATION: Power-on does not necessarily define the initial status of a MOS device. Immediately after the power source is turned ON, devices with reset functions have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. A device is not initialized until the reset signal is received. A reset operation must be executed immediately after power-on for devices with reset functions.
- (5) POWER ON/OFF SEQUENCE: In the case of a device that uses different power supplies for the internal operation and external interface, as a rule, switch on the external power supply after switching on the internal power supply. When switching the power supply off, as a rule, switch off the external power supply and then the internal power supply. Use of the reverse power on/off sequences may result in the application of an overvoltage to the internal elements of the device, causing malfunction and degradation of internal elements due to the passage of an abnormal current. The correct power on/off sequence must be judged separately for each device and according to related specifications governing the device.
- (6) INPUT OF SIGNAL DURING POWER OFF STATE : Do not input signals or an I/O pull-up power supply while the device is not powered. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Input of signals during the power off state must be judged separately for each device and according to related specifications governing the device.