



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Details                    |                                                        |
|----------------------------|--------------------------------------------------------|
| Product Status             | Obsolete                                               |
| Core Processor             | 28                                                     |
| Core Size                  | 8-Bit                                                  |
| Speed                      | 16MHz                                                  |
| Connectivity               | -                                                      |
| Peripherals                | POR, WDT                                               |
| Number of I/O              | 24                                                     |
| Program Memory Size        | 2KB (2K x 8)                                           |
| Program Memory Type        | OTP                                                    |
| EEPROM Size                | -                                                      |
| RAM Size                   | 125 x 8                                                |
| Voltage - Supply (Vcc/Vdd) | 3.5V ~ 5.5V                                            |
| Data Converters            | -                                                      |
| Oscillator Type            | Internal                                               |
| Operating Temperature      | 0°C ~ 70°C (TA)                                        |
| Mounting Type              | Surface Mount                                          |
| Package / Case             | 28-LCC (J-Lead)                                        |
| Supplier Device Package    | -                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z86e3116vsc |
|                            |                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Power connections follow conventional descriptions below:

| Connection | Circuit         | Device          |
|------------|-----------------|-----------------|
| Power      | V <sub>CC</sub> | V <sub>DD</sub> |
| Ground     | GND             | V <sub>SS</sub> |



Figure 1. Z86E30/E31/E40 Functional Block Diagram

### **PIN IDENTIFICATION**



#### Figure 3. 40-Pin DIP Pin Configuration Standard Mode

# Table 1. 40-Pin DIP Pin IdentificationStandard Mode

|       | <b>•</b> • •    | <b>–</b> /:            | <b>D</b> : /: |
|-------|-----------------|------------------------|---------------|
| Pin # | Symbol          | Function               | Direction     |
| 1     | R/W             | Read/Write             | Output        |
| 2–4   | P25–P27         | Port 2, Pins 5,6,7     | In/Output     |
| 5–7   | P04–P06         | Port 0, Pins 4,5,6     | In/Output     |
| 8–9   | P14–P15         | Port 1, Pins 4,5       | In/Output     |
| 10    | P07             | Port 0, Pin 7          | In/Output     |
| 11    | V <sub>CC</sub> | Power Supply           |               |
| 12–13 | P16–P17         | Port 1, Pins 6,7       | In/Output     |
| 14    | XTAL2           | Crystal Oscillator     | Output        |
| 15    | XTAL1           | Crystal Oscillator     | Input         |
| 16–18 | P31–P33         | Port 3, Pins 1,2,3     | Input         |
| 19    | P34             | Port 3, Pin 4          | Output        |
| 20    | AS              | Address Strobe         | Output        |
| 21    | RESET           | Reset                  | Input         |
| 22    | P35             | Port 3, Pin 5          | Output        |
| 23    | P37             | Port 3, Pin 7          | Output        |
| 24    | P36             | Port 3, Pin 6          | Output        |
| 25    | P30             | Port 3, Pin 0          | Input         |
| 26–27 | P00–P01         | Port 0, Pins 0,1       | In/Output     |
| 28–29 | P10–P11         | Port 1, Pins 0,1       | In/Output     |
| 30    | P02             | Port 0, Pin 2          | In/Output     |
| 31    | GND             | Ground                 |               |
| 32–33 | P12–P13         | Port 1, Pins 2,3       | In/Output     |
| 34    | P03             | Port 0, Pin 3          | In/Output     |
| 35–39 | P20-P24         | Port 2, Pins 0,1,2,3,4 | In/Output     |
| 40    | DS              | Data Strobe            | Output        |





| Table 8. | 28-Pin EPROM  |
|----------|---------------|
| Pin lo   | dentification |

| Pin # | Symbol          | Function            | Direction |
|-------|-----------------|---------------------|-----------|
| 1–3   | D5–D7           | Data 5,6,7          | In/Output |
| 4–7   | A4–A7           | Address 4,5,6,7     | Input     |
| 8     | V <sub>CC</sub> | Power Supply        |           |
| 9     | NC              | No connection       |           |
| 10    | CE              | Chip Select         | Input     |
| 11    | OE              | Output Enable       | Input     |
| 12    | EPM             | EPROM Prog.<br>Mode | Input     |
| 13    | V <sub>PP</sub> | Prog. Voltage       | Input     |
| 14–15 | A8–A9           | Address 8,9         | Input     |
| 16    | A11             | Address 11          | Input     |
| 17    | A10             | Address 10          | Input     |
| 18    | PGM             | Prog. Mode          | Input     |
| 19–21 | A0–A2           | Address 0,1,2       | Input     |
| 22    | V <sub>SS</sub> | Ground              |           |
| 23    | A3              | Address 3           | Input     |
| 24–28 | D0-D4           | Data 0,1,2,3,4      | In/Output |

### **ABSOLUTE MAXIMUM RATINGS**

| Parameter                                                                | Min  | Мах                | Units |
|--------------------------------------------------------------------------|------|--------------------|-------|
| Ambient Temperature under Bias                                           | -40  | +105               | С     |
| Storage Temperature                                                      | -65  | +150               | С     |
| Voltage on any Pin with Respect to V <sub>SS</sub> [Note 1]              | -0.6 | +7                 | V     |
| Voltage on V <sub>DD</sub> Pin with Respect to V <sub>SS</sub>           | -0.3 | +7                 | V     |
| Voltage on XTAL1 and RESET Pins with Respect to V <sub>SS</sub> [Note 2] | -0.6 | V <sub>DD</sub> +1 | V     |
| Total Power Dissipation                                                  |      | 1.21               | W     |
| Maximum Allowable Current out of V <sub>SS</sub>                         |      | 220                | mA    |
| Maximum Allowable Current into V <sub>DD</sub>                           |      | 180                | mA    |
| Maximum Allowable Current into an Input Pin [Note 3]                     | -600 | +600               | μΑ    |
| Maximum Allowable Current into an Open-Drain Pin [Note 4]                | -600 | +600               | μΑ    |
| Maximum Allowable Output Current Sinked by Any I/O Pin                   |      | 25                 | mA    |
| Maximum Allowable Output Current Sourced by Any I/O Pin                  |      | 25                 | mA    |
| Maximum Allowable Output Current Sinked by RESET Pin                     |      | 3 mA               |       |

#### Notes:

1. This applies to all pins except XTAL pins and where otherwise noted.

- 2. There is no input protection diode from pin to  $V_{\text{DD}}$ .
- 3. This excludes XTAL pins.
- 4. Device pin is not at an output Low state.

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for an extended period may affect device reliability. Total power dissipation should not exceed 1.2 W for the package. Power dissipation is calculated as follows:

Total Power Dissipation =  $V_{DD} \times [I_{DD} - (\text{sum of } I_{OH})]$ + sum of [ ( $V_{DD} - V_{OH}$ ) ×  $I_{OH}$ ] + sum of ( $V_{0L} \times I_{0L}$ )

### STANDARD TEST CONDITIONS

The characteristics listed below apply for standard test conditions as noted. All voltages are referenced to Ground. Positive current flows into the referenced pin (Test Load).



Figure 13. Test Load Diagram

# DC ELECTRICAL CHARACTERISTICS (Continued)

|    |           |                             | Note [3]        | T <sub>A</sub> = 0°C to 70°C<br>16 MHz |     |       |       |
|----|-----------|-----------------------------|-----------------|----------------------------------------|-----|-------|-------|
| No | Symbol    | Parameter                   | V <sub>CC</sub> | Min                                    | Max | Units | Notes |
| 1  | TdA(AS)   | Address Valid to AS Rise    | 3.5V            | 25                                     |     | ns    | 2     |
|    | <b>、</b>  | Delay                       | 5.5V            | 25                                     |     | ns    |       |
| 2  | TdAS(A)   | AS Rise to Address Float    | 3.5V            | 35                                     |     | ns    | 2     |
|    |           | Delay                       | 5.5V            | 35                                     |     | ns    |       |
| 3  | TdAS(DR)  | AS Rise to Read Data Req'd  | 3.5V            |                                        | 180 | ns    | 1,2   |
|    |           | Valid                       | 5.5V            |                                        | 180 | ns    |       |
| 4  | TwAS      | AS Low Width                | 3.5V            | 40                                     |     | ns    | 2     |
|    |           |                             | 5.5V            | 40                                     |     | ns    |       |
| 5  | TdAS(DS)  | Address Float to DS Fall    | 3.5V            | 0                                      |     | ns    |       |
|    |           |                             | 5.5V            | 0                                      |     | ns    |       |
| 6  | TwDSR     | DS (Read) Low Width         | 3.5V            | 135                                    |     | ns    | 1,2   |
|    |           |                             | 5.5V            | 135                                    |     | ns    |       |
| 7  | TwDSW     | DS (Write) Low Width        | 3.5V            | 80                                     |     | ns    | 1,2   |
|    |           |                             | 5.5V            | 80                                     |     | ns    |       |
| 8  | TdDSR(DR) | DS Fall to Read Data Req'd  | 3.5V            |                                        | 75  | ns    | 1,2   |
|    |           | Valid                       | 5.5V            |                                        | 75  | ns    |       |
| 9  | ThDR(DS)  | Read Data to DS Rise Hold   | 3.5V            | 0                                      |     | ns    | 2     |
|    |           | Time                        | 5.5V            | 0                                      |     | ns    |       |
| 10 | TdDS(A)   | DS Rise to Address Active   | 3.5V            | 50                                     |     | ns    | 2     |
|    |           | Delay                       | 5.5V            | 50                                     |     | ns    |       |
| 11 | TdDS(AS)  | DS Rise to AS Fall Delay    | 3.5V            | 35                                     |     | ns    | 2     |
|    |           |                             | 5.5V            | 35                                     |     | ns    |       |
| 12 | TdR/W(AS) | R/W Valid to AS Rise Delay  | 3.5V            | 25                                     |     | ns    | 2     |
|    |           |                             | 5.5V            | 25                                     |     | ns    |       |
| 13 | TdDS(R/W) | DS Rise to R/W Not Valid    | 3.5V            | 35                                     |     | ns    | 2     |
|    |           |                             | 5.5V            | 35                                     |     | ns    |       |
| 14 | TdDW(DSW) | Write Data Valid to DS Fall | 3.5V            | 55                                     | 25  | ns    | 2     |
|    |           | (Write) Delay               | 5.5V            | 55                                     | 25  | ns    |       |
| 15 | TdDS(DW)  | DS Rise to Write Data Not   | 3.5V            | 35                                     |     | ns    | 2     |
|    |           | Valid Delay                 | 5.5V            | 35                                     |     | ns    |       |
| 16 | TdA(DR)   | Address Valid to Read Data  | 3.5V            |                                        | 230 | ns    | 1,2   |
|    |           | Req'd Valid                 | 5.5V            |                                        | 230 | ns    |       |
| 17 | TdAS(DS)  | AS Rise to DS Fall Delay    | 3.5V            | 45                                     |     | ns    | 2     |
|    |           | -                           | 5.5V            | 45                                     |     | ns    |       |
| 18 | TdDM(AS)  | DM Valid to AS Fall Delay   | 3.5V            | 30                                     |     | ns    | 2     |
|    |           |                             | 5.5V            | 30                                     |     | ns    |       |
| 20 | ThDS(AS)  | DS Valid to Address Valid   | 3.5V            | 35                                     |     | ns    |       |
|    |           | Hold Time                   | 5.5V            | 35                                     |     | ns    |       |

#### Notes:

1. When using extended memory timing, add 2 TpC.

2. Timing numbers given are for minimum TpC.

3. The V<sub>CC</sub> voltage specification of 5.5V guarantees 5.0V  $\pm$ 0.5V and the V<sub>CC</sub> voltage specification of 3.5V guarantees only 3.5V

#### Standard Test Load

All timing references use 0.7 V<sub>CC</sub> for a logic 1 and 0.2 V<sub>CC</sub> for a logic 0. For Standard Mode (not Low-EMI Mode for outputs) with SMR D1 = 0, D0 = 0. Zilog

#### Zilog

**Port 0** (P07–P00). Port 0 is an 8-bit, bidirectional, CMOScompatible I/O port. These eight I/O lines can be configured under software control as a nibble I/O port, or as an address port for interfacing external memory. The input buffers are Schmitt-triggered and nibble programmed. Either nibble output that can be globally programmed as push-pull or open-drain. Low EMI output buffers can be globally programmed by the software. Port 0 can be placed under handshake control. In Handshake Mode, Port 3 lines P32 and P35 are used as handshake control lines. The handshake direction is determined by the configuration (input or output) assigned to Port 0's upper nibble. The lower nibble must have the same direction as the upper nibble.

For external memory references, Port 0 provides address bits A11–A8 (lower nibble) or A15–A8 (lower and upper

nibble) depending on the required address space. If the address range requires 12 bits or less, the upper nibble of Port 0 can be programmed independently as I/O while the lower nibble is used for addressing. If one or both nibbles are needed for I/O operation, they must be configured by writing to the Port 0 mode register. In ROMless mode, after a hardware reset, Port 0 is configured as address lines A15–A8, and extended timing is set to accommodate slow memory access. The initialization routine can include reconfiguration to eliminate this extended timing mode. In ROM mode, Port 0 is defined as input after reset.

Port 0 can be set in the High-Impedance Mode if selected as an address output state, along with Port 1 and the control signals  $\overline{AS}$ ,  $\overline{DS}$ , and  $R/\overline{W}$  (Figure 18).



Figure 18. Port 0 Configuration

# PIN FUNCTIONS (Continued)

**Port 1** (P17–P10). Port 1 is an 8-bit, bidirectional, CMOScompatible port with multiplexed Address (A7–A0) and Data (D7–D0) ports. These eight I/O lines can be programmed as inputs or outputs or can be configured under software control as an Address/Data port for interfacing external memory. The input buffers are Schmitt-triggered and the output buffers can be globally programmed as either push-pull or open-drain. Low EMI output buffers can be globally programmed by the software. Port 1 can be placed under handshake control. In this configuration, Port 3, lines P33 and P34 are used as the handshake controls RDY1 and /DAV1 (Ready and Data Available). To interface external memory, Port 1 must be programmed for the multiplexed Address/Data mode. If more than 256 external locations are required, Port 0 outputs the additional lines (Figure 19).

Port 1 can be placed in the high-impedance state along with Port 0,  $\overline{AS}$ ,  $\overline{DS}$ , and  $R/\overline{W}$ , allowing the Z86E40 to share common resources in multiprocessor and DMA applications.



Figure 19. Port 1 Configuration (Z86E40 Only)

Zilog

**Port 2** (P27–P20). Port 2 is an 8-bit, bidirectional, CMOScompatible I/O port. These eight I/O lines can be configured under software control as an input or output, independently. All input buffers are Schmitt-triggered. Bits programmed as outputs can be globally programmed as either push-pull or open-drain. Low EMI output buffers can be globally programmed by the software. When used as an I/O port, Port 2 can be placed under handshake control.

In Handshake Mode, Port 3 lines P31 and P36 are used as handshake control lines. The handshake direction is determined by the configuration (input or output) assigned to bit 7 of Port 2 (Figure 20).



Figure 20. Port 2 Configuration

# PIN FUNCTIONS (Continued)

Port 3 (P37-P30). Port 3 is an 8-bit, CMOS-compatible port with four fixed inputs (P33-P30) and four fixed outputs (P37–P34). These eight lines can be configured by software for interrupt and handshake control functions. Port 3, Pin 0 is Schmitt- triggered. P31, P32, and P33 are standard CMOS inputs with single trip point (no Auto Latches) and P34, P35, P36, and P37 are push-pull output lines. Low EMI output buffers can be globally programmed by the software. Two on-board comparators can process analog signals on P31 and P32 with reference to the voltage on P33. The analog function is enabled by setting the D1 of Port 3 Mode Register (P3M). The comparator output can be outputted from P34 and P37, respectively, by setting PCON register Bit D0 to 1 state. For the interrupt function, P30 and P33 are falling edge triggered interrupt inputs. P31 and P32 can be programmed as falling, rising or both edges triggered interrupt inputs (Figure 21). Access to Counter/Timer 1 is made through P31 (T<sub>IN</sub>) and P36 (T<sub>OUT</sub>). Handshake lines for Port 0, Port 1, and Port 2 are also available on Port 3 (Table 9).

**Note**: When enabling/ or disabling analog mode, the following is recommended:

- 1. Allow two NOP delays before reading this comparator output.
- 2. Disable global interrupts, switch to analog mode, clear interrupts, and then re-enable interrupts.
- 3. IRQ register bits 3 to 0 must be cleared after enabling analog mode.

**Note:** P33–P30 differs from the Z86C30/C31/C40 in that there is no clamping diode to  $V_{CC}$  due to the EPROM high-voltage circuits. Exceeding the  $V_{IH}$  maximum specification during standard operating mode may cause the device to enter EPROM mode.

# PIN FUNCTIONS (Continued)

**Comparator Inputs.** Port 3, P31, and P32, each have a comparator front end. The comparator reference voltage P33 is common to both comparators. In analog mode, P31 and P32 are the positive input of the comparators and P33 is the reference voltage of the comparators.

**Auto Latch.** The Auto Latch puts valid CMOS levels on all CMOS inputs (except P33–P31) that are not externally driven. Whether this level is 0 or 1, cannot be determined. A valid CMOS level, rather than a floating node, reduces excessive supply current flow in the input buffer. Auto Latches are available on Port 0, Port 2, and P30. There are no Auto Latches on P31, P32, and P33.

**Low EMI Emission.** The Z86E40 can be programmed to operate in a low EMI Emission Mode in the PCON register. The oscillator and all I/O ports can be programmed as low EMI emission mode independently. Use of this feature results in:

- The pre-drivers slew rate reduced to 10 ns typical.
- Low EMI output drivers have resistance of 200 Ohms (typical).
- Low EMI Oscillator.
- Internal SCLK/TCLK= XTAL operation limited to a maximum of 4 MHz – 250 ns cycle time, when Low EMI Oscillator is selected and system clock (SCLK = XTAL, SMR Reg. Bit D1 =1).
- Note for emulation only:

Do not set the emulator to emulate Port 1 in low EMI mode. Port 1 must always be configured in Standard Mode.

# FUNCTIONAL DESCRIPTION

The MCU incorporates the following special functions to enhance the standard Z8 architecture to provide the user with increased design flexibility.

**RESET.** The device is reset in one of three ways:

- 1. Power-On Reset
- 2. Watch-Dog Timer
- 3. STOP-Mode Recovery Source

**Note:** Having the Auto Power-On Reset circuitry built-in, the MCU does not need to be connected to an external power-on reset circuit. The reset time is 5 ms (typical). The MCU does not reinitialize WDTMR, SMR, P2M, and P3M registers to their reset values on a STOP-Mode Recovery operation.

**Note:** The device  $V_{CC}$  must rise up to the operating  $V_{CC}$  specification before the TPOR expires.

**Program Memory.** The MCU can address up to 4 KB of Internal Program Memory (Figure 22). The first 12 bytes of program memory are reserved for the interrupt vectors. These locations contain six 16-bit vectors that correspond to the six available interrupts. For EPROM mode, byte 12 (000CH) to address 4095 (0FFFH) consists of programmable EPROM. After reset, the program counter points at the address 000CH, which is the starting address of the user program.

In ROMless mode, the Z86E40 can address up to 64 KB of External Program Memory. The ROM/ROMless option is only available on the 44-pin devices.



#### Figure 22. Program Memory Map (ROMIess Z86E40 Only)

**EPROM Protect.** When in ROM Protect Mode, and executing out of External Program Memory, instructions LDC, LDCI, LDE, and LDEI cannot read Internal Program Memory.

When in ROM Protect Mode and executing out of Internal Program Memory, instructions LDC, LDCI, LDE, and LDEI can read Internal Program Memory.

### FUNCTIONAL DESCRIPTION (Continued)



Figure 25. Register Pointer

# FUNCTIONAL DESCRIPTION (Continued)

**General-Purpose Registers (GPR).** These registers are undefined after the device is powered up. The registers keep their last value after any reset, as long as the reset occurs in the  $V_{CC}$  voltage-specified operating range. The register R254 is general-purpose on Z86E30/E31. R254 and R255 are set to 00H after any reset or STOP-Mode Recovery.

**RAM Protect.** The upper portion of the RAM's address spaces 80H to EFH (excluding the control registers) can be protected from reading and writing. This option can be selected during the EPROM Programming Mode. After this option is selected, the user can activate this feature from the internal EPROM. D6 of the IMR control register (R251) is used to turn off/on the RAM protect by loading a 0 or 1, respectively. A "1" in D6 indicates RAM Protect enabled. RAM Protect is not available on the Z86E31.

**Stack.** The Z86E40 external data memory or the internal register file can be used for the stack. The 16-bit Stack Pointer (R254–R255) is used for the external stack, which can reside anywhere in the data memory for ROMless mode, but only from 4096 to 65535 in ROM mode. An 8-bit Stack Pointer (R255) is used for the internal stack on the Z86E30/E31/E40 that resides within the 236 general-purpose registers (R4–R239). SPH (R254) can be used as a general-purpose register when using internal stack only. R254 and R255 are set to 00H after any reset or Stop-Mode Recovery.

**Counter/Timers.** There are two 8-bit programmable counter/timers (T0 and T1), each driven by its own 6-bit programmable prescaler. The T1 prescaler is driven by internal or external clock sources; however, the T0 prescaler is driven by the internal clock only (Figure 27).

The 6-bit prescalers can divide the input frequency of the clock source by any integer number from 1 to 64. Each prescaler drives its counter, which decrements the value (1 to 256), that has been loaded into the counter. When the counter reaches the end of count, a timer interrupt request, IRQ4 (T0) or IRQ5 (T1), is generated.

The counters can be programmed to start, stop, restart to continue, or restart from the initial value. The counters can also be programmed to stop upon reaching zero (single pass mode) or to automatically reload the initial value and continue counting (modulo-n continuous mode).

The counters, but not the prescalers, can be read at any time without disturbing their value or count mode. The clock source for T1 is user-definable and can be either the internal microprocessor clock divided by four, or an external signal input through Port 3. The Timer Mode register configures the external timer input (P31) as an external clock, a trigger input that can be retriggerable or non-retriggerable, or as a gate input for the internal clock. Port 3 line P36 serves as a timer output ( $T_{OUT}$ ) through which T0, T1, or the internal clock can be output. The counter/timers can be cascaded by connecting the T0 output to the input of T1.

**Comparator Output Port 3** (D0). Bit 0 controls the comparator output in Port 3. A "1" in this location brings the comparator outputs to P34 and P37, and a "0" releases the Port to its standard I/O configuration. The default value is 0.

**Port 1 Open-Drain** (D1). Port 1 can be configured as an open-drain by resetting this bit (D1=0) or configured as push-pull active by setting this bit (D1=1). The default value is 1.

**Port 0 Open-Drain** (D2). Port 0 can be configured as an open-drain by resetting this bit (D2=0) or configured as push-pull active by setting this bit (D2=1). The default value is 1.

**Low EMI Port 0** (D3). Port 0 can be configured as a Low EMI Port by resetting this bit (D3=0) or configured as a Standard Port by setting this bit (D3=1). The default value is 1.

**Low EMI Port 1** (D4). Port 1 can be configured as a Low EMI Port by resetting this bit (D4=0) or configured as a Standard Port by setting this bit (D4=1). The default value is 1. **Note:** The emulator does not support Port 1 low EMI mode and must be set D4 = 1.

**Low EMI Port 2** (D5). Port 2 can be configured as a Low EMI Port by resetting this bit (D5=0) or configured as a Standard Port by setting this bit (D5=1). The default value is 1.

**Low EMI Port 3** (D6). Port 3 can be configured as a Low EMI Port by resetting this bit (D6=0) or configured as a Standard Port by setting this bit (D6=1). The default value is 1.

**Low EMI OSC** (D7). This bit of the PCON Register controls the low EMI noise oscillator. A "1" in this location configures the oscillator with standard drive. While a "0" configures the oscillator with low noise drive, however, it does not affect the relationship of SCLK and XTAL. The low EMI mode will reduce the drive of the oscillator (OSC). The default value is 1. **Note:** 4 MHz is the maximum external clock frequency when running in the low EMI oscillator mode.

**Stop-Mode Recovery Register** (SMR). This register selects the clock divide value and determines the mode of Stop-Mode Recovery (Figure 31). All bits are Write Only except bit 7 which is a Read Only. Bit 7 is a flag bit that is hardware set on the condition of STOP Recovery and reset by a power-on cycle. Bit 6 controls whether a low or high level is required from the recovery source. Bit 5 controls the reset delay after recovery. Bits 2, 3, and 4 of the SMR register specify the Stop-Mode Recovery Source. The SMR is located in Bank F of the Expanded Register Group at address 0BH.





# **EXPANDED REGISTER FILE CONTROL REGISTERS**



Figure 41. Port Configuration Register

Write Only



\* Default setting after RESET

#### Figure 43. Watch-Dog Timer Mode Register Write Only



Note: Not used in conjunction with SMR Source

#### Figure 44. STOP-Mode Recovery Register 2 Write Only

D6 D5 D4 D3 D2 D1 D0 SCLK/TCLK Divide-by-16 0 OFF \* 1 ON External Clock Divide by 2 SCLK/TCLK =XTAL/2\* 0 1 SCLK/TCLK =XTAL Stop Mode Recovery Source 000 POR Only and/or External Reset\* 001 P30 010 P31 011 P32 100 P33 101 P27 110 P2 NOR 0-3 111 P2 NOR 0-7 Stop Delay 0 OFF 1 ON\* Stop Recovery Level 0 Low\* 1 High Stop Flag POR\* 0 1 Stop Recovery

\* Default setting after RESET. \*\* Default setting after RESET and STOP-Mode Recovery.

#### Figure 42. STOP-Mode Recovery Register Write Only Except Bit D7, Which is Read Only

SMR (FH) 0B

D7

# **Z8 CONTROL REGISTER DIAGRAMS** (Continued)



Figure 54. Interrupt Priority Register F9H: Write Only

# PACKAGE INFORMATION



Figure 61. 40-Pin DIP Package Diagram



Figure 62. 44-Pin PLCC Package Diagram

D2

e

15.24

1.27 TYP

16.00

.600



| SYMBOL | MILLIMETER |       | INCH  |       |
|--------|------------|-------|-------|-------|
| STMDOL | MIN        | МАХ   | MIN   | MAX   |
| A1     | 0.05       | 0.25  | .002  | .010  |
| A2     | 2.00       | 2.25  | .078  | .089  |
| b      | 0.25       | 0.45  | .010  | .018  |
| с      | 0.13       | 0.20  | .005  | .008  |
| HD     | 13.70      | 14.15 | .539  | .557  |
| D      | 9.90       | 10.10 | .390  | .398  |
| HE     | 13.70      | 14.15 | .539  | .557  |
| E      | 9.90       | 10.10 | .390  | .398  |
| θ      | 0.80 TYP   |       | .0315 | 5 TYP |
| L      | 0.60       | 1.20  | .024  | .047  |

.630

.050 TYP

Figure 63. 44-Pin LQFP Package Diagram

NOTES: 1. CONTROLLING DIMENSIONS : MILLIMETER 2. LEAD COPLANARITY : MAX .10 .004"



Figure 64. 28-Pin DIP Package Diagram



Figure 65. 28-Pin SOIC Package Diagram