



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Details                    |                                                        |
|----------------------------|--------------------------------------------------------|
| Product Status             | Active                                                 |
| Core Processor             | Z8                                                     |
| Core Size                  | 8-Bit                                                  |
| Speed                      | 16MHz                                                  |
| Connectivity               | -                                                      |
| Peripherals                | POR, WDT                                               |
| Number of I/O              | 32                                                     |
| Program Memory Size        | 4KB (4K x 8)                                           |
| Program Memory Type        | ОТР                                                    |
| EEPROM Size                | -                                                      |
| RAM Size                   | 236 x 8                                                |
| Voltage - Supply (Vcc/Vdd) | 3.5V ~ 5.5V                                            |
| Data Converters            | -                                                      |
| Oscillator Type            | Internal                                               |
| Operating Temperature      | 0°C ~ 70°C (TA)                                        |
| Mounting Type              | Surface Mount                                          |
| Package / Case             | 44-LCC (J-Lead)                                        |
| Supplier Device Package    | -                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z86e4016vsg |
|                            |                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



### Figure 4. 44-Pin PLCC Pin Configuration Standard Mode

#### Table 2. 44-Pin PLCC Pin Identification

| Pin # | Symbol          | Function               | Direction |
|-------|-----------------|------------------------|-----------|
| 1–2   | GND             | Ground                 |           |
| 3–4   | P12–P13         | Port 1, Pins 2,3       | In/Output |
| 5     | P03             | Port 0, Pin 3          | In/Output |
| 6–10  | P20–P24         | Port 2, Pins 0,1,2,3,4 | In/Output |
| 11    | DS              | Data Strobe            | Output    |
| 12    | NC              | No Connection          |           |
| 13    | R/W             | Read/Write             | Output    |
| 14–16 | P25–P27         | Port 2, Pins 5,6,7     | In/Output |
| 17–19 | P04–P06         | Port 0, Pins 4,5,6     | In/Output |
| 20–21 | P14–P15         | Port 1, Pins 4,5       | In/Output |
| 22    | P07             | Port 0, Pin 7          | In/Output |
| 23–24 | V <sub>CC</sub> | Power Supply           |           |
| 25–26 | P16–P17         | Port 1, Pins 6,7       | In/Output |
| 27    | XTAL2           | Crystal Oscillator     | Output    |
| 28    | XTAL1           | Crystal Oscillator     | Input     |
| 29–31 | P31–P33         | Port 3, Pins 1,2,3     | Input     |
| 32    | P34             | Port 3, Pin 4          | Output    |

### Table 2. 44-Pin PLCC Pin Identification

| Pin # | Symbol  | Function           | Direction |
|-------|---------|--------------------|-----------|
| 33    | ĀS      | Address Strobe     | Output    |
| 34    | R/RL    | ROM/ROMless select | Input     |
| 35    | RESET   | Reset              | Input     |
| 36    | P35     | Port 3, Pin 5      | Output    |
| 37    | P37     | Port 3, Pin 7      | Output    |
| 38    | P36     | Port 3, Pin 6      | Output    |
| 39    | P30     | Port 3, Pin 0      | Input     |
| 40–41 | P00–P01 | Port 0, Pins 0,1   | In/Output |
| 42–43 | P10–P11 | Port 1, Pins 0,1   | In/Output |
| 44    | P02     | Port 0, Pin 2      | In/Output |



### Figure 8. 44-Pin LQFP Pin Configuration EPROM Programming Mode

# Table 6. 44-Pin LQFP Pin ConfigurationEPROM Programming Mode

| Pin # | Symbol          | Function            | Direction |
|-------|-----------------|---------------------|-----------|
| 1–2   | A5–A6           | Address 5,6         | Input     |
| 3–4   | NC              | No Connection       |           |
| 5     | A7              | Address 7           | Input     |
| 6–7   | V <sub>CC</sub> | Power Supply        |           |
| 8–10  | NC              | No Connection       |           |
| 11    | CE              | Chip Select         | Input     |
| 12    | ŌĒ              | Output Enable       | Input     |
| 13    | EPM             | EPROM Prog.<br>Mode | Input     |
| 14    | V <sub>PP</sub> | Prog. Voltage       | Input     |
| 15    | A8              | Address 8           | Input     |
| 16–18 | NC              | No Connection       |           |
| 19    | A9              | Address 9           | Input     |
| 20    | A11             | Address 11          | Input     |
| 21    | A10             | Address 10          | Input     |
| 22    | PGM             | Prog. Mode          | Input     |

# Table 6. 44-Pin LQFP Pin ConfigurationEPROM Programming Mode

| Pin # | Symbol | Function       | Direction |
|-------|--------|----------------|-----------|
| 23–24 | A0,A1  | Address 0,1    | Input     |
| 25–26 | NC     | No Connection  |           |
| 27    | A2     | Address 2      | Input     |
| 28–29 | GND    | Ground         |           |
| 30–31 | NC     | No Connection  |           |
| 32    | A3     | Address 3      | Input     |
| 33–37 | D0–D4  | Data 0,1,2,3,4 | In/Output |
| 38–40 | NC     | No Connection  |           |
| 41–43 | D5–D7  | Data 5,6,7     | In/Output |
| 44    | A4     | Address 4      | Input     |

### **ABSOLUTE MAXIMUM RATINGS**

| Parameter                                                                                    | Min  | Мах                | Units |
|----------------------------------------------------------------------------------------------|------|--------------------|-------|
| Ambient Temperature under Bias                                                               | -40  | +105               | С     |
| Storage Temperature                                                                          | -65  | +150               | С     |
| Voltage on any Pin with Respect to V <sub>SS</sub> [Note 1]                                  | -0.6 | +7                 | V     |
| Voltage on V <sub>DD</sub> Pin with Respect to V <sub>SS</sub>                               | -0.3 | +7                 | V     |
| Voltage on XTAL1 and $\overline{\text{RESET}}$ Pins with Respect to V <sub>SS</sub> [Note 2] | -0.6 | V <sub>DD</sub> +1 | V     |
| Total Power Dissipation                                                                      |      | 1.21               | W     |
| Maximum Allowable Current out of V <sub>SS</sub>                                             |      | 220                | mA    |
| Maximum Allowable Current into V <sub>DD</sub>                                               |      | 180                | mA    |
| Maximum Allowable Current into an Input Pin [Note 3]                                         | -600 | +600               | μA    |
| Maximum Allowable Current into an Open-Drain Pin [Note 4]                                    | -600 | +600               | μΑ    |
| Maximum Allowable Output Current Sinked by Any I/O Pin                                       |      | 25                 | mA    |
| Maximum Allowable Output Current Sourced by Any I/O Pin                                      |      | 25                 | mA    |
| Maximum Allowable Output Current Sinked by RESET Pin                                         |      | 3 mA               |       |

#### Notes:

1. This applies to all pins except XTAL pins and where otherwise noted.

- 2. There is no input protection diode from pin to  $V_{\text{DD}}$ .
- 3. This excludes XTAL pins.
- 4. Device pin is not at an output Low state.

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for an extended period may affect device reliability. Total power dissipation should not exceed 1.2 W for the package. Power dissipation is calculated as follows:

Total Power Dissipation =  $V_{DD} \times [I_{DD} - (\text{sum of } I_{OH})]$ + sum of [ ( $V_{DD} - V_{OH}$ ) ×  $I_{OH}$ ] + sum of ( $V_{0L} \times I_{0L}$ )

### STANDARD TEST CONDITIONS

The characteristics listed below apply for standard test conditions as noted. All voltages are referenced to Ground. Positive current flows into the referenced pin (Test Load).



Figure 13. Test Load Diagram

# DC ELECTRICAL CHARACTERISTICS (Continued)



Figure 15. Additional Timing Diagram

### **PIN FUNCTIONS**

### **EPROM Programming Mode**

**D7–D0** Data Bus. The data can be read from or written to external memory through the data bus.

**A11–A0** Address Bus. During programming, the EPROM address is written to the address bus.

 $V_{CC}$  Power Supply. This pin must supply 5V during the EPROM read mode and 6V during other modes.

**CE** Chip Enable (active Low). This pin is active during EPROM Read Mode, Program Mode, and Program Verify Mode.

 $\overline{OE}$  Output Enable (active Low). This pin drives the direction of the Data Bus. When this pin is Low, the Data Bus is output, when High, the Data Bus is input.

**EPM** EPROM Program Mode. This pin controls the different EPROM Program Mode by applying different voltages.

 $\mathbf{V_{PP}}$  Program Voltage. This pin supplies the program voltage.

**PGM** Program Mode (active Low). When this pin is Low, the data is programmed to the EPROM through the Data Bus.

### **Application Precaution**

The production test-mode environment may be enabled accidentally during normal operation if excessive noise surges above  $V_{CC}$  occur on pins XTAL1 and RESET.

In addition, processor operation of Z8 OTP devices may be affected by excessive noise surges on the V<sub>PP</sub>,  $\overline{CE}$ ,  $\overline{EPM}$ ,  $\overline{OE}$  pins while the microcontroller is in Standard Mode.

Recommendations for dampening voltage surges in both test and OTP mode include the following:

- Using a clamping diode to V<sub>CC</sub>
- Adding a capacitor to the affected pin

### **Standard Mode**

**XTAL** Crystal 1 (time-based input). This pin connects a parallel-resonant crystal, ceramic resonator, LC, RC network, or external single-phase clock to the on-chip oscillator input.

**XTAL2** Crystal 2 (time-based output). This pin connects a parallel-resonant crystal, ceramic resonator, LC, or RC network to the on-chip oscillator output.

**R/W** Read/Write (output, write Low). The R/W signal is Low when the CCP is writing to the external program or data memory (Z86E40 only).

**RESET** Reset (input, active Low). Reset will initialize the MCU. Reset is accomplished either through Power-On, Watch-Dog Timer reset, STOP-Mode Recovery, or external reset. During Power-On Reset and Watch-Dog Timer Reset, the internally generated reset drives the reset pin low for the POR time. Any devices driving the reset line must be open-drain in order to avoid damage from a possible conflict during reset conditions. Pull-up is provided internally. After the POR time, RESET is a Schmitt-triggered input.

To avoid asynchronous and noisy reset problems, the Z86E40 is equipped with a reset filter of four external clocks (4TpC). If the external reset signal is less than 4TpC in duration, no reset occurs. On the fifth clock after the reset is detected, an internal RST signal is latched and held for an internal register count of 18 external clocks, or for the duration of the external reset, whichever is longer. During the reset cycle, DS is held active Low while AS cycles at a rate of TpC/2. Program execution begins at location 000CH, 5–10 TpC cycles after RESET is released. For Power-On Reset, the reset output time is 5 ms. The Z86E40 does not reset WDTMR, SMR, P2M, and P3M registers on a STOP-Mode Recovery operation.

**ROMIess** (input, active Low). This pin, when connected to GND, disables the internal ROM and forces the device to function as a Z86C90/C89 ROMIess Z8. (Note that, when left unconnected or pulled High to  $V_{CC}$ , the device functions normally as a Z8 ROM version).

Note: When using in ROM Mode in High EMI (noisy) environment, the ROMless pins should be connected directly to  $V_{CC}.$ 

# PIN FUNCTIONS (Continued)

**Port 1** (P17–P10). Port 1 is an 8-bit, bidirectional, CMOScompatible port with multiplexed Address (A7–A0) and Data (D7–D0) ports. These eight I/O lines can be programmed as inputs or outputs or can be configured under software control as an Address/Data port for interfacing external memory. The input buffers are Schmitt-triggered and the output buffers can be globally programmed as either push-pull or open-drain. Low EMI output buffers can be globally programmed by the software. Port 1 can be placed under handshake control. In this configuration, Port 3, lines P33 and P34 are used as the handshake controls RDY1 and /DAV1 (Ready and Data Available). To interface external memory, Port 1 must be programmed for the multiplexed Address/Data mode. If more than 256 external locations are required, Port 0 outputs the additional lines (Figure 19).

Port 1 can be placed in the high-impedance state along with Port 0,  $\overline{AS}$ ,  $\overline{DS}$ , and  $R/\overline{W}$ , allowing the Z86E40 to share common resources in multiprocessor and DMA applications.



Figure 19. Port 1 Configuration (Z86E40 Only)





| D:  | 1/0 | 0704             | Analan  | Intonuut  |       | D4 110 | D0.110 | Et  |
|-----|-----|------------------|---------|-----------|-------|--------|--------|-----|
| Pin | I/O | CTC1             | Analog  | Interrupt | P0 HS | P1 HS  | P2 HS  | Ext |
| P30 | IN  |                  |         | IRQ3      |       |        |        |     |
| P31 | IN  | T <sub>IN</sub>  | AN1     | IRQ2      |       | D/R    |        |     |
| P32 | IN  |                  | AN2     | IRQ0      | D/R   |        |        |     |
| P33 | IN  |                  | REF     | IRQ1      |       | D/R    |        |     |
| P34 | OUT |                  | AN1-Out |           |       | R/D    |        | /DM |
| P35 | OUT |                  |         |           | R/D   |        |        |     |
| P36 | OUT | T <sub>OUT</sub> |         |           |       | R/D    |        |     |
| P37 | OUT |                  | An2-Out |           |       |        |        |     |
|     |     |                  |         |           |       |        |        |     |

# FUNCTIONAL DESCRIPTION

The MCU incorporates the following special functions to enhance the standard Z8 architecture to provide the user with increased design flexibility.

**RESET.** The device is reset in one of three ways:

- 1. Power-On Reset
- 2. Watch-Dog Timer
- 3. STOP-Mode Recovery Source

**Note:** Having the Auto Power-On Reset circuitry built-in, the MCU does not need to be connected to an external power-on reset circuit. The reset time is 5 ms (typical). The MCU does not reinitialize WDTMR, SMR, P2M, and P3M registers to their reset values on a STOP-Mode Recovery operation.

**Note:** The device  $V_{CC}$  must rise up to the operating  $V_{CC}$  specification before the TPOR expires.

**Program Memory.** The MCU can address up to 4 KB of Internal Program Memory (Figure 22). The first 12 bytes of program memory are reserved for the interrupt vectors. These locations contain six 16-bit vectors that correspond to the six available interrupts. For EPROM mode, byte 12 (000CH) to address 4095 (0FFFH) consists of programmable EPROM. After reset, the program counter points at the address 000CH, which is the starting address of the user program.

In ROMless mode, the Z86E40 can address up to 64 KB of External Program Memory. The ROM/ROMless option is only available on the 44-pin devices.



### Figure 22. Program Memory Map (ROMIess Z86E40 Only)

**EPROM Protect.** When in ROM Protect Mode, and executing out of External Program Memory, instructions LDC, LDCI, LDE, and LDEI cannot read Internal Program Memory.

When in ROM Protect Mode and executing out of Internal Program Memory, instructions LDC, LDCI, LDE, and LDEI can read Internal Program Memory.

# FUNCTIONAL DESCRIPTION (Continued)



Figure 25. Register Pointer

#### Z8® STANDARD CONTROL REGISTERS



Figure 26. Expanded Register File Architecture

# FUNCTIONAL DESCRIPTION (Continued)

**General-Purpose Registers (GPR).** These registers are undefined after the device is powered up. The registers keep their last value after any reset, as long as the reset occurs in the  $V_{CC}$  voltage-specified operating range. The register R254 is general-purpose on Z86E30/E31. R254 and R255 are set to 00H after any reset or STOP-Mode Recovery.

**RAM Protect.** The upper portion of the RAM's address spaces 80H to EFH (excluding the control registers) can be protected from reading and writing. This option can be selected during the EPROM Programming Mode. After this option is selected, the user can activate this feature from the internal EPROM. D6 of the IMR control register (R251) is used to turn off/on the RAM protect by loading a 0 or 1, respectively. A "1" in D6 indicates RAM Protect enabled. RAM Protect is not available on the Z86E31.

**Stack.** The Z86E40 external data memory or the internal register file can be used for the stack. The 16-bit Stack Pointer (R254–R255) is used for the external stack, which can reside anywhere in the data memory for ROMless mode, but only from 4096 to 65535 in ROM mode. An 8-bit Stack Pointer (R255) is used for the internal stack on the Z86E30/E31/E40 that resides within the 236 general-purpose registers (R4–R239). SPH (R254) can be used as a general-purpose register when using internal stack only. R254 and R255 are set to 00H after any reset or Stop-Mode Recovery.

**Counter/Timers.** There are two 8-bit programmable counter/timers (T0 and T1), each driven by its own 6-bit programmable prescaler. The T1 prescaler is driven by internal or external clock sources; however, the T0 prescaler is driven by the internal clock only (Figure 27).

The 6-bit prescalers can divide the input frequency of the clock source by any integer number from 1 to 64. Each prescaler drives its counter, which decrements the value (1 to 256), that has been loaded into the counter. When the counter reaches the end of count, a timer interrupt request, IRQ4 (T0) or IRQ5 (T1), is generated.

The counters can be programmed to start, stop, restart to continue, or restart from the initial value. The counters can also be programmed to stop upon reaching zero (single pass mode) or to automatically reload the initial value and continue counting (modulo-n continuous mode).

The counters, but not the prescalers, can be read at any time without disturbing their value or count mode. The clock source for T1 is user-definable and can be either the internal microprocessor clock divided by four, or an external signal input through Port 3. The Timer Mode register configures the external timer input (P31) as an external clock, a trigger input that can be retriggerable or non-retriggerable, or as a gate input for the internal clock. Port 3 line P36 serves as a timer output ( $T_{OUT}$ ) through which T0, T1, or the internal clock can be output. The counter/timers can be cascaded by connecting the T0 output to the input of T1.

**Comparator Output Port 3** (D0). Bit 0 controls the comparator output in Port 3. A "1" in this location brings the comparator outputs to P34 and P37, and a "0" releases the Port to its standard I/O configuration. The default value is 0.

**Port 1 Open-Drain** (D1). Port 1 can be configured as an open-drain by resetting this bit (D1=0) or configured as push-pull active by setting this bit (D1=1). The default value is 1.

**Port 0 Open-Drain** (D2). Port 0 can be configured as an open-drain by resetting this bit (D2=0) or configured as push-pull active by setting this bit (D2=1). The default value is 1.

**Low EMI Port 0** (D3). Port 0 can be configured as a Low EMI Port by resetting this bit (D3=0) or configured as a Standard Port by setting this bit (D3=1). The default value is 1.

**Low EMI Port 1** (D4). Port 1 can be configured as a Low EMI Port by resetting this bit (D4=0) or configured as a Standard Port by setting this bit (D4=1). The default value is 1. **Note:** The emulator does not support Port 1 low EMI mode and must be set D4 = 1.

**Low EMI Port 2** (D5). Port 2 can be configured as a Low EMI Port by resetting this bit (D5=0) or configured as a Standard Port by setting this bit (D5=1). The default value is 1.

**Low EMI Port 3** (D6). Port 3 can be configured as a Low EMI Port by resetting this bit (D6=0) or configured as a Standard Port by setting this bit (D6=1). The default value is 1.

**Low EMI OSC** (D7). This bit of the PCON Register controls the low EMI noise oscillator. A "1" in this location configures the oscillator with standard drive. While a "0" configures the oscillator with low noise drive, however, it does not affect the relationship of SCLK and XTAL. The low EMI mode will reduce the drive of the oscillator (OSC). The default value is 1. **Note:** 4 MHz is the maximum external clock frequency when running in the low EMI oscillator mode.

**Stop-Mode Recovery Register** (SMR). This register selects the clock divide value and determines the mode of Stop-Mode Recovery (Figure 31). All bits are Write Only except bit 7 which is a Read Only. Bit 7 is a flag bit that is hardware set on the condition of STOP Recovery and reset by a power-on cycle. Bit 6 controls whether a low or high level is required from the recovery source. Bit 5 controls the reset delay after recovery. Bits 2, 3, and 4 of the SMR register specify the Stop-Mode Recovery Source. The SMR is located in Bank F of the Expanded Register Group at address 0BH.

**SCLK/TCLK Divide-by-16 Select** (D0). This bit of the SMR controls a divide-by-16 prescaler of SCLK/TCLK. The purpose of this control is to selectively reduce device power consumption during normal processor execution (SCLK control) and/or HALT mode (where TCLK sources counter/timers and interrupt logic).

**External Clock Divide-by-Two** (D1). This bit can eliminate the oscillator divide-by-two circuitry. When this bit is 0, the System Clock (SCLK) and Timer Clock (TCLK) are equal to the external clock frequency divided by two. The SCLK/TCLK is equal to the external clock frequency when this bit is set (D1=1). Using this bit together with D7 of

PCON further helps lower EMI (i.e., D7 (PCON) = 0, D1 (SMR) = 1). The default setting is zero.

**STOP-Mode Recovery Source** (D2, D3, and D4). These three bits of the SMR register specify the wake up source of the STOP-Mode Recovery (Figure 32). Table 12 shows the SMR source selected with the setting of D2 to D4. P33–P31 cannot be used to wake up from STOP mode when programmed as analog inputs. When the STOP-Mode Recovery sources are selected in this register then SMR2 register bits D0, D1 must be set to zero.

**Note:** If the Port2 pin is configured as an output, this output level will be read by the SMR circuitry.



Select (P3M)

Figure 32. Stop-Mode Recovery Source

# FUNCTIONAL DESCRIPTION (Continued)

|    |    | -  | -                                   |
|----|----|----|-------------------------------------|
| D4 | D3 | D2 | SMR Source selection                |
| 0  | 0  | 0  | POR recovery only                   |
| 0  | 0  | 1  | P30 transition                      |
| 0  | 1  | 0  | P31 transition (Not in analog mode) |
| 0  | 1  | 1  | P32 transition (Not in analog mode) |
| 1  | 0  | 0  | P33 transition (Not in analog mode) |
| 1  | 0  | 1  | P27 transition                      |
| 1  | 1  | 0  | Logical NOR of Port 2 bits 0-3      |
| 1  | 1  | 1  | Logical NOR of Port 2 bits 0-7      |
|    |    |    |                                     |

 Table 12. Stop-Mode Recovery Source

**Stop-Mode Recovery Delay Select** (D5). The 5 ms RE-SET delay after Stop-Mode Recovery is disabled by programming this bit to a zero. A "1" in this bit will cause a 5 ms RESET delay after Stop-Mode Recovery. The default condition of this bit is 1. If the fast wake up mode is selected, the Stop-Mode Recovery source needs to be kept active for at least 5TpC.

**Stop-Mode Recovery Level Select** (D6). A "1" in this bit defines that a high level on any one of the recovery sources wakes the MCU from STOP Mode. A 0 defines low level recovery. The default value is 0.

**Cold or Warm Start** (D7). This bit is set by the device upon entering STOP Mode. A "0" in this bit indicates that the device has been reset by POR (cold). A "1" in this bit indicates the device was awakened by a SMR source (warm).

**Stop-Mode Recovery Register 2 (SMR2)**. This register contains additional Stop-Mode Recovery sources. When the Stop-Mode Recovery sources are selected in this register then SMR Register. Bits D2, D3, and D4 must be 0.

| SMR:10 |    | Operation                          |
|--------|----|------------------------------------|
| D1     | D0 | Description of Action              |
| 0      | 0  | POR and/or external reset recovery |
| 0      | 1  | Logical AND of P20 through P23     |
| 1      | 0  | Logical AND of P20 through P27     |

**Watch-Dog Timer Mode Register** (WDTMR). The WDT is a retriggerable one-shot timer that resets the Z8 if it reaches its terminal count. The WDT is disabled after Power-On Reset and initially enabled by executing the WDT instruction and refreshed on subsequent executions of the WDT instruction. The WDT is driven either by an on-board RC oscillator or an external oscillator from XTAL1 pin. The

POR clock source is selected with bit 4 of the WDT register.

**Note:** Execution of the WDT instruction affects the Z (Zero), S (Sign), and V (Overflow) flags.

**WDT Time-Out Period** (D0 and D1). Bits 0 and 1 control a tap circuit that determines the time-out periods that can be obtained (Table 13). The default value of D0 and D1 are 1 and 0, respectively.

| Table 13. Time-out Period of WD | Table 13. | Time-out | Period | of WD1 |
|---------------------------------|-----------|----------|--------|--------|
|---------------------------------|-----------|----------|--------|--------|

| D1 | D0 | Time-out of<br>the Internal<br>RC OSC | Time-out of<br>the System<br>Clock |
|----|----|---------------------------------------|------------------------------------|
| 0  | 0  | 5 ms                                  | 128 SCLK                           |
| 0  | 1  | 10 ms*                                | 256 SCLK*                          |
| 1  | 0  | 20 ms                                 | 512 SCLK                           |
| 1  | 1  | 80 ms                                 | 2048 SCLK                          |

Notes:

\*The default setting is 10 ms.

**WDT During HALT Mode** (D2). This bit determines whether or not the WDT is active during HALT Mode. A "1" indicates that the WDT is active during HALT. A "0" disables the WDT in HALT Mode. The default value is "1".

**WDT During STOP Mode** (D3). This bit determines whether or not the WDT is active during STOP mode. A "1" indicates active during STOP. A "0" disables the WDT during STOP Mode. This is applicable only when the WDT clock source is the internal RC oscillator.

**Clock Source For WDT** (D4). This bit determines which oscillator source is used to clock the internal POR and WDT counter chain. If the bit is a 1, the internal RC oscillator is bypassed and the POR and WDT clock source is driven from the external pin, XTAL1, and the WDT is stopped in STOP Mode. The default configuration of this bit is 0, which selects the RC oscillator.

**Permanent WDT.** When this feature is enabled, the WDT is enabled after reset and will operate in Run and Halt Mode. The control bits in the WDTMR do not affect the WDT operation. If the clock source of the WDT is the internal RC oscillator, then the WDT will run in STOP mode. If the clock source of the WDT is the XTAL1 pin, then the WDT will not run in STOP mode.

Note: WDT time-out in STOP Mode will not reset SMR,SMR2,PCON, WDTMR, P2M, P3M, Ports 2 & 3 Data Registers.

WDTMR Register Accessibility. The WDTMR register is accessible only during the first 60 internal system clock

### Table 14. EPROM Programming Table

| Programming<br>Modes | V <sub>PP</sub> | EPM            | CE              | ŌĒ              | PGM             | ADDR | DATA | V <sub>CC</sub> * |
|----------------------|-----------------|----------------|-----------------|-----------------|-----------------|------|------|-------------------|
| EPROM READ1          | Х               | V <sub>H</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | ADDR | Out  | 4.5V†             |
| EPROM READ2          | Х               | V <sub>H</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | ADDR | Out  | 5.5V†             |
| PROGRAM              | V <sub>H</sub>  | V <sub>H</sub> | V <sub>IL</sub> | $V_{IH}$        | V <sub>IL</sub> | ADDR | In   | 6.4V              |
| PROGRAM<br>VERIFY    | V <sub>H</sub>  | V <sub>H</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | ADDR | Out  | 6.0V              |
| OPTION BIT PGM       | V <sub>H</sub>  | V <sub>H</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | 63   | IN   | 6.4V              |
| OPTION BIT READ      | Х               | V <sub>H</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | 63   | OUT  | 6.0V              |

#### Notes:

 $V_{H} = 13.0 \text{ V} \pm 0.1 \text{ V}$ 

 $V_{\mbox{\scriptsize IH}}$  = As per specific Z8 DC specification

VIL= As per specific Z8 DC specification

X=Not used, but must be set to  $V_H$ ,  $V_{IH}$ , or  $V_{IL}$  level.

NU = Not used, but must be set to either  $V_{IH}$  or  $V_{IL}$  level.

 $I_{PP}$  during programming = 40 mA maximum.

 $I_{CC}$  during programming, verify, or read = 40 mA maximum.

 $^{*}V_{CC}$  has a tolerance of  $\pm 0.25V$ .

† Zilog recommends an EPROM read at V<sub>CC</sub> = 4.5 V and 5.5 V to

ensure proper device operations during the  $V_{\mbox{CC}}$  after programming,

but  $V_{CC} = 5.0$  V is acceptable.

| Parameters | Name                                                     | Min  | Max  | Units |
|------------|----------------------------------------------------------|------|------|-------|
| 1          | Address Setup Time                                       | 2    |      | μs    |
| 2          | Data Setup Time                                          | 2    |      | μs    |
| 3          | V <sub>PP</sub> Setup                                    | 2    |      | μs    |
| 4          | V <sub>CC</sub> Setup Time                               | 2    |      | μs    |
| 5          | Chip Enable Setup Time                                   | 2    |      | μs    |
| 6          | Program Pulse Width                                      | 0.95 | 1.05 | ms    |
| 7          | Data Hold Time                                           | 2    |      | μs    |
| 8          | OE Setup Time                                            | 2    |      | μs    |
| 9          | Data Access Time                                         | 200  |      | ns    |
| 10         | Data Output Float Time                                   |      | 100  | ns    |
| 11         | Overprogram Pulse<br>Width/Option Program<br>Pulse Width | 2.85 |      | ms    |
| 12         | EPM Setup Time                                           | 2    |      | μs    |
| 13         | PGM Setup Time                                           | 2    |      | μs    |
| 14         | Address to OE Setup Time                                 | 2    |      | μs    |
| 15         | OE Width                                                 | 250  |      | ns    |
| 16         | Address to OE Low                                        | 125  |      | ns    |

### Table 15. EPROM Programming Timing

## Z86E40 TIMING DIAGRAMS (Continued)



Figure 38. Z86E40 Z8 OTP Programming Adapter For use with Standard EPROM Programmers





# **EXPANDED REGISTER FILE CONTROL REGISTERS**



Figure 41. Port Configuration Register

Write Only



\* Default setting after RESET

### Figure 43. Watch-Dog Timer Mode Register Write Only



Note: Not used in conjunction with SMR Source

### Figure 44. STOP-Mode Recovery Register 2 Write Only

D6 D5 D4 D3 D2 D1 D0 SCLK/TCLK Divide-by-16 0 OFF \* 1 ON External Clock Divide by 2 SCLK/TCLK =XTAL/2\* 0 1 SCLK/TCLK =XTAL Stop Mode Recovery Source 000 POR Only and/or External Reset\* 001 P30 010 P31 011 P32 100 P33 101 P27 110 P2 NOR 0-3 111 P2 NOR 0-7 Stop Delay 0 OFF 1 ON\* Stop Recovery Level 0 Low\* 1 High Stop Flag POR\* 0 1 Stop Recovery

\* Default setting after RESET. \*\* Default setting after RESET and STOP-Mode Recovery.

### Figure 42. STOP-Mode Recovery Register Write Only Except Bit D7, Which is Read Only

SMR (FH) 0B

D7



Figure 62. 44-Pin PLCC Package Diagram

D2

e

15.24

1.27 TYP

16.00

.600



| SYMBOL | MILLI    | METER | INCH      |      |  |
|--------|----------|-------|-----------|------|--|
| STMDOL | MIN      | МАХ   | MIN       | MAX  |  |
| A1     | 0.05     | 0.25  | .002      | .010 |  |
| A2     | 2.00     | 2.25  | .078      | .089 |  |
| b      | 0.25     | 0.45  | .010      | .018 |  |
| с      | 0.13     | 0.20  | .005      | .008 |  |
| HD     | 13.70    | 14.15 | .539      | .557 |  |
| D      | 9.90     | 10.10 | .390      | .398 |  |
| HE     | 13.70    | 14.15 | .539      | .557 |  |
| E      | 9.90     | 10.10 | .390      | .398 |  |
| θ      | 0.80 TYP |       | .0315 TYP |      |  |
| L      | 0.60     | 1.20  | .024      | .047 |  |

.630

.050 TYP

Figure 63. 44-Pin LQFP Package Diagram

NOTES: 1. CONTROLLING DIMENSIONS : MILLIMETER 2. LEAD COPLANARITY : MAX .10 .004"

# **Customer Support**

For answers to technical questions about the product, documentation, or any other issues with Zilog's offerings, please visit Zilog's Knowledge Base at <u>http://www.zilog.com/kb</u>.

For any comments, detail technical questions, or reporting problems, please visit Zilog's Technical Support at <u>http://support.zilog.com</u>.