



Welcome to E-XFL.COM

#### Understanding <u>Embedded - DSP (Digital</u> <u>Signal Processors)</u>

#### Embedded - DSP (Digital Signal Processors) are specialized microprocessors designed to perform complex mathematical computations on digital signals in real-time. Unlike general-purpose processors, DSPs are optimized for high-speed numeric processing tasks, making them ideal for applications that require efficient and precise manipulation of digital data. These processors are fundamental in converting and processing signals in various forms, including audio, video, and communication signals, ensuring that data is accurately interpreted and utilized in embedded systems.

#### Applications of <u>Embedded - DSP (Digital</u> <u>Signal Processors)</u>

#### Details

| Product Status          | Active                                                               |
|-------------------------|----------------------------------------------------------------------|
| Туре                    | Floating Point                                                       |
| Interface               | DAI, DPI, EBI/EMI, I <sup>2</sup> C, SPI, SPORT, UART/USART          |
| Clock Rate              | 266MHz                                                               |
| Non-Volatile Memory     | ROM (4Mbit)                                                          |
| On-Chip RAM             | 5Mbit                                                                |
| Voltage - I/O           | 3.30V                                                                |
| Voltage - Core          | 1.20V                                                                |
| Operating Temperature   | -40°C ~ 105°C (TA)                                                   |
| Mounting Type           | Surface Mount                                                        |
| Package / Case          | 100-LQFP Exposed Pad                                                 |
| Supplier Device Package | 100-LQFP-EP (14x14)                                                  |
| Purchase URL            | https://www.e-xfl.com/product-detail/analog-devices/ad21479wyswz2b02 |
|                         |                                                                      |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

buses and on-chip instruction cache, the processor can simultaneously fetch four operands (two over each data bus) and one instruction (from the cache), all in a single cycle.



Figure 2. SHARC Core Block Diagram

### Instruction Cache

The processor includes an on-chip instruction cache that enables three-bus operation for fetching an instruction and four data values. The cache is selective—only the instructions whose fetches conflict with PM bus data accesses are cached. This cache allows full speed execution of core looped operations such as digital filter multiply-accumulates, and FFT butterfly processing.

### Data Address Generators with Zero-Overhead Hardware Circular Buffer Support

The processor's two data address generators (DAGs) are used for indirect addressing and implementing circular data buffers in hardware. Circular buffers allow efficient programming of delay lines and other data structures required in digital signal processing, and are commonly used in digital filters and Fourier transforms. The two DAGs of the processors contain sufficient registers to allow the creation of up to 32 circular buffers (16 primary register sets, 16 secondary). The DAGs automatically handle address pointer wraparound, reduce overhead, increase performance, and simplify implementation. Circular buffers can start and end at any memory location.

### **Flexible Instruction Set**

The 48-bit instruction word accommodates a variety of parallel operations, for concise programming. For example, the processors can conditionally execute a multiply, an add, and a subtract in both processing elements while branching and fetching up to four 32-bit values from memory—all in a single instruction.

### Variable Instruction Set Architecture (VISA)

In addition to supporting the standard 48-bit instructions from previous SHARC processors, the processors support new instructions of 16 and 32 bits. This feature, called Variable Instruction Set Architecture (VISA), drops redundant/unused

### **External Memory**

The external memory interface supports access to the external memory through core and DMA accesses. The external memory address space is divided into four banks. Any bank can be programmed as either asynchronous or synchronous memory. The external ports are comprised of the following modules.

- An AMI which communicates with SRAM, FLASH, and other devices that meet the standard asynchronous SRAM access protocol. The AMI supports 6M words of external memory in Bank 0 and 8M words of external memory in Bank 1, Bank 2, and Bank 3.
- An SDRAM controller that supports a glueless interface with any of the standard SDRAMs. The SDC supports 62M words of external memory in Bank 0, and 64M words of external memory in Bank 1, Bank 2, and Bank 3.
- Arbitration logic to coordinate core and DMA transfers between internal and external memory over the external port.

### **External Port**

The external port provides a high performance, glueless interface to a wide variety of industry-standard memory devices. The external port, available on the 196-ball CSP\_BGA, may be used to interface to synchronous and/or asynchronous memory devices through the use of its separate internal memory controllers. The first is an SDRAM controller for connection of industry-standard synchronous DRAM devices while the second is an asynchronous memory controller intended to interface to a variety of memory devices. Four memory select pins enable up to four separate devices to coexist, supporting any desired combination of synchronous and asynchronous device types. Non-SDRAM external memory address space is shown in Table 6.

#### Table 6. External Memory for Non-SDRAM Addresses

| Pank   | Size in<br>Words | Addross Pango           |
|--------|------------------|-------------------------|
| Dalik  | words            | Address hallye          |
| Bank 0 | 6M               | 0x0020 0000-0x007F FFFF |
| Bank 1 | 8M               | 0x0400 0000-0x047F FFFF |
| Bank 2 | 8M               | 0x0800 0000-0x087F FFFF |
| Bank 3 | 8M               | 0x0C00 0000-0x0C7F FFFF |

#### SIMD Access to External Memory

The SDRAM controller supports SIMD access on the 64-bit external port data bus (EPD) which allows access to the complementary registers on the PEy unit in the normal word space (NW). This improves performance since there is no need to explicitly load the complementary registers (as in SISD mode).

#### VISA and ISA Access to External Memory

The SDRAM controller supports VISA code operation which reduces the memory load since the VISA instructions are compressed. Moreover, bus fetching is reduced because, in the best case, one 48-bit fetch contains three valid instructions. Code execution from the traditional ISA operation is also supported. Note that code execution is only supported from Bank 0 regardless of VISA/ISA. Table 7 shows the address ranges for instruction fetch in each mode.

#### Table 7. External Bank 0 Instruction Fetch

| Access Type | Size in<br>Words | Address Range           |
|-------------|------------------|-------------------------|
| ISA (NW)    | 4M               | 0x0020 0000-0x005F FFFF |
| VISA (SW)   | 10M              | 0x0060 0000-0x00FF FFFF |

### SDRAM Controller

The SDRAM controller, available on the ADSP-2147x in the 196-ball CSP\_BGA package, provides an interface of up to four separate banks of industry-standard SDRAM devices or DIMMs, at speeds up to  $f_{SDCLK}$ . Fully compliant with the SDRAM standard, each bank has its own memory select line ( $\overline{MS0}-\overline{MS3}$ ), and can be configured to contain between 4 Mbytes and 256 Mbytes of memory. SDRAM external memory address space is shown in Table 8.

#### Table 8. External Memory for SDRAM Addresses

| Bank   | Size in<br>Words | Address Range           |
|--------|------------------|-------------------------|
| Bank 0 | 62M              | 0x0020 0000-0x03FF FFFF |
| Bank 1 | 64M              | 0x0400 0000-0x07FF FFFF |
| Bank 2 | 64M              | 0x0800 0000-0x0BFF FFFF |
| Bank 3 | 64M              | 0x0C00 0000-0x0FFF FFFF |

A set of programmable timing parameters is available to configure the SDRAM banks to support slower memory devices. The SDRAM and the AMI interface do not support 32-bit wide devices.

The SDRAM controller address, data, clock, and control pins can drive loads up to distributed 30 pF. For larger memory systems, the SDRAM controller external buffer timing should be selected and external buffering should be provided so that the load on the SDRAM controller pins does not exceed 30 pF.

Note that the external memory bank addresses shown are for normal-word (32-bit) accesses. If 48-bit instructions as well as 32-bit data are both placed in the same external memory bank, care must be taken while mapping them to avoid overlap.

### Asynchronous Memory Controller

The asynchronous memory controller, available on the ADSP-2147x in the 196-ball CSP\_BGA package, provides a configurable interface for up to four separate banks of memory or I/O devices. Each bank can be independently programmed with different timing parameters, enabling connection to a wide variety of memory devices including SRAM, flash, and EPROM, as well as I/O devices that interface with standard memory control lines. Bank 0 occupies a 6M word window and Banks 1, 2, and 3

### Table 11. Pin Descriptions (Continued)

| Name                   | Туре        | State During/<br>After Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------------------|-------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SDRAS                  | O/T (ipu)   | High-Z/<br>driven high       | <b>SDRAM Row Address Strobe.</b> Connect to SDRAM's RAS pin. In conjunction with other SDRAM command pins, defines the operation for the SDRAM to perform.                                                                                                                                                                                                                                                                                                    |
| SDCAS                  | O/T (ipu)   | High-Z/<br>driven high       | <b>SDRAM Column Address Select.</b> Connect to SDRAM's CAS pin. In conjunction with other SDRAM command pins, defines the operation for the SDRAM to perform.                                                                                                                                                                                                                                                                                                 |
| SDWE                   | O/T (ipu)   | High-Z/<br>driven high       | SDRAM Write Enable. Connect to SDRAM's WE or W buffer pin.                                                                                                                                                                                                                                                                                                                                                                                                    |
| SDCKE                  | O/T (ipu)   | High-Z/<br>driven high       | <b>SDRAM Clock Enable.</b> Connect to SDRAM's CKE pin. Enables and disables the CLK signal. For details, see the data sheet supplied with the SDRAM device.                                                                                                                                                                                                                                                                                                   |
| SDA10                  | O/T (ipu)   | High-Z/<br>driven high       | <b>SDRAM A10 Pin.</b> Enables applications to refresh an SDRAM in parallel with non-SDRAM accesses. This pin replaces the DSP's ADDR10 pin only during SDRAM accesses.                                                                                                                                                                                                                                                                                        |
| SDDQM                  | O/T (ipu)   | High-Z/<br>driven high       | <b>DQM Data Mask.</b> SDRAM input mask signal for write accesses and output enable signal for read accesses. Input data is masked when DQM is sampled high during a write cycle. The SDRAM output buffers are placed in a High-Z state when DQM is sampled high during a read cycle. SDDQM is driven high from reset de-assertion until SDRAM initialization completes. Afterwards, it is driven low irrespective of whether any SDRAM accesses occur or not. |
| SDCLK                  | O/T (ipd)   | High-Z/<br>driving           | <b>SDRAM Clock Output.</b> Clock driver for this pin differs from all other clock drivers.<br>See Figure 47. For models in the 100-lead package, the SDRAM interface should<br>be disabled to avoid unnecessary power switching by setting the DSDCTL bit in<br>SDCTL register. For more information, see the <i>ADSP-214xx SHARC Processor</i><br><i>Hardware Reference</i> .                                                                                |
| DAI _P <sub>20-1</sub> | I/O/T (ipu) | High-Z                       | <b>Digital Applications Interface</b> . These pins provide the physical interface to the DAI SRU. The DAI SRU configuration registers define the combination of on-chip audio-centric peripheral inputs or outputs connected to the pin and to the pin's output enable. The configuration registers of these peripherals then determines the exact behavior of the pin. Any input or output signal present in the DAI SRU may be routed to any of these pins. |
| DPI _P <sub>14-1</sub> | I/O/T (ipu) | High-Z                       | <b>Digital Peripheral Interface.</b> These pins provide the physical interface to the DPI SRU. The DPI SRU configuration registers define the combination of on-chip peripheral inputs or outputs connected to the pin and to the pin's output enable. The configuration registers of these peripherals then determine the exact behavior of the pin. Any input or output signal present in the DPI SRU may be routed to any of these pins.                   |
| WDT_CLKIN              | 1           |                              | Watch Dog Timer Clock Input. This pin should be pulled low when not used.                                                                                                                                                                                                                                                                                                                                                                                     |
| WDT_CLKO               | 0           |                              | Watch Dog Resonator Pad Output.                                                                                                                                                                                                                                                                                                                                                                                                                               |
| WDTRSTO                | O (ipu)     |                              | Watch Dog Timer Reset Out.                                                                                                                                                                                                                                                                                                                                                                                                                                    |

The following symbols appear in the Type column of Table 11: **A** = asynchronous, **I** = input, **O** = output, **S** = synchronous, **A**/**D** = active drive, **O**/**D** = open drain, and **T** = three-state, **ipd** = internal pull-down resistor, **ipu** = internal pull-up resistor.

The internal pull-up (ipu) and internal pull-down (ipd) resistors are designed to hold the internal path from the pins at the expected logic levels. To pull-up or pull-down the external pads to the expected logic levels, use external resistors. Internal pull-up/pull-down resistors cannot be enabled/disabled and the value of these resistors cannot be programmed. The range of an ipu resistor can be  $26 \text{ k}\Omega$  to  $63 \text{ k}\Omega$ . The range of an ipd resistor can be  $31 \text{ k}\Omega$  to  $85 \text{ k}\Omega$ . The three-state voltage of ipu pads will not reach to full the V<sub>DD\_EXT</sub> level; at typical conditions the voltage is in the range of 2.3 V to 2.7 V.

In this table, all pins are LVTTL compliant with the exception of the thermal diode, shift register, and real-time clock (RTC) pins. Not all pins are available in the 88-lead LFCSP\_VQ and 100-lead LQFP package. For more information, see Table 2 on Page 3 and Table 62 on Page 70.

### Table 11. Pin Descriptions (Continued)

| Name                   | Туре                                        | State During/<br>After Reset | Description                                                                                                                                                                                                                                                                                                                    |
|------------------------|---------------------------------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| THD_P                  | I                                           |                              | Thermal Diode Anode. When not used, this pin can be left floating.                                                                                                                                                                                                                                                             |
| THD_M                  | 0                                           |                              | Thermal Diode Cathode. When not used, this pin can be left floating.                                                                                                                                                                                                                                                           |
| MLBCLK                 | 1                                           |                              | <b>Media Local Bus Clock.</b> This clock is generated by the MLB controller that is synchronized to the MOST network and provides the timing for the entire MLB interface at 49.152 MHz at FS = 48 kHz. When the MLB controller is not used, this pin should be grounded.                                                      |
| MLBDAT                 | I/O/T in 3 pin<br>mode.<br>I in 5 pin mode. | High-Z                       | <b>Media Local Bus Data.</b> The MLBDAT line is driven by the transmitting MLB device<br>and is received by all other MLB devices including the MLB controller. The<br>MLBDAT line carries the actual data. In 5-pin MLB mode, this pin is an input only.<br>When the MLB controller is not used, this pin should be grounded. |
| MLBSIG                 | I/O/T in 3 pin<br>mode.<br>I in 5 pin mode  | High-Z                       | <b>Media Local Bus Signal.</b> This is a multiplexed signal which carries the Channel/Address generated by the MLB Controller, as well as the Command and RxStatus bytes from MLB devices. In 5-pin mode, this pin is input only. When the MLB controller is not used, this pin should be grounded.                            |
| MLBDO                  | 0/Т                                         | High-Z                       | <b>Media Local Bus Data Output (in 5 Pin Mode).</b> This pin is used only in 5-pin MLB mode and serves as the output data pin. When the MLB controller is not used, this pin should be grounded.                                                                                                                               |
| MLBSO                  | 0/Т                                         | High-Z                       | <b>Media Local Bus Signal Output (in 5 Pin Mode).</b> This pin is used only in 5-pin MLB mode and serves as the output signal pin. When the MLB controller is not used, this pin should be grounded.                                                                                                                           |
| SR_SCLK                | l (ipu)                                     |                              | Shift Register Serial Clock. (Active high, rising edge sensitive)                                                                                                                                                                                                                                                              |
| SR_CLR                 | l (ipu)                                     |                              | Shift Register Reset. (Active low)                                                                                                                                                                                                                                                                                             |
| SR_SDI                 | l (ipu)                                     |                              | Shift Register Serial Data Input.                                                                                                                                                                                                                                                                                              |
| SR_SDO                 | O (ipu)                                     | Driven Low                   | Shift Register Serial Data Output.                                                                                                                                                                                                                                                                                             |
| SR_LAT                 | l (ipu)                                     |                              | Shift Register Latch Clock Input. (Active high, rising edge sensitive)                                                                                                                                                                                                                                                         |
| SR_LDO <sub>17-0</sub> | O/T (ipu)                                   | High-Z                       | Shift Register Parallel Data Output.                                                                                                                                                                                                                                                                                           |
| RTXI                   | 1                                           |                              | <b>RTC Crystal Input.</b> If RTC is not used, then this pin can be NC (no connect) or grounded and the RTC_PDN and RTC_BUSDIS bits of the RTC_INIT register must be set to 1.                                                                                                                                                  |
| RTXO                   | 0                                           |                              | <b>RTC Crystal Output.</b> If RTC is not used, then this pin needs to be NC (No Connect).                                                                                                                                                                                                                                      |
| RTCLKOUT               | O (ipd)                                     |                              | <b>RTC Clock Output.</b> For calibration purposes. The clock runs at 1 Hz. If RTC is not used, then this pin needs to be NC (No Connect).                                                                                                                                                                                      |

The following symbols appear in the Type column of Table 11:  $\mathbf{A}$  = asynchronous,  $\mathbf{I}$  = input,  $\mathbf{O}$  = output,  $\mathbf{S}$  = synchronous,  $\mathbf{A}/\mathbf{D}$  = active drive,  $\mathbf{O}/\mathbf{D}$  = open drain, and  $\mathbf{T}$  = three-state, **ipd** = internal pull-down resistor, **ipu** = internal pull-up resistor.

The internal pull-up (ipu) and internal pull-down (ipd) resistors are designed to hold the internal path from the pins at the expected logic levels. To pull-up or pull-down the external pads to the expected logic levels, use external resistors. Internal pull-up/pull-down resistors cannot be enabled/disabled and the value of these resistors cannot be programmed. The range of an ipu resistor can be  $26 \text{ k}\Omega$  to  $63 \text{ k}\Omega$ . The range of an ipd resistor can be  $31 \text{ k}\Omega$  to  $85 \text{ k}\Omega$ . The three-state voltage of ipu pads will not reach to full the V<sub>DD\_EXT</sub> level; at typical conditions the voltage is in the range of 2.3 V to 2.7 V.

In this table, all pins are LVTTL compliant with the exception of the thermal diode, shift register, and real-time clock (RTC) pins. Not all pins are available in the 88-lead LFCSP\_VQ and 100-lead LQFP package. For more information, see Table 2 on Page 3 and Table 62 on Page 70.





### **Clock Input**

### Table 20. Clock Input

|                                  |                                  | 2    | 200 MHz |                 | 266 MHz | 3                  | 00 MHz |      |
|----------------------------------|----------------------------------|------|---------|-----------------|---------|--------------------|--------|------|
| Parameter                        |                                  | Min  | Max     | Min             | Мах     | Min                | Max    | Unit |
| Timing Requ                      | irements                         |      |         |                 |         |                    |        |      |
| t <sub>CK</sub>                  | CLKIN Period                     | 40   | 100     | 30 <sup>1</sup> | 100     | 26.66 <sup>1</sup> | 100    | ns   |
| t <sub>CKL</sub>                 | CLKIN Width Low                  | 20   | 45      | 15              | 45      | 13.33              | 45     | ns   |
| t <sub>CKH</sub>                 | CLKIN Width High                 | 20   | 45      | 15              | 45      | 13.33              | 45     | ns   |
| t <sub>CKRF</sub>                | CLKIN Rise/Fall (0.4 V to 2.0 V) |      | 3       |                 | 3       |                    | 3      | ns   |
| t <sub>CCLK</sub> <sup>2</sup>   | CCLK Period                      | 5    | 10      | 3.75            | 10      | 3.33               | 10     | ns   |
| f <sub>VCO</sub> <sup>3</sup>    | VCO Frequency                    | 200  | 600     | 200             | 600     | 200                | 600    | MHz  |
| t <sub>CKJ</sub> <sup>4, 5</sup> | CLKIN Jitter Tolerance           | -250 | +250    | -250            | +250    | -250               | +250   | ps   |

 $^1$  Applies only for CLKCFG1–0 = 00 and default values for PLL control bits in PMCTL.  $^2$  Any changes to PLL control bits in the PMCTL register must meet core clock timing specification t<sub>cclk</sub>.

<sup>3</sup>See Figure 5 for VCO diagram.

<sup>4</sup> Actual input jitter should be combined with ac specifications for accurate timing analysis.

<sup>5</sup> Jitter specification is maximum peak-to-peak time interval error (TIE) jitter.



Figure 7. Clock Input

### Precision Clock Generator (Direct Pin Routing)

This timing is only valid when the SRU is configured such that the precision clock generator (PCG) takes its inputs directly from the DAI pins (via pin buffers) and sends its outputs directly to the DAI pins. For the other cases, where the PCG's inputs and outputs are not directly routed to/from DAI pins (via pin buffers) there is no timing data available. All timing parameters and switching characteristics apply to external DAI pins (DAI\_P01 – DAI\_P20).

### Table 29. Precision Clock Generator (Direct Pin Routing)

|                                 |                                                                               | 88-Lead LFCSP Package                                                     |                                                                                                              | All Other                                 |                                                                                                   |           |
|---------------------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------|-----------|
| Parame                          | ter                                                                           | Min                                                                       | Max                                                                                                          | Min                                       | Мах                                                                                               | Unit      |
| Timing R                        | equirements                                                                   |                                                                           |                                                                                                              |                                           |                                                                                                   |           |
| t <sub>PCGIP</sub>              | Input Clock Period                                                            | $t_{PCLK} \times 4$                                                       |                                                                                                              | $t_{PCLK} \times 4$                       |                                                                                                   | ns        |
| t <sub>STRIG</sub>              | PCG Trigger Setup Before<br>Falling Edge of PCG Input Clock                   | 4.5                                                                       |                                                                                                              | 4.5                                       |                                                                                                   | ns        |
| t <sub>HTRIG</sub>              | PCG Trigger Hold After Falling<br>Edge of PCG Input Clock                     | 3                                                                         |                                                                                                              | 3                                         |                                                                                                   | ns        |
| Switchin                        | g Characteristics                                                             |                                                                           |                                                                                                              |                                           |                                                                                                   |           |
| t <sub>DPCGIO</sub>             | PCG Output Clock and Frame<br>Sync Active Edge Delay After<br>PCG Input Clock | 2.5                                                                       | $2 \times t_{PCLK}$                                                                                          | 2.5                                       | 12.5                                                                                              | ns        |
| t <sub>dtrigclk</sub>           | PCG Output Clock Delay After<br>PCG Trigger                                   | $2.5 + (2.5 \times t_{PCGIP})$                                            | $2 \times t_{PCLK} + (2.5 \times t_{PCGIP})$                                                                 | $2.5 + (2.5 \times t_{PCGIP})$            | $12.5 + (2.5 \times t_{\text{PCGIP}})$                                                            | ns        |
| t <sub>DTRIGFS</sub>            | PCG Frame Sync Delay After<br>PCG Trigger                                     | $\begin{array}{l} 2.5 + ((2.5 + D - PH) \times \\ t_{PCGIP}) \end{array}$ | $\begin{array}{l} 2 \times t_{\text{PCLK}} + ((2.5 + D - \\ \text{PH}) \times t_{\text{PCGIP}}) \end{array}$ | $2.5 + ((2.5 + D - PH) \times t_{PCGIP})$ | $\begin{array}{l} 12.5 + ((2.5 + D - PH) \\ \times  t_{PCGIP}) \end{array} \label{eq:constraint}$ | ns        |
| t <sub>PCGOW</sub> <sup>1</sup> | Output Clock Period                                                           | $2 \times t_{PCGIP} - 1$                                                  |                                                                                                              | $2 \times t_{PCGIP} - 1$                  |                                                                                                   | ns        |
| D = FSxD                        | DIV, PH = FSxPHASE. For more int                                              | formation, see the ADSP                                                   | -214xx SHARC Process                                                                                         | sor Hardware Referenc                     | e, "Precision Clock Ge                                                                            | nerators" |

D = FSxDIV, PH = FSxPHASE. For more information, see the ADSP-214xx SHARC Processor Hardware Reference, "Precision Clock Generators" chapter.

<sup>1</sup>Normal mode of operation.



Figure 17. Precision Clock Generator (Direct Pin Routing)



Figure 20. AMI Read

### AMI Write

Use these specifications for asynchronous interfacing to memories. Note that timing for AMI\_ACK, ADDR, DATA, AMI\_RD, AMI\_WR, and strobe timing parameters only apply to asynchronous access mode.

#### Table 33. AMI Write

| Parameter           |                                                              | Min                           | Max                           | Unit |
|---------------------|--------------------------------------------------------------|-------------------------------|-------------------------------|------|
| Timing Requ         | irements                                                     |                               |                               |      |
| t <sub>DAAK</sub>   | AMI_ACK Delay from Address Selects <sup>1, 2</sup>           |                               | t <sub>sDCLK</sub> – 10.1 + W | ns   |
| t <sub>DSAK</sub>   | AMI_ACK Delay from AMI_WR Low <sup>1, 3</sup>                |                               | W – 7.1                       | ns   |
| Switching Ch        | paracteristics                                               |                               |                               |      |
| t <sub>DAWH</sub>   | Address Selects to AMI_WR Deasserted <sup>2</sup>            | $t_{SDCLK} - 4.4 + W$         |                               | ns   |
| t <sub>DAWL</sub>   | Address Selects to AMI_WR Low <sup>2</sup>                   | t <sub>sdclk</sub> – 4.5      |                               | ns   |
| t <sub>ww</sub>     | AMI_WR Pulse Width                                           | W – 1.3                       |                               | ns   |
| t <sub>DDWH</sub>   | Data Setup Before AMI_WR High                                | $t_{SDCLK} - 4.3 + W$         |                               | ns   |
| t <sub>DWHA</sub>   | Address Hold After AMI_WR Deasserted                         | н                             |                               | ns   |
| t <sub>DWHD</sub>   | Data Hold After AMI_WR Deasserted                            | н                             |                               | ns   |
| t <sub>DATRWH</sub> | Data Disable After AMI_WR Deasserted <sup>4</sup>            | t <sub>sDCLK</sub> – 1.37 + H | t <sub>sDCLK</sub> + 6.75 + H | ns   |
| t <sub>WWR</sub>    | AMI_WR High to AMI_WR Low⁵                                   | $t_{SDCLK} - 1.5 + H$         |                               | ns   |
| t <sub>DDWR</sub>   | Data Disable Before AMI_RD Low                               | $2 \times t_{SDCLK} - 7.1$    |                               | ns   |
| t <sub>WDE</sub>    | Data Enabled to AMI_WR Low                                   | t <sub>sdclk</sub> – 4.5      |                               | ns   |
| W = (number)        | $r$ of wait states specified in AMICTLy register) $\times t$ |                               |                               |      |

W = (number of wait states specified in AMICTLx register)  $\times$  t<sub>SDCLK</sub>

H = (number of hold cycles specified in AMICTLx register)  $\times$  t<sub>SDCLK</sub>

 $^1\,AMI\_ACK$  delay/setup: System must meet  $t_{DAAK},$  or  $t_{DSAK},$  for deassertion of AMI\\_ACK (low).

 $^2$  The falling edge of  $\overline{\text{AMI}\_\text{MSx}}$  is referenced.

<sup>3</sup>Note that timing for AMI\_ACK, ADDR, DATA, AMI\_RD, AMI\_WR, and strobe timing parameters only applies to asynchronous access mode.

<sup>4</sup>See Test Conditions for calculation of hold times given capacitive and dc loads.

 $^{5}$  For Write to Write: t<sub>SDCLK</sub> + H, for both same bank and different bank. For Write to Read:  $3 \times t_{SDCLK}$  + H, for the same bank and different banks.

### **Serial Ports**

In slave transmitter mode and master receiver mode, the maximum serial port frequency is  $f_{PCLK}/8$ . In master transmitter mode and slave receiver mode, the maximum serial port clock frequency is  $f_{PCLK}/4$ .

To determine whether communication is possible between two devices at clock speed, n, the following specifications must be confirmed: 1) frame sync delay and frame sync setup and hold, 2) data delay and data setup and hold, and 3) SCLK width. Serial port signals (SCLK, FS, Data Channel A, Data Channel B) are routed to the DAI\_P20-1 pins using the SRU. Therefore, the timing specifications provided below are valid at the DAI\_P20-1 pins.

#### Table 34. Serial Ports-External Clock

|                                 |                                                                                                         | 88-Lead LFCSP Package            |     | All Other Packages                 |     |      |
|---------------------------------|---------------------------------------------------------------------------------------------------------|----------------------------------|-----|------------------------------------|-----|------|
| Param                           | eter                                                                                                    | Min                              | Max | Min                                | Max | Unit |
| Timing                          | Requirements                                                                                            |                                  |     |                                    |     |      |
| t <sub>SFSE</sub> <sup>1</sup>  | Frame Sync Setup Before SCLK<br>(Externally Generated Frame Sync in Either Transmit or<br>Receive Mode) | 4                                |     | 2.5                                |     | ns   |
| t <sub>HFSE</sub> 1             | Frame Sync Hold After SCLK<br>(Externally Generated Frame Sync in Either Transmit or<br>Receive Mode)   | 4                                |     | 2.5                                |     | ns   |
| $t_{SDRE}^{1}$                  | Receive Data Setup Before Receive SCLK                                                                  | 4                                |     | 2.5                                |     | ns   |
| t <sub>HDRE</sub> <sup>1</sup>  | Receive Data Hold After SCLK                                                                            | 4                                |     | 2.5                                |     | ns   |
| t <sub>SCLKW</sub>              | SCLK Width                                                                                              | $(t_{PCLK}\!\times\!4)\div2-1.5$ |     | $(t_{PCLK} \times 4) \div 2 - 1.5$ |     | ns   |
| t <sub>SCLK</sub>               | SCLK Period                                                                                             | $t_{PCLK} \times 4$              |     | $t_{PCLK} \times 4$                |     | ns   |
| Switchi                         | ng Characteristics                                                                                      |                                  |     |                                    |     |      |
| t <sub>DFSE</sub> <sup>2</sup>  | Frame Sync Delay After SCLK<br>(Internally Generated Frame Sync in Either Transmit or<br>Receive Mode)  |                                  | 15  |                                    | 15  | ns   |
| t <sub>HOFSE</sub> <sup>2</sup> | Frame Sync Hold After SCLK<br>(Internally Generated Frame Sync in Either Transmit or<br>Receive Mode)   | 2                                |     | 2                                  |     | ns   |
| $t_{\text{DDTE}}^2$             | Transmit Data Delay After Transmit SCLK                                                                 |                                  | 15  |                                    | 15  | ns   |
| $t_{HDTE}^{2}$                  | Transmit Data Hold After Transmit SCLK                                                                  | 2                                |     | 2                                  |     | ns   |

<sup>1</sup>Referenced to sample edge.

<sup>2</sup> Referenced to drive edge.

### Sample Rate Converter—Serial Output Port

For the serial output port, the frame sync is an input, and it should meet setup and hold times with regard to the serial clock on the output port. The serial data output has a hold time and

### Table 42. ASRC, Serial Output Port

delay specification with regard to serial clock. Note that serial clock rising edge is the sampling edge and the falling edge is the drive edge.

|                                  |                                                     | 88-Lead LFCSP                    | Package             | All Other Pac                    | kages |      |
|----------------------------------|-----------------------------------------------------|----------------------------------|---------------------|----------------------------------|-------|------|
| Parameter                        |                                                     | Min                              | Max                 | Min                              | Max   | Unit |
| Timing Requir                    | rements                                             |                                  |                     |                                  |       |      |
| t <sub>SRCSFS</sub> <sup>1</sup> | Frame Sync Setup Before Serial Clock Rising Edge    | 4                                |                     | 4                                |       | ns   |
| t <sub>SRCHFS</sub> <sup>1</sup> | Frame Sync Hold After Serial Clock Rising Edge      | 5.5                              |                     | 5.5                              |       | ns   |
| t <sub>srcclkw</sub>             | Clock Width                                         | $(t_{PCLK} \times 4) \div 2 - 1$ |                     | $(t_{PCLK} \times 4) \div 2 - 1$ |       | ns   |
| t <sub>srcclk</sub>              | Clock Period                                        | $t_{PCLK} \times 4$              |                     | $t_{PCLK} \times 4$              |       | ns   |
| Switching Cha                    | aracteristics                                       |                                  |                     |                                  |       |      |
| t <sub>SRCTDD</sub> <sup>1</sup> | Transmit Data Delay After Serial Clock Falling Edge |                                  | $2 \times t_{PCLK}$ |                                  | 13    | ns   |
| t <sub>SRCTDH</sub> <sup>1</sup> | Transmit Data Hold After Serial Clock Falling Edge  | 1                                |                     | 1                                |       | ns   |

<sup>1</sup> The serial clock, data, and frame sync signals can come from any of the DAI pins. The serial clock and frame sync signals can also come via PCG or SPORTs. PCG's input can be either CLKIN or any of the DAI pins.



Figure 29. ASRC Serial Output Port Timing

#### **Pulse-Width Modulation Generators (PWM)**

The following timing specifications apply when the ADDR23-8/DPI\_14-1 pins are configured as PWM.

### Table 43. Pulse-Width Modulation (PWM) Timing

|                   |                        | 88-Lea                  | 88-Lead LFCSP Package          |                           | All Other Packages             |      |  |
|-------------------|------------------------|-------------------------|--------------------------------|---------------------------|--------------------------------|------|--|
| Paramet           | er                     | Min                     | Мах                            | Min                       | Max                            | Unit |  |
| Switching         | g Characteristics      |                         |                                |                           |                                |      |  |
| t <sub>PWMW</sub> | PWM Output Pulse Width | t <sub>PCLK</sub> – 2   | $(2^{16}-2) \times t_{PCLK}$   | t <sub>PCLK</sub> – 2     | $(2^{16} - 2) \times t_{PCLK}$ | ns   |  |
| t <sub>PWMP</sub> | PWM Output Period      | $2 \times t_{PCLK} - 2$ | $(2^{16} - 1) \times t_{PCLK}$ | $2 \times t_{PCLK} - 1.5$ | $(2^{16} - 1) \times t_{PCLK}$ | ns   |  |



Figure 30. PWM Timing

### SPI Interface—Master

Both the primary and secondary SPIs are available through DPI only. The timing provided in Table 50 and Table 51 applies to both.

### Table 50. SPI Interface Protocol—Master Switching and Timing Specifications

|                      |                                                         | 88-Lead LFCSP Package   |     | All Other Packages        |      |    |
|----------------------|---------------------------------------------------------|-------------------------|-----|---------------------------|------|----|
| Parameter            | Min                                                     | Мах                     | Min | Max                       | Unit |    |
| Timing Require       | ements                                                  |                         |     |                           |      |    |
| t <sub>sspidm</sub>  | Data Input Valid to SPICLK Edge (Data Input Setup Time) | 10                      |     | 8.6                       |      | ns |
| t <sub>hspidm</sub>  | SPICLK Last Sampling Edge to Data Input Not Valid       | 2                       |     | 2                         |      | ns |
| Switching Cha        | racteristics                                            |                         |     |                           |      |    |
| t <sub>spiclkm</sub> | Serial Clock Cycle                                      | $8 	imes t_{PCLK} - 2$  |     | $8 \times t_{PCLK} - 2$   |      | ns |
| t <sub>spichm</sub>  | Serial Clock High Period                                | $4 \times t_{PCLK} - 2$ |     | $4 \times t_{PCLK} - 2$   |      | ns |
| t <sub>spiclm</sub>  | Serial Clock Low Period                                 | $4 \times t_{PCLK} - 2$ |     | $4 \times t_{PCLK} - 2$   |      | ns |
| t <sub>DDSPIDM</sub> | SPICLK Edge to Data Out Valid (Data Out Delay time)     |                         | 2.5 |                           | 2.5  |    |
| t <sub>HDSPIDM</sub> | SPICLK Edge to Data Out Not Valid (Data Out Hold time)  | $4 \times t_{PCLK} - 2$ |     | $4 \times t_{PCLK} - 2$   |      | ns |
| t <sub>sdscim</sub>  | DPI Pin (SPI Device Select) Low to First SPICLK Edge    | $4 \times t_{PCLK} - 2$ |     | $4 \times t_{PCLK} - 2$   |      | ns |
| t <sub>HDSM</sub>    | Last SPICLK Edge to DPI Pin (SPI Device Select) High    | $4 \times t_{PCLK} - 2$ |     | $4 \times t_{PCLK} - 2$   |      | ns |
| t <sub>SPITDM</sub>  | Sequential Transfer Delay                               | $4 \times t_{PCLK} - 2$ |     | $4 \times t_{PCLK} - 1.4$ |      | ns |



Figure 36. SPI Master Timing

### **Media Local Bus**

All the numbers given are applicable for all speed modes (1024 FS, 512 FS, and 256 FS for 3-pin; 512 FS and 256 FS for 5-pin) unless otherwise specified. Please refer to MediaLB specification document rev 3.0 for more details.

#### Table 52. MLB Interface, 3-Pin Specifications

| Parameter                      |                                                                                    | Min             | Тур        | Max        | Unit             |
|--------------------------------|------------------------------------------------------------------------------------|-----------------|------------|------------|------------------|
| 3-Pin Chai                     | racteristics                                                                       |                 |            |            |                  |
| t <sub>MLBCLK</sub>            | MLB Clock Period<br>1024 FS<br>512 FS                                              |                 | 20.3<br>40 |            | ns<br>ns         |
|                                | 256 FS                                                                             |                 | 81         |            | ns               |
| t <sub>MCKL</sub>              | MLBCLK Low Time<br>1024 FS<br>512 FS<br>256 FS                                     | 6.1<br>14<br>30 |            |            | ns<br>ns<br>ns   |
| t <sub>MCKH</sub>              | MLBCLK High Time<br>1024 FS<br>512 FS<br>256 FS                                    | 9.3<br>14<br>30 |            |            | ns<br>ns<br>ns   |
| t <sub>MCKR</sub>              | MLBCLK Rise Time (V <sub>IL</sub> to V <sub>IH</sub> )<br>1024 FS<br>512 FS/256 FS |                 |            | 1<br>3     | ns<br>ns         |
| t <sub>MCKF</sub>              | MLBCLK Fall Time (V <sub>IH</sub> to V <sub>IL</sub> )<br>1024 FS<br>512 FS/256 FS |                 |            | 1<br>3     | ns<br>ns         |
| t <sub>MPWV</sub> <sup>1</sup> | MLBCLK Pulse Width Variation<br>1024 FS<br>512 FS/256                              |                 |            | 0.7<br>2.0 | ns p-p<br>ns p-p |
| t <sub>DSMCF</sub>             | DAT/SIG Input Setup Time                                                           | 1               |            |            | ns               |
| t <sub>DHMCF</sub>             | DAT/SIG Input Hold Time                                                            | 1.2             |            |            | ns               |
| t <sub>MCFDZ</sub>             | DAT/SIG Output Time to Three-State                                                 | 0               |            | 15         | ns               |
| t <sub>MCDRV</sub>             | DAT/SIG Output Data Delay From MLBCLK Rising Edge                                  |                 |            | 8          | ns               |
| t <sub>MDZH</sub> 2            | Bus Hold Time<br>1024 FS<br>512 FS/256                                             | 2<br>4          |            |            | ns<br>ns         |
| C <sub>MLB</sub>               | DAT/SIG Pin Load<br>1024 FS<br>512 FS/256                                          |                 |            | 40<br>60   | pf<br>pf         |

<sup>1</sup> Pulse width variation is measured at 1.25 V by triggering on one edge of MLBCLK and measuring the spread on the other edge, measured in ns peak-to-peak (p-p).
<sup>2</sup> The board must be designed to ensure that the high impedance bus does not leave the logic state of the final driven bit for this time period. Therefore, coupling must be minimized while meeting the maximum capacitive load listed.



Figure 39. MLB Timing (5-Pin Interface)



Figure 40. MLB 3-Pin and 5-Pin MLBCLK Pulse Width Variation Timing

### Shift Register

Table 54. Shift Register

| Parameter                                |                                                                   | Min                     | Max                      | Unit |
|------------------------------------------|-------------------------------------------------------------------|-------------------------|--------------------------|------|
| Timing Requirem                          | ents                                                              |                         |                          |      |
| t <sub>ssDI</sub>                        | SR_SDI Setup Before SR_SCLK Rising Edge                           | 7                       |                          | ns   |
| t <sub>HSDI</sub>                        | SR_SDI Hold After SR_SCLK Rising Edge                             | 2                       |                          | ns   |
| t <sub>ssdidai</sub> 1                   | DAI_P08–01 (SR_SDI) Setup Before DAI_P08–01 (SR_SCLK) Rising Edge | 7                       |                          | ns   |
| t <sub>HSDIDAI</sub> <sup>1</sup>        | DAI_P08–01 (SR_SDI) Hold After DAI_P08–01 (SR_SCLK) Rising Edge   | 2                       |                          | ns   |
| t <sub>SSCK2LCK</sub> <sup>2</sup>       | SR_SCLK to SR_LAT Setup                                           | 2                       |                          | ns   |
| t <sub>SSCK2LCKDAI</sub> <sup>1, 2</sup> | DAI_P08–01 (SR_SCLK) to DAI_P08–01 (SR_LAT) Setup                 | 2                       |                          | ns   |
| t <sub>CLRREM2SCK</sub>                  | Removal Time SR_CLR to SR_SCLK                                    | $3 \times t_{PCLK} - 5$ |                          | ns   |
| t <sub>CLRREM2LCK</sub>                  | Removal Time SR_CLR to SR_LAT                                     | $2 \times t_{PCLK} - 5$ |                          | ns   |
| t <sub>CLRW</sub>                        | SR_CLR Pulse Width                                                | $4 \times t_{PCLK} - 5$ |                          | ns   |
| t <sub>sckw</sub>                        | SR_SCLK Clock Pulse Width                                         | $2 \times t_{PCLK} - 2$ |                          | ns   |
| t <sub>LCKW</sub>                        | SR_LAT Clock Pulse Width                                          | $2 \times t_{PCLK} - 5$ |                          | ns   |
| f <sub>MAX</sub>                         | Maximum Clock Frequency SR_SCLK or SR_LAT                         |                         | $f_{\text{PCLK}} \div 4$ | MHz  |
| Switching Charac                         | teristics                                                         |                         |                          | ns   |
| t <sub>DSDO1</sub> <sup>3</sup>          | SR_SDO Hold After SR_SCLK Rising Edge                             | 3                       |                          | ns   |
| t <sub>DSDO2</sub> <sup>3</sup>          | SR_SDO Max. Delay After SR_SCLK Rising Edge                       |                         | 13                       | ns   |
| t <sub>DSDODAI1</sub> <sup>1, 3</sup>    | SR_SDO Hold After DAI_P08–01 (SR_SCLK) Rising Edge                | 3                       |                          | ns   |
| t <sub>DSDODAI2</sub> <sup>1, 3</sup>    | SR_SDO Max. Delay After DAI_P08–01 (SR_SCLK) Rising Edge          |                         | 13                       | ns   |
| t <sub>DSDOSP1</sub> <sup>3, 4</sup>     | SR_SDO Hold After DAI_P20–01 (SR_SCLK) Rising Edge                | -2                      |                          | ns   |
| t <sub>DSDOSP2</sub> <sup>3, 4</sup>     | SR_SDO Max. Delay After DAI_P20–01 (SR_SCLK) Rising Edge          |                         | 5                        | ns   |
| t <sub>DSDOPCG1</sub> <sup>3, 5, 6</sup> | SR_SDO Hold After DAI_P20–01 (SR_SCLK) Rising Edge                | -2                      |                          | ns   |
| t <sub>DSDOPCG2</sub> <sup>3, 5, 6</sup> | SR_SDO Max. Delay After DAI_P20–01 (SR_SCLK) Rising Edge          |                         | 5                        | ns   |
| t <sub>DSDOCLR1</sub> <sup>3</sup>       | SR_CLR to SR_SDO Min. Delay                                       | 4                       |                          | ns   |
| t <sub>DSDOCLR2</sub> <sup>3</sup>       | SR_CLR to SR_SDO Max. Delay                                       |                         | 13                       | ns   |
| t <sub>DLD01</sub> <sup>3</sup>          | SR_LDO Hold After SR_LAT Rising Edge                              | 3                       |                          | ns   |
| t <sub>DLDO2</sub> <sup>3</sup>          | SR_LDO Max. Delay After SR_LAT Rising Edge                        |                         | 13                       | ns   |
| t <sub>DLDODAI1</sub> <sup>3</sup>       | SR_LDO Hold After DAI_P08–01 (SR_LAT) Rising Edge                 | 3                       |                          | ns   |
| t <sub>DLDODAI2</sub> <sup>3</sup>       | SR_LDO Max. Delay After DAI_P08–01 (SR_LAT) Rising Edge           |                         | 13                       | ns   |
| t <sub>DLDOSP1</sub> <sup>3, 4</sup>     | SR_LDO Hold After DAI_P20-01 (SR_LAT) Rising Edge                 | -2                      |                          | ns   |
| t <sub>DLDOSP2</sub> <sup>3, 4</sup>     | SR_LDO Max. Delay After DAI_P20–01 (SR_LAT) Rising Edge           |                         | 5                        | ns   |
| t <sub>DLDOPCG1</sub> <sup>3, 5, 6</sup> | SR_LDO Hold After DAI_P20-01 (SR_LAT) Rising Edge                 | -2                      |                          | ns   |
| t <sub>DLDOPCG2</sub> <sup>3, 5, 6</sup> | SR_LDO Max. Delay After DAI_P20-01 (SR_LAT) Rising Edge           |                         | 5                        | ns   |
| t <sub>DLDOCLR1</sub> <sup>3</sup>       | SR_CLR to SR_LDO Min. Delay                                       | 4                       |                          | ns   |
| t <sub>DLDOCLR2</sub> <sup>3</sup>       | SR_CLR to SR_LDO Max. Delay                                       |                         | 14                       | ns   |

<sup>1</sup> Any of the DAI\_P08-01 pins can be routed to the shift register clock, latch clock and serial data input via the SRU.

<sup>2</sup> Both clocks can be connected to the same clock source. If both clocks are connected to same clock source, then data in the 18-stage shift register is always one cycle ahead of latch register data.

<sup>3</sup> For setup/hold timing requirements of off-chip shift register interfacing devices.

<sup>4</sup> SPORTx serial clock out, frame sync out, and serial data outputs are routed to shift register block internally and are also routed onto DAI\_P20-01.

<sup>5</sup> PCG serial clock output is routed to SPORT and shift register block internally and are also routed onto DAI\_P20-01. The SPORTs generate SR\_LAT and SDI internally.

<sup>6</sup> PCG Serial clock and frame sync outputs are routed to SPORT and shift register block internally and are also routed onto DAI\_P20-01. The SPORTs generate SDI internally.



Figure 44. SR\_SCLK to SR\_LAT Setup, Clocks Pulse Width and Maximum Frequency



Figure 45. Shift Register Reset Timing

### **Thermal Diode**

The processors incorporate thermal diode/s to monitor the die temperature. The thermal diode is a grounded collector, PNP bipolar junction transistor (BJT). The THD\_P pin is connected to the emitter, and the THD\_M pin is connected to the base of the transistor. These pins can be used by an external temperature sensor (such as ADM1021A or LM86 or others) to read the die temperature of the chip.

The technique used by the external temperature sensor is to measure the change in VBE when the thermal diode is operated at two different currents. This is shown in the following equation:

$$\Delta V_{BE} = n \times \frac{kT}{q} \times ln(N)$$

Table 60. Thermal Diode Parameters—Transistor Model<sup>1</sup>

#### where:

n = multiplication factor close to 1, depending on process variations

- k = Boltzmann constant
- T =temperature (°C)

q = charge of the electron

N = ratio of the two currents

The two currents are usually in the range of 10  $\mu$ A to 300  $\mu$ A for the common temperature sensor chips available.

Table 60 contains the thermal diode specifications using the transistor model.

| Symbol                         | Parameter            | Min   | Тур   | Max   | Unit |
|--------------------------------|----------------------|-------|-------|-------|------|
| I <sub>FW</sub> <sup>2</sup>   | Forward Bias Current | 10    |       | 300   | μΑ   |
| IE                             | Emitter Current      | 10    |       | 300   | μΑ   |
| n <sub>Q</sub> <sup>3, 4</sup> | Transistor Ideality  | 1.012 | 1.015 | 1.017 |      |
| R <sub>T</sub> <sup>3, 5</sup> | Series Resistance    | 0.12  | 0.2   | 0.28  | Ω    |
|                                |                      |       |       |       |      |

<sup>1</sup> Analog Devices does not recommend operation of the thermal diode under reverse bias.

<sup>2</sup> Analog Devices does not recommend operation of the thermal diode under reverse bias.

<sup>3</sup>Specified by design characterization.

 $^{4}$  The ideality factor, nQ, represents the deviation from ideal diode behavior as exemplified by the diode equation:  $I_{C} = I_{S} \times (e^{qVBE/nqkT} - 1)$  where  $I_{S}$  = saturation current,

q = electronic charge,  $V_{BE} =$  voltage across the diode, k = Boltzmann constant, and T = absolute temperature (Kelvin).

<sup>5</sup> The series resistance (R<sub>T</sub>) can be used for more accurate readings as needed.

### 88-LFCSP\_VQ LEAD ASSIGNMENT

Table 61 lists the 88-Lead LFCSP\_VQ package lead names.

| Lead Name           | Lead No. | Lead Name           | Lead No. | Lead Name           | Lead No. | Lead Name                   | Lead No. |
|---------------------|----------|---------------------|----------|---------------------|----------|-----------------------------|----------|
| CLK_CFG1            | 1        | V <sub>DD_EXT</sub> | 23       | DAI_P10             | 45       | V <sub>DD_INT</sub>         | 67       |
| BOOT_CFG0           | 2        | DPI_P08             | 24       | V <sub>DD_INT</sub> | 46       | FLAG0                       | 68       |
| V <sub>DD_EXT</sub> | 3        | DPI_P07             | 25       | V <sub>DD_EXT</sub> | 47       | $V_{\text{DD}\_\text{INT}}$ | 69       |
| V <sub>DD_INT</sub> | 4        | DPI_P09             | 26       | DAI_P20             | 48       | FLAG1                       | 70       |
| BOOT_CFG1           | 5        | DPI_P10             | 27       | V <sub>DD_INT</sub> | 49       | FLAG2                       | 71       |
| GND                 | 6        | DPI_P11             | 28       | DAI_P08             | 50       | FLAG3                       | 72       |
| CLK_CFG0            | 7        | DPI_P12             | 29       | DAI_P04             | 51       | GND                         | 73       |
| V <sub>DD_INT</sub> | 8        | DPI_P13             | 30       | DAI_P14             | 52       | GND                         | 74       |
| CLKIN               | 9        | DAI_P03             | 31       | DAI_P18             | 53       | $V_{DD\_EXT}$               | 75       |
| XTAL                | 10       | DPI_P14             | 32       | DAI_P17             | 54       | GND                         | 76       |
| V <sub>DD_EXT</sub> | 11       | V <sub>DD_INT</sub> | 33       | DAI_P16             | 55       | $V_{DD_{INT}}$              | 77       |
| V <sub>DD_INT</sub> | 12       | DAI_P13             | 34       | DAI_P15             | 56       | TRST                        | 78       |
| V <sub>DD_INT</sub> | 13       | DAI_P07             | 35       | DAI_P12             | 57       | EMU                         | 79       |
| RESETOUT/RUNRSTIN   | 14       | DAI_P19             | 36       | DAI_P11             | 58       | TDO                         | 80       |
| V <sub>DD_INT</sub> | 15       | DAI_P01             | 37       | V <sub>DD_INT</sub> | 59       | $V_{DD\_EXT}$               | 81       |
| DPI_P01             | 16       | DAI_P02             | 38       | GND                 | 60       | $V_{DD_{INT}}$              | 82       |
| DPI_P02             | 17       | V <sub>DD_INT</sub> | 39       | THD_M               | 61       | TDI                         | 83       |
| DPI_P03             | 18       | V <sub>DD_EXT</sub> | 40       | THD_P               | 62       | тск                         | 84       |
| V <sub>DD_INT</sub> | 19       | V <sub>DD_INT</sub> | 41       | V <sub>DD_THD</sub> | 63       | V <sub>DD_INT</sub>         | 85       |
| DPI_P05             | 20       | DAI_P06             | 42       | V <sub>DD_INT</sub> | 64       | RESET                       | 86       |
| DPI_P04             | 21       | DAI_P05             | 43       | V <sub>DD_INT</sub> | 65       | TMS                         | 87       |
| DPI_P06             | 22       | DAI_P09             | 44       | V <sub>DD_INT</sub> | 66       | V <sub>DD_INT</sub>         | 88       |
|                     |          |                     |          |                     |          | GND                         | 89*      |

| Table 61. | 88-Lead LFCSP | _VQ Lead | Assignments | (Numerical by | y Lead Number) |
|-----------|---------------|----------|-------------|---------------|----------------|
|-----------|---------------|----------|-------------|---------------|----------------|

\* Lead no. 89 is the GND supply (see Figure 53 and Figure 54) for the processor; this pad must be **robustly** connected to GND in order for the processor to function.



(SW-100-2) Dimensions shown in millimeters

<sup>1</sup> For information relating to the exposed pad on the SW-100-2 package, see the table endnote on Page 70.



COMPLIANT TO JEDEC STANDARDS MO-275-GGAB-1. Figure 59. 196-Ball Chip Scale Package, Ball Grid Array [CSP\_BGA] (BC-196-8) Dimensions shown in millimeters

Rev. D | Page 74 of 76 | April 2017