



Welcome to E-XFL.COM

#### Understanding <u>Embedded - DSP (Digital</u> <u>Signal Processors)</u>

Embedded - DSP (Digital Signal Processors) are specialized microprocessors designed to perform complex mathematical computations on digital signals in real-time. Unlike general-purpose processors, DSPs are optimized for high-speed numeric processing tasks, making them ideal for applications that require efficient and precise manipulation of digital data. These processors are fundamental in converting and processing signals in various forms, including audio, video, and communication signals, ensuring that data is accurately interpreted and utilized in embedded systems.

#### Applications of <u>Embedded - DSP (Digital</u> <u>Signal Processors)</u>

#### Details

| Product Status          | Active                                                                |
|-------------------------|-----------------------------------------------------------------------|
| Туре                    | Floating Point                                                        |
| Interface               | DAI, DPI, EBI/EMI, I <sup>2</sup> C, SPI, SPORT, UART/USART           |
| Clock Rate              | 266MHz                                                                |
| Non-Volatile Memory     | ROM (4Mbit)                                                           |
| On-Chip RAM             | 5Mbit                                                                 |
| Voltage - I/O           | 3.30V                                                                 |
| Voltage - Core          | 1.20V                                                                 |
| Operating Temperature   | 0°C ~ 70°C (TA)                                                       |
| Mounting Type           | Surface Mount                                                         |
| Package / Case          | 196-LFBGA, CSPBGA                                                     |
| Supplier Device Package | 196-CSPBGA (12x12)                                                    |
| Purchase URL            | https://www.e-xfl.com/product-detail/analog-devices/adsp-21479kbcz-2a |
|                         |                                                                       |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

The block diagram of the ADSP-2147x on Page 1 also shows the peripheral clock domain (also known as the I/O processor), which contains the following features:

- IOD0 (peripheral DMA) and IOD1 (external port DMA) buses for 32-bit data transfers
- · Peripheral and external port buses for core connection
- External port with an asynchronous memory interface (AMI) and SDRAM controller
- 4 units for pulse width modulation (PWM) control
- 1 memory-to-memory (MTM) unit for internal-to-internal memory transfers
- Digital applications interface that includes four precision clock generators (PCG), an input data port (IDP/PDAP) for serial and parallel interconnect, an S/PDIF receiver/transmitter, four asynchronous sample rate converters, eight serial ports, a shift register, and a flexible signal routing unit (DAI SRU).
- Digital peripheral interface that includes two timers, a 2wire interface, one UART, two serial peripheral interfaces (SPI), two precision clock generators (PCG), three pulse width modulation (PWM) units, and a flexible signal routing unit (DPI SRU).

As shown in the SHARC core block diagram on Page 5, the processors use two computational units to deliver a significant performance increase over the previous SHARC processors on a range of DSP algorithms. With its SIMD computational hardware, the processors can perform 1.8 GFLOPS running at 300 MHz.

# FAMILY CORE ARCHITECTURE

The processors are code compatible at the assembly level with the ADSP-2146x, ADSP-2137x, ADSP-2136x, ADSP-2126x, ADSP-21160, and ADSP-21161, and with the first generation ADSP-2106x SHARC processors. The ADSP-2147x share architectural features with the ADSP-2126x, ADSP-2136x, ADSP-2137x, ADSP-2146x, and ADSP-2116x SIMD SHARC processors, as shown in Figure 2 and detailed in the following sections.

### SIMD Computational Engine

The processors contain two computational processing elements that operate as a single-instruction, multiple-data (SIMD) engine. The processing elements are referred to as PEX and PEY and each contains an ALU, multiplier, shifter, and register file. PEX is always active, and PEY may be enabled by setting the PEYEN mode bit in the MODE1 register. SIMD mode allows the processor to execute the same instruction in both processing elements, but each processing element operates on different data. This architecture is efficient at executing math intensive DSP algorithms.

SIMD mode also affects the way data is transferred between memory and the processing elements because twice the data bandwidth is required to sustain computational operation in the processing elements. Therefore, entering SIMD mode also doubles the bandwidth between memory and the processing elements. When using the DAGs to transfer data in SIMD mode, two data values are transferred with each memory or register file access.

SIMD mode is supported from external SDRAM but is not supported in the AMI.

### Independent, Parallel Computation Units

Within each processing element is a set of computational units. The computational units consist of an arithmetic/logic unit (ALU), multiplier, and shifter. These units perform all operations in a single cycle. The three units within each processing element are arranged in parallel, maximizing computational throughput. Single multifunction instructions execute parallel ALU and multiplier operations. In SIMD mode, the parallel ALU and multiplier operations occur in both processing elements. These computation units support IEEE 32-bit singleprecision floating-point, 40-bit extended precision floatingpoint, and 32-bit fixed-point data formats.

### Timer

The processor contains a core timer that can generate periodic software interrupts. The core timer can be configured to use FLAG3 as a timer expired signal.

### Data Register File

Each processing element contains a general-purpose data register file. The register files transfer data between the computation units and the data buses, and store intermediate results. These 10-port, 32-register (16 primary, 16 secondary) register files, combined with the processor's enhanced Harvard architecture, allow unconstrained data flow between computation units and internal memory. The registers in PEX are referred to as R0–R15 and in PEY as S0–S15.

# **Context Switch**

Many of the processor's registers have secondary registers that can be activated during interrupt servicing for a fast context switch. The data registers in the register file, the DAG registers, and the multiplier result registers all have secondary registers. The primary registers are active at reset, while the secondary registers are activated by control bits in a mode control register.

### **Universal Registers**

Universal registers can be used for general-purpose tasks. The USTAT (4) registers allow easy bit manipulations (Set, Clear, Toggle, Test, XOR) for all peripheral control and status registers.

The data bus exchange register (PX) permits data to be passed between the 64-bit PM data bus and the 64-bit DM data bus, or between the 40-bit register file and the PM/DM data bus. These registers contain hardware to handle the data width difference.

### Single-Cycle Fetch of Instruction and Four Operands

The processors feature an enhanced Harvard architecture in which the data memory (DM) bus transfers data and the program memory (PM) bus transfers both instructions and data (see Figure 2). With its separate program and data memory

bits within the 48-bit instruction to create more efficient and compact code. The program sequencer supports fetching these 16-bit and 32-bit instructions from both internal and external SDRAM memory. This support is not extended to the asynchronous memory interface (AMI). Source modules need to be built using the VISA option, in order to allow code generation tools to create these more efficient opcodes.

### **On-Chip Memory**

The processors contain varying amounts of internal RAM and internal ROM which is shown in Table 3 through Table 5. Each block can be configured for different combinations of code and data storage. Each memory block supports single-cycle, independent accesses by the core processor and I/O processor.

The processor's SRAM can be configured as a maximum of 160k words of 32-bit data, 320k words of 16-bit data, 106.7k words of 48-bit instructions (or 40-bit data), or combinations of different word sizes up to 5M bits. All of the memory can be accessed as 16-bit, 32-bit, 48-bit, or 64-bit words. A 16-bit

floating-point storage format is supported that effectively doubles the amount of data that may be stored on-chip. Conversion between the 32-bit floating-point and 16-bit floating-point formats is performed in a single instruction. While each memory block can store combinations of code and data, accesses are most efficient when one block stores data using the DM bus for transfers, and the other block stores instructions and data using the PM bus for transfers.

Using the DM bus and PM buses, with one bus dedicated to a memory block, assures single-cycle execution with two data transfers. In this case, the instruction must be available in the cache.

The memory maps in Table 3 through Table 5 display the internal memory address space of the processors. The 48-bit space section describes what this address range looks like to an instruction that retrieves 48-bit memory. The 32-bit section describes what this address range looks like to an instruction that retrieves 32-bit memory.

| IOP Registers 0x0000 0000-0>        | (0003 FFFF                                                 |                                     |                                     |
|-------------------------------------|------------------------------------------------------------|-------------------------------------|-------------------------------------|
| Long Word (64 Bits)                 | Extended Precision Normal or<br>Instruction Word (48 Bits) | Normal Word (32 Bits)               | Short Word (16 Bits)                |
| Block 0 ROM (Reserved)              | Block 0 ROM (Reserved)                                     | Block 0 ROM (Reserved)              | Block 0 ROM (Reserved)              |
| Reserved                            | Reserved                                                   | Reserved                            | Reserved                            |
| 0x0004 8000-0x0004 8FFF             | 0x0008 AAAA-0x0008 BFFF                                    | 0x0009 0000-0x0009 1FFF             | 0x0012 0000-0x0012 FFFF             |
| Block 0 SRAM                        | Block 0 SRAM                                               | Block 0 SRAM                        | Block 0 SRAM                        |
| 0x0004 9000–0x0004 BFFF             | 0x0008 C000-0x0008 FFFF                                    | 0x0009 2000–0x0009 7FFF             | 0x0012 4000-0x0012 FFFF             |
| Reserved<br>0x0004 C000–0x0004 FFFF | Reserved<br>0x0009 000–0x0009 5554                         | Reserved<br>0x0009 8000–0x0009 FFFF | Reserved<br>0x0013 0000–0x0013 FFFF |
| Block 1 ROM (Reserved)              | Block 1 ROM (Reserved)                                     | Block 1 ROM (Reserved)              | Block 1 ROM (Reserved)              |
| 0x0005 0000-0x0005 7FFF             | 0x000A 0000-0x000A AAA9                                    | 0x000A 0000-0x000AFFFF              | 0x0014 0000-0x0015 FFFF             |
| Reserved                            | Reserved                                                   | Reserved                            | Reserved                            |
| 0x0005 8000-0x0005 8FFF             | 0x000A AAAA-0x000A BFFF                                    | 0x000B 0000-0x000B 1FFF             | 0x0016 0000-0x0016 3FFF             |
| Block 1 SRAM                        | Block 1 SRAM                                               | Block 1 SRAM                        | Block 1 SRAM                        |
| 0x0005 9000-0x0005 BFFF             | 0x000A C000-0x000A FFFF                                    | 0x000B 2000-0x000B 7FFF             | 0x0016 4000-0x0016 FFFF             |
| Reserved                            | Reserved                                                   | Reserved                            | Reserved                            |
| 0x0005 C000-0x0005 FFFF             | 0x000B 0000-0x000B 5554                                    | 0x000B 8000-0x000B FFFF             | 0x0017 0000-0x0017 FFFF             |
| Block 2 SRAM                        | Block 2 SRAM                                               | Block 2 SRAM                        | Block 2 SRAM                        |
| 0x0006 0000-0x0006 0FFF             | 0x000C 0000-0x000C 1554                                    | 0x000C 0000-0x000C 1FFF             | 0x0018 0000-0x0018 3FFF             |
| Reserved                            | Reserved                                                   | Reserved                            | Reserved                            |
| 0x0006 1000- 0x0006 FFFF            | 0x000C 1555-0x000D 5554                                    | 0x000C 2000-0x000D FFFF             | 0x0018 4000-0x001B FFFF             |
| Block 3 SRAM                        | Block 3 SRAM                                               | Block 3 SRAM                        | Block 3 SRAM                        |
| 0x0007 0000-0x0007 0FFF             | 0x000E 0000-0x000E 1554                                    | 0x000E 0000-0x000E 1FFF             | 0x001C 0000-0x001C 3FFF             |
| Reserved                            | Reserved                                                   | Reserved                            | Reserved                            |
| 0x0007 1000-0x0007 FFFF             | 0x000E 1555-0x000F 5554                                    | 0x000E 2000-0x000F FFFF             | 0x001C 4000-0x001F FFFF             |

Table 3. ADSP-21477 Internal Memory Space (2M bits)

The watch dog timer also has an internal RC oscillator that can be used as the clock source. The internal RC oscillator can be used as an optional alternative to using an external clock applied to the WDT\_CLIN pin.

### **Real-Time Clock**

The real-time clock (RTC) provides a robust set of digital watch features, including current time, stopwatch, and alarm. The RTC is clocked by a 32.768 kHz crystal external to the SHARC processor. Connect RTC pins RTXI and RTXO with external components as shown in Figure 3.

The RTC peripheral has dedicated power supply pins so that it can remain powered up and clocked even when the rest of the processor is in a low power state. The RTC provides several programmable interrupt options, including interrupt per second, minute, hour, or day clock ticks, interrupt on programmable stopwatch countdown, or interrupt at a programmed alarm time. An RTCLKOUT signal that operates at 1 Hz is also provided for calibration.



NOTE: C1 AND C2 ARE SPECIFIC TO CRYSTAL SPECIFIED FOR X1. CONTACT CRYSTAL MANUFACTURER FOR DETAILS. C1 AND C2 SPECIFICATIONS ASSUME BOARD TRACE CAPACITANCE OF 3 pF.

Figure 3. External Components for RTC

The 32.768 kHz input clock frequency is divided down to a 1 Hz signal by a prescaler. The counter function of the timer consists of four counters: a 60-second counter, a 60-minute counter, a 24-hour counter, and a 32,768-day counter. When the alarm interrupt is enabled, the alarm function generates an interrupt when the output of the timer matches the programmed value in the alarm control register. There are two alarms: The first alarm is for a time of day. The second alarm is for a day and time of that day.

The stopwatch function counts down from a programmed value, with one-second resolution. When the stopwatch interrupt is enabled and the counter underflows, an interrupt is generated.

# SYSTEM DESIGN

The following sections provide an introduction to system design options and power supply issues.

# **Program Booting**

The internal memory boots at system power-up from an 8-bit EPROM via the external port, an SPI master, or an SPI slave. Booting is determined by the boot configuration (BOOT\_CFG2-0) pins in Table 10.

| Table 10. | <b>Boot Mode</b> | Selection |
|-----------|------------------|-----------|
|-----------|------------------|-----------|

| BOOT_CFG2-0 <sup>1</sup> | Booting Mode                                                  |
|--------------------------|---------------------------------------------------------------|
| 000                      | SPI Slave Boot                                                |
| 001                      | SPI Master Boot (from Flash and Other Slaves)                 |
| 010                      | AMI User Boot (for 8-bit Flash Boot)                          |
| 011                      | No Boot (Processor Executes from Internal<br>ROM After Reset) |
| 100                      | Reserved                                                      |
| 1xx                      | Reserved                                                      |

<sup>1</sup>The BOOT\_CFG2 pin is not available on the 100-lead or 88-lead packages.

A running reset feature is used to reset the processor core and peripherals without resetting the PLL and SDRAM controller, or performing a boot. The functionality of the RESETOUT /RUNRSTIN pin has now been extended to also act as the input for initiating a running reset. For more information, see the ADSP-214xx SHARC Processor Hardware Reference.

### **Power Supplies**

The processors have separate power supply connections for the internal (V<sub>DD\_INT</sub>) and external (V<sub>DD\_EXT</sub>) power supplies. The internal and analog supplies must meet the V<sub>DD\_INT</sub> specifications. The external supply must meet the V<sub>DD\_EXT</sub> specification. All external supply pins must be connected to the same power supply.

To reduce noise coupling, the PCB should use a parallel pair of power and ground planes for  $V_{\rm DD\ INT}$  and GND.

# Target Board JTAG Emulator Connector

Analog Devices DSP Tools product line of JTAG emulators uses the IEEE 1149.1 JTAG test access port of the processors to monitor and control the target board processor during emulation. Analog Devices DSP Tools product line of JTAG emulators provides emulation at full processor speed, allowing inspection and modification of memory, registers, and processor stacks. The processor's JTAG interface ensures that the emulator will not affect target system loading or timing.

For complete information on Analog Devices' SHARC DSP Tools product line of JTAG emulator operation, see the appropriate emulator hardware user's guide.

# **DEVELOPMENT TOOLS**

Analog Devices supports its processors with a complete line of software and hardware development tools, including integrated development environments (which include CrossCore<sup>®</sup> Embedded Studio and/or VisualDSP++<sup>®</sup>), evaluation products, emulators, and a wide variety of software add-ins.

### Integrated Development Environments (IDEs)

For C/C++ software writing and editing, code generation, and debug support, Analog Devices offers two IDEs.

The newest IDE, CrossCore Embedded Studio, is based on the Eclipse<sup>™</sup> framework. Supporting most Analog Devices processor families, it is the IDE of choice for future processors, including multicore devices. CrossCore Embedded Studio

### **ADDITIONAL INFORMATION**

This data sheet provides a general overview of the ADSP-2147x architecture and functionality. For detailed information on the family core architecture and instruction set, refer to the *SHARC Processor Programming Reference*.

# **RELATED SIGNAL CHAINS**

A *signal chain* is a series of signal conditioning electronic components that receive input (data acquired from sampling either real-time phenomena or from stored data) in tandem, with the output of one portion of the chain supplying input to the next. Signal chains are often used in signal processing applications to gather and process data or to apply system controls based on analysis of real-time phenomena.

Analog Devices eases signal processing system development by providing signal processing components that are designed to work together well. A tool for viewing relationships between specific applications and related components is available on the www.analog.com website.

The Reference Designs page provides a link to Circuits from the Lab<sup>TM</sup> (www.analog.com/signal chains) which contains:

- Graphical circuit block diagram presentation of signal chains for a variety of circuit types and applications
- Drill down links for components in each chain to selection guides and application information
- Reference designs applying best practice design techniques

#### Table 11. Pin Descriptions (Continued)

| Name                   | Туре        | State During/<br>After Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------------------|-------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SDRAS                  | O/T (ipu)   | High-Z/<br>driven high       | <b>SDRAM Row Address Strobe.</b> Connect to SDRAM's RAS pin. In conjunction with other SDRAM command pins, defines the operation for the SDRAM to perform.                                                                                                                                                                                                                                                                                                    |
| SDCAS                  | O/T (ipu)   | High-Z/<br>driven high       | <b>SDRAM Column Address Select.</b> Connect to SDRAM's CAS pin. In conjunction with other SDRAM command pins, defines the operation for the SDRAM to perform.                                                                                                                                                                                                                                                                                                 |
| SDWE                   | O/T (ipu)   | High-Z/<br>driven high       | SDRAM Write Enable. Connect to SDRAM's WE or W buffer pin.                                                                                                                                                                                                                                                                                                                                                                                                    |
| SDCKE                  | O/T (ipu)   | High-Z/<br>driven high       | <b>SDRAM Clock Enable.</b> Connect to SDRAM's CKE pin. Enables and disables the CLK signal. For details, see the data sheet supplied with the SDRAM device.                                                                                                                                                                                                                                                                                                   |
| SDA10                  | O/T (ipu)   | High-Z/<br>driven high       | <b>SDRAM A10 Pin.</b> Enables applications to refresh an SDRAM in parallel with non-SDRAM accesses. This pin replaces the DSP's ADDR10 pin only during SDRAM accesses.                                                                                                                                                                                                                                                                                        |
| SDDQM                  | O/T (ipu)   | High-Z/<br>driven high       | <b>DQM Data Mask.</b> SDRAM input mask signal for write accesses and output enable signal for read accesses. Input data is masked when DQM is sampled high during a write cycle. The SDRAM output buffers are placed in a High-Z state when DQM is sampled high during a read cycle. SDDQM is driven high from reset de-assertion until SDRAM initialization completes. Afterwards, it is driven low irrespective of whether any SDRAM accesses occur or not. |
| SDCLK                  | O/T (ipd)   | High-Z/<br>driving           | <b>SDRAM Clock Output.</b> Clock driver for this pin differs from all other clock drivers.<br>See Figure 47. For models in the 100-lead package, the SDRAM interface should<br>be disabled to avoid unnecessary power switching by setting the DSDCTL bit in<br>SDCTL register. For more information, see the <i>ADSP-214xx SHARC Processor</i><br><i>Hardware Reference</i> .                                                                                |
| DAI _P <sub>20-1</sub> | I/O/T (ipu) | High-Z                       | <b>Digital Applications Interface</b> . These pins provide the physical interface to the DAI SRU. The DAI SRU configuration registers define the combination of on-chip audio-centric peripheral inputs or outputs connected to the pin and to the pin's output enable. The configuration registers of these peripherals then determines the exact behavior of the pin. Any input or output signal present in the DAI SRU may be routed to any of these pins. |
| DPI _P <sub>14-1</sub> | I/O/T (ipu) | High-Z                       | <b>Digital Peripheral Interface.</b> These pins provide the physical interface to the DPI SRU. The DPI SRU configuration registers define the combination of on-chip peripheral inputs or outputs connected to the pin and to the pin's output enable. The configuration registers of these peripherals then determine the exact behavior of the pin. Any input or output signal present in the DPI SRU may be routed to any of these pins.                   |
| WDT_CLKIN              | 1           |                              | Watch Dog Timer Clock Input. This pin should be pulled low when not used.                                                                                                                                                                                                                                                                                                                                                                                     |
| WDT_CLKO               | 0           |                              | Watch Dog Resonator Pad Output.                                                                                                                                                                                                                                                                                                                                                                                                                               |
| WDTRSTO                | O (ipu)     |                              | Watch Dog Timer Reset Out.                                                                                                                                                                                                                                                                                                                                                                                                                                    |

The following symbols appear in the Type column of Table 11: **A** = asynchronous, **I** = input, **O** = output, **S** = synchronous, **A**/**D** = active drive, **O**/**D** = open drain, and **T** = three-state, **ipd** = internal pull-down resistor, **ipu** = internal pull-up resistor.

The internal pull-up (ipu) and internal pull-down (ipd) resistors are designed to hold the internal path from the pins at the expected logic levels. To pull-up or pull-down the external pads to the expected logic levels, use external resistors. Internal pull-up/pull-down resistors cannot be enabled/disabled and the value of these resistors cannot be programmed. The range of an ipu resistor can be  $26 \text{ k}\Omega$  to  $63 \text{ k}\Omega$ . The range of an ipd resistor can be  $31 \text{ k}\Omega$  to  $85 \text{ k}\Omega$ . The three-state voltage of ipu pads will not reach to full the V<sub>DD\_EXT</sub> level; at typical conditions the voltage is in the range of 2.3 V to 2.7 V.

In this table, all pins are LVTTL compliant with the exception of the thermal diode, shift register, and real-time clock (RTC) pins. Not all pins are available in the 88-lead LFCSP\_VQ and 100-lead LQFP package. For more information, see Table 2 on Page 3 and Table 62 on Page 70.

#### Table 11. Pin Descriptions (Continued)

| Name                    | Туре         | State During/<br>After Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
|-------------------------|--------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| TDI                     | l (ipu)      |                              | Test Data Input (JTAG). Provides serial data for the boundary scan logic.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| TDO                     | O/T          | High-Z                       | Test Data Output (JTAG). Serial scan output of the boundary scan path.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| TMS                     | l (ipu)      |                              | Test Mode Select (JTAG). Used to control the test state machine.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| ТСК                     | 1            |                              | <b>Test Clock (JTAG).</b> Provides a clock for JTAG boundary scan. TCK must be asserted (pulsed low) after power-up or held low for proper operation of the device.                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| TRST                    | l (ipu)      |                              | <b>est Reset (JTAG).</b> Resets the test state machine. TRST must be asserted (pulsed ow) after power-up or held low for proper operation of the processor.                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| EMU                     | O (O/D, ipu) | High-Z                       | <b>Emulation Status.</b> Must be connected to the Analog Devices DSP Tools product line of JTAG emulators target board connector only.                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| CLK_CFG <sub>1-0</sub>  | 1            |                              | Core to CLKIN Ratio Control. These pins set the startup clock frequency.<br>Note that the operating frequency can be changed by programming the PLL<br>multiplier and divider in the PMCTL register at any time after the core comes out<br>of reset. The allowed values are:<br>00 = 8:1<br>01 = 32:1<br>10 = 16:1<br>11 = reserved                                                                                                                                                                                                                                    |  |  |  |
| CLKIN                   | I            |                              | 11 = reserved<br><b>Local Clock In.</b> Used in conjunction with XTAL. CLKIN is the clock input. It<br>configures the processors to use either its internal clock generator or an external<br>clock source. Connecting the necessary components to CLKIN and XTAL enables<br>the internal clock generator. Connecting the external clock to CLKIN while leaving<br>XTAL unconnected configures the processors to use the external clock source<br>such as an external clock oscillator. CLKIN may not be halted, changed, or<br>operated below the specified frequency. |  |  |  |
| XTAL                    | 0            |                              | <b>Crystal Oscillator Terminal.</b> Used in conjunction with CLKIN to drive an external crystal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| RESET                   | I            |                              | <b>Processor Reset.</b> Resets the processor to a known state. Upon deassertion, there is a 4096 CLKIN cycle latency for the PLL to lock. After this time, the core begins program execution from the hardware reset vector address. The RESET input must be asserted (low) at power-up.                                                                                                                                                                                                                                                                                |  |  |  |
| RESETOUT/RUNRSTIN       | I/O (ipu)    |                              | <b>Reset Out/Running Reset In.</b> The default setting on this pin is reset out. This pin also has a second function as RUNRSTIN which is enabled by setting bit 0 of the RUNRSTCTL register. For more information, see the <i>ADSP-214xx SHARC Processor Hardware Reference</i> .                                                                                                                                                                                                                                                                                      |  |  |  |
| BOOT_CFG <sub>2-0</sub> | I            |                              | <b>Boot Configuration Select.</b> These pins select the boot mode for the processor.<br>The BOOT_CFG pins must be valid before RESET (hardware and software) is de-<br>asserted.<br>The BOOT_CFG2 pin is only available on the 196-lead package.                                                                                                                                                                                                                                                                                                                        |  |  |  |

The following symbols appear in the Type column of Table 11:  $\mathbf{A}$  = asynchronous,  $\mathbf{I}$  = input,  $\mathbf{O}$  = output,  $\mathbf{S}$  = synchronous,  $\mathbf{A}/\mathbf{D}$  = active drive,  $\mathbf{O}/\mathbf{D}$  = open drain, and  $\mathbf{T}$  = three-state, **ipd** = internal pull-down resistor, **ipu** = internal pull-up resistor.

The internal pull-up (ipu) and internal pull-down (ipd) resistors are designed to hold the internal path from the pins at the expected logic levels. To pull-up or pull-down the external pads to the expected logic levels, use external resistors. Internal pull-up/pull-down resistors cannot be enabled/disabled and the value of these resistors cannot be programmed. The range of an ipu resistor can be  $26 \text{ k}\Omega$  to  $63 \text{ k}\Omega$ . The range of an ipd resistor can be  $31 \text{ k}\Omega$  to  $85 \text{ k}\Omega$ . The three-state voltage of ipu pads will not reach to full the V<sub>DD\_EXT</sub> level; at typical conditions the voltage is in the range of 2.3 V to 2.7 V.

In this table, all pins are LVTTL compliant with the exception of the thermal diode, shift register, and real-time clock (RTC) pins. Not all pins are available in the 88-lead LFCSP\_VQ and 100-lead LQFP package. For more information, see Table 2 on Page 3 and Table 62 on Page 70.

|                         | Voltage (V <sub>DD_INT</sub> ) |        |        |        |        |        |        |  |
|-------------------------|--------------------------------|--------|--------|--------|--------|--------|--------|--|
| f <sub>ccLK</sub> (MHz) | 1.05 V                         | 1.10 V | 1.15 V | 1.20 V | 1.25 V | 1.30 V | 1.35 V |  |
| 100                     | 75                             | 78     | 82     | 86     | 90     | 95     | 98     |  |
| 150                     | 111                            | 117    | 122    | 128    | 134    | 141    | 146    |  |
| 200                     | N/A                            | N/A    | 162    | 170    | 178    | 186    | 194    |  |
| 266                     | N/A                            | N/A    | 215    | 225    | 234    | 246    | 256    |  |
| 300                     | N/A                            | N/A    | N/A    | N/A    | 264    | 279    | 291    |  |

Table 15. Dynamic Current in CCLK Domain—I<sub>DD\_INT\_DYNAMIC</sub> (mA, with ASF = 1.0)<sup>1, 2</sup>

<sup>1</sup>The values are not guaranteed as standalone maximum specifications. They must be combined with static current per the equations of Electrical Characteristics.

<sup>2</sup> Valid frequency and voltage ranges are model-specific. See Operating Conditions.

# MAXIMUM POWER DISSIPATION

See Engineer-to-Engineer Note "Estimating Power Dissipation for ADSP-2147x SHARC Processors" for detailed thermal and power information regarding maximum power dissipation. For information on package thermal specifications, see Thermal Characteristics.

# **PACKAGE INFORMATION**

The information presented in Figure 4 provides details about the package branding. For a complete listing of product availability, see Ordering Guide.



Figure 4. Typical Package Brand

#### Table 16. Package Brand Information<sup>1</sup>

| Brand Key | Field Description          |
|-----------|----------------------------|
| t         | Temperature Range          |
| рр        | Package Type               |
| Z         | RoHS Compliant Option      |
| сс        | See Ordering Guide         |
| ννννν.χ   | Assembly Lot Code          |
| n.n       | Silicon Revision           |
| #         | RoHS Compliant Designation |
| yyww      | Date Code                  |

<sup>1</sup> Nonautomotive only. For branding information specific to automotive products, contact Analog Devices Inc.

# ESD SENSITIVITY



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

### **ABSOLUTE MAXIMUM RATINGS**

Stresses greater than those listed in Table 17 may cause permanent damage to the device. These are stress ratings only; functional operation of the device at these or any other conditions greater than those indicated in Operating Conditions is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### Table 17. Absolute Maximum Ratings

| Parameter                                            | Rating                                   |
|------------------------------------------------------|------------------------------------------|
| Internal (Core) Supply Voltage ( $V_{DD\_INT}$ )     | –0.3 V to +1.35 V                        |
| External (I/O) Supply Voltage (V <sub>DD_EXT</sub> ) | –0.3 V to +4.6 V                         |
| Real Time Clock Voltage (V <sub>DD_RTC</sub> )       | –0.3 V to +4.6 V                         |
| Thermal Diode Supply Voltage ( $V_{DD_THD}$ )        | –0.3 V to +4.6 V                         |
| Input Voltage                                        | –0.5 V to +3.8 V                         |
| Output Voltage Swing                                 | $-0.5$ V to V <sub>DD_EXT</sub> $+0.5$ V |
| Storage Temperature Range                            | –65°C to +150°C                          |
| Junction Temperature While Biased                    | 125°C                                    |





#### **Power-Up Sequencing**

The timing requirements for processor startup are given in Table 19. While no specific power-up sequencing is required between  $V_{DD\_EXT}$  and  $V_{DD\_INT}$ , there are some considerations that the system designs should take into account.

- No power supply should be powered up for an extended period of time (>200 ms) before another supply starts to ramp up.
- If the  $V_{DD\_INT}$  power supply comes up after  $V_{DD\_EXT}$ , any pin, such as RESETOUT and RESET, may actually drive momentarily until the  $V_{DD\_INT}$  rail has powered up. Systems sharing these signals on the board must determine if there are any issues that need to be addressed based on this behavior.

Note that during power-up, when the  $V_{DD\_INT}$  power supply comes up after  $V_{DD\_EXT}$ , a leakage current of the order of three-state leakage current pull-up, pull-down, may be observed on any pin, even if that is an input only (for example, the  $\overline{RESET}$  pin), until the  $V_{DD\_INT}$  rail has powered up.

| Table 19 | Power-Up | > Sequencing | Timing | Requirements | (Processor | Startup) |
|----------|----------|--------------|--------|--------------|------------|----------|
|----------|----------|--------------|--------|--------------|------------|----------|

| Parameter                        |                                                                | Min                                    | Мах         | Unit |
|----------------------------------|----------------------------------------------------------------|----------------------------------------|-------------|------|
| Timing Requirements              | 5                                                              |                                        |             |      |
| t <sub>RSTVDD</sub>              | RESET Low Before V <sub>DD_EXT</sub> or V <sub>DD_INT</sub> On | 0                                      |             | ms   |
| t <sub>IVDDEVDD</sub>            | V <sub>DD_INT</sub> On Before V <sub>DD_EXT</sub>              | -200                                   | +200        | ms   |
| t <sub>CLKVDD</sub> <sup>1</sup> | CLKIN Valid After $V_{DD_{INT}}$ and $V_{DD_{EXT}}$ Valid      | 0                                      | 200         | ms   |
| t <sub>CLKRST</sub>              | CLKIN Valid Before RESET Deasserted                            | 10 <sup>2</sup>                        |             | μs   |
| t <sub>PLLRST</sub>              | PLL Control Setup Before RESET Deasserted                      | 20 <sup>3</sup>                        |             | μs   |
| Switching Characteri             | istic                                                          |                                        |             |      |
| t <sub>CORERST</sub>             | Core Reset Deasserted After RESET Deasserted                   | $4096 \times t_{CK} + 2 \times t_{CK}$ | 4, 5<br>CLK |      |

<sup>1</sup> Valid V<sub>DD\_INT</sub> and V<sub>DD\_EXT</sub> assumes that the supplies are fully ramped to their nominal values (it does not matter which supply comes up first). Voltage ramp rates can vary from microseconds to hundreds of milliseconds depending on the design of the power supply subsystem.

<sup>2</sup> Assumes a stable CLKIN signal, after meeting worst-case startup timing of crystal oscillators. Refer to your crystal oscillator manufacturer's data sheet for startup time. Assume a 25 ms maximum oscillator startup time if using the XTAL pin and internal oscillator circuit in conjunction with an external crystal.

<sup>3</sup> Based on CLKIN cycles.
<sup>4</sup> Applies after the power-up sequence is complete. Subsequent resets require a minimum of four CLKIN cycles for RESET to be held low in order to properly initialize and propagate default states at all I/O pins.

<sup>5</sup> The 4096 cycle count depends on t<sub>SRST</sub> specification in Table 21. If setup time is not met, one additional CLKIN cycle may be added to the core reset time, resulting in 4097 cycles maximum.



Figure 6. Power-Up Sequencing

#### **Core Timer**

The following timing specification applies to FLAG3 when it is configured as the core timer (TMREXP).

### Table 24. Core Timer

|                          |                    | 88-Lead LFCSP Package      |     | All Other Packages        |     |      |
|--------------------------|--------------------|----------------------------|-----|---------------------------|-----|------|
| Parameter                |                    | Min                        | Мах | Min                       | Max | Unit |
| Switching Characteristic |                    |                            |     |                           |     |      |
| t <sub>WCTIM</sub>       | TMREXP Pulse Width | $4 \times t_{PCLK} - 1.55$ |     | $4 \times t_{PCLK} - 1.2$ |     | ns   |



Figure 12. Core Timer

### Timer PWM\_OUT Cycle Timing

The following timing specification applies to timer0 and timer1 in PWM\_OUT (pulse-width modulation) mode. Timer signals are routed to the DPI\_P14-1 pins through the DPI SRU. Therefore, the timing specifications provided below are valid at the DPI\_P14-1 pins.

#### Table 25. Timer PWM\_OUT Timing

|                   |                          | 88-Lead LFCSP Package      |                                    | All Other Packages        |                                    |      |
|-------------------|--------------------------|----------------------------|------------------------------------|---------------------------|------------------------------------|------|
| Parameter         |                          | Min                        | Max                                | Min                       | Max                                | Unit |
| Switching C       | haracteristic            |                            |                                    |                           |                                    |      |
| t <sub>PWMO</sub> | Timer Pulse Width Output | $2 \times t_{PCLK} - 1.65$ | $2\times(2^{31}-1)\times t_{PCLK}$ | $2 \times t_{PCLK} - 1.2$ | $2\times(2^{31}-1)\times t_{PCLK}$ | ns   |



Figure 13. Timer PWM\_OUT Timing

### AMI Read

Use these specifications for asynchronous interfacing to memories. Note that timing for AMI\_ACK, ADDR, DATA, AMI\_RD, AMI\_WR, and strobe timing parameters only apply to asynchronous access mode.

#### Table 32. AMI Read

| Parameter                           |                                        | Min                    | Мах                    | Unit |
|-------------------------------------|----------------------------------------|------------------------|------------------------|------|
| Timing Require                      | ments                                  |                        |                        |      |
| t <sub>DAD</sub> <sup>1, 2, 3</sup> | Address Selects Delay to Data Valid    |                        | $W + t_{SDCLK} - 6.32$ | ns   |
| t <sub>DRLD</sub> <sup>1, 3</sup>   | AMI_RD Low to Data Valid               |                        | W – 3                  | ns   |
| t <sub>SDS</sub> <sup>4, 5</sup>    | Data Setup to AMI_RD High              | 2.6                    |                        | ns   |
| t <sub>HDRH</sub>                   | Data Hold from AMI_RD High             | 0.4                    |                        | ns   |
| t <sub>DAAK</sub> <sup>2, 6</sup>   | AMI_ACK Delay from Address Selects     |                        | $t_{SDCLK} - 10 + W$   | ns   |
| t <sub>DSAK</sub> <sup>4</sup>      | AMI_ACK Delay from AMI_RD Low          |                        | W – 7.0                | ns   |
| Switching Char                      | acteristics                            |                        |                        |      |
| t <sub>DRHA</sub>                   | Address Selects Hold After AMI_RD High | RHC + 0.38             |                        | ns   |
| t <sub>DARL</sub> <sup>2</sup>      | Address Selects to AMI_RD Low          | t <sub>SDCLK</sub> – 5 |                        | ns   |
| t <sub>RW</sub>                     | AMI_RD Pulse Width                     | W – 1.4                |                        | ns   |
| t <sub>RWR</sub>                    | AMI_RD High to AMI_RD Low              | $HI + t_{SDCLK} - 1.2$ |                        | ns   |

W = (number of wait states specified in AMICTLx register)  $\times$  t<sub>SDCLK</sub>.

RHC = (number of Read Hold Cycles specified in AMICTLx register)  $\times t_{SDCLK}$ 

### Where PREDIS = 0

HI = RHC (if IC = 0): Read to Read from same bank

 $HI = RHC + t_{SDCLK}$  (if IC > 0): Read to Read from same bank

HI = RHC + IC: Read to Read from different bank

 $HI = RHC + Max (IC, (4 \times t_{SDCLK}))$ : Read to Write from same or different bank

Where PREDIS = 1

 $HI = RHC + Max (IC, (4 \times t_{SDCLK}))$ : Read to Write from same or different bank

 $HI = RHC + (3 \times t_{SDCLK})$ : Read to Read from same bank

 $HI = RHC + Max (IC, (3 \times t_{SDCLK}))$ : Read to Read from different bank

IC = (number of idle cycles specified in AMICTLx register)  $\times$  t<sub>SDCLK</sub>

H = (number of hold cycles specified in AMICTLx register)  $\times$  t<sub>SDCLK</sub>.

 $^1$  Data delay/setup: System must meet  $t_{\text{DAD}}$ ,  $t_{\text{DRLD}}$ , or  $t_{\text{SDS.}}$ 

 $^{2}$  The falling edge of  $\overline{AMI\_MS}x$ , is referenced.

<sup>3</sup> The maximum limit of timing requirement values for t<sub>DAD</sub> and t<sub>DRLD</sub> parameters are applicable for the case where AMI\_ACK is always high and when the ACK feature is not used.

<sup>4</sup> Note that timing for AMI\_ACK, ADDR, DATA, AMI\_RD, AMI\_WR, and strobe timing parameters only apply to asynchronous access mode.

<sup>5</sup> Data hold: User must meet t<sub>HDRH</sub> in asynchronous access mode. See Test Conditions for the calculation of hold times given capacitive and dc loads.

<sup>6</sup> AMI\_ACK delay/setup: User must meet t<sub>daak</sub>, or t<sub>dsak</sub>, for deassertion of AMI\_ACK (low).

#### Table 36. Serial Ports-External Late Frame Sync

|                                   |                                                                                                           | 88-Lead LFG | CSP Package         | All Other | Packages |      |
|-----------------------------------|-----------------------------------------------------------------------------------------------------------|-------------|---------------------|-----------|----------|------|
| Parameter                         |                                                                                                           | Min         | Max                 | Min       | Max      | Unit |
| Switching Ch                      | aracteristics                                                                                             |             |                     |           |          |      |
| t <sub>DDTLFSE</sub> <sup>1</sup> | Data Delay from Late External Transmit Frame Sync or<br>External Receive Frame Sync with MCF = 1, MFD = 0 |             | $2 \times t_{PCLK}$ |           | 13.5     | ns   |
| t <sub>DDTENFS</sub> <sup>1</sup> | Data Enable for MCE = 1, MFD = 0                                                                          | 0.5         |                     | 0.5       |          | ns   |

<sup>1</sup> The  $t_{DDTLFSE}$  and  $t_{DDTENFS}$  parameters apply to left-justified as well as DSP serial mode, and MCE = 1, MFD = 0.

#### EXTERNAL RECEIVE FS WITH MCE = 1, MFD = 0



LATE EXTERNAL TRANSMIT FS



Figure 23. External Late Frame Sync<sup>1</sup>

<sup>1</sup>This figure reflects changes made to support left-justified mode.

The SPORTx\_TDV\_O output signal (routing unit) becomes active in SPORT multichannel/packed mode. During transmit slots (enabled with active channel selection registers), the SPORTx\_TDV\_O is asserted for communication with external devices.

### Table 38. Serial Ports—TDV (Transmit Data Valid)

|                     | 88-Lead LFCSP Package                                   |      | All Other Packages  |      |       |      |
|---------------------|---------------------------------------------------------|------|---------------------|------|-------|------|
| Paramete            | r                                                       | Min  | Max                 | Min  | Max   | Unit |
| Switching (         | Characteristics <sup>1</sup>                            |      |                     |      |       |      |
| t <sub>DRDVEN</sub> | TDV Assertion Delay from Drive Edge of External Clock   | 3    |                     | 3    |       | ns   |
| t <sub>DFDVEN</sub> | TDV Deassertion Delay from Drive Edge of External Clock |      | $2 \times t_{PCLK}$ |      | 13.25 | ns   |
| t <sub>DRDVIN</sub> | TDV Assertion Delay from Drive Edge of Internal Clock   | -0.1 |                     | -0.1 |       | ns   |
| t <sub>DFDVIN</sub> | TDV Deassertion Delay from Drive Edge of Internal Clock |      | 3.5                 |      | 3.5   | ns   |

<sup>1</sup> Referenced to drive edge.



Figure 25. Serial Ports—TDV Internal and External Clock

### **S/PDIF Transmitter**

Serial data input to the S/PDIF transmitter can be formatted as left-justified, I<sup>2</sup>S, or right-justified with word widths of 16, 18, 20, or 24 bits. The following sections provide timing for the transmitter.

#### S/PDIF Transmitter-Serial Input Waveforms

Figure 31 shows the right-justified mode. Frame sync is high for the left channel and low for the right channel. Data is valid on the rising edge of serial clock. The MSB is delayed the minimum

| Table H. S/I DII' Hansmiller Right-Justine Mou | Table 44. | S/PDIF Transmitter | · Right- | Justified Mode |
|------------------------------------------------|-----------|--------------------|----------|----------------|
|------------------------------------------------|-----------|--------------------|----------|----------------|

in 24-bit output mode or the maximum in 16-bit output mode from a frame sync transition, so that when there are 64 serial clock periods per frame sync period, the LSB of the data is rightjustified to the next frame sync transition.

Figure 32 shows the default I<sup>2</sup>S-justified mode. The frame sync is low for the left channel and high for the right channel. Data is valid on the rising edge of serial clock. The MSB is left-justified to the frame sync transition but with a delay.

| Parameter          |                                                                                                                         | Nominal             | Unit                 |
|--------------------|-------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------|
| Timing Requirement |                                                                                                                         |                     |                      |
| t <sub>RID</sub>   | FS to MSB Delay in Right-Justified Mode<br>16-Bit Word Mode<br>18-Bit Word Mode<br>20-Bit Word Mode<br>24-Bit Word Mode | 16<br>14<br>12<br>8 | SCLK<br>SCLK<br>SCLK |



Figure 31. Right-Justified Mode

# Table 45. S/PDIF Transmitter I<sup>2</sup>S Mode

| Timing Requirement 1 SCLK                            | Parameter          |                                          | Nominal | Unit |
|------------------------------------------------------|--------------------|------------------------------------------|---------|------|
| turn ES to MSB Delay in I <sup>2</sup> S Mode 1 SCLK | Timing Requirement |                                          |         |      |
|                                                      | t <sub>I2SD</sub>  | FS to MSB Delay in I <sup>2</sup> S Mode | 1       | SCLK |



*Figure 32. I*<sup>2</sup>*S*-*Justified Mode* 

Figure 33 shows the left-justified mode. The frame sync is high for the left channel and low for the right channel. Data is valid on the rising edge of serial clock. The MSB is left-justified to the frame sync transition with no delay.

### SPI Interface—Slave

Table 51. SPI Interface Protocol—Slave Switching and Timing Specifications

|                                |                                                                       | 88-Lead LFC             | SP Package          | All Other F                | Packages            |      |
|--------------------------------|-----------------------------------------------------------------------|-------------------------|---------------------|----------------------------|---------------------|------|
| Paramete                       | er                                                                    | Min                     | Max                 | Min                        | Max                 | Unit |
| Timing Re                      | quirements                                                            |                         |                     |                            |                     |      |
| t <sub>spiclks</sub>           | Serial Clock Cycle                                                    | $4 \times t_{PCLK} - 2$ |                     | $4 \times t_{PCLK} - 2$    |                     | ns   |
| t <sub>spichs</sub>            | Serial Clock High Period                                              | $2 \times t_{PCLK} - 2$ |                     | $2 \times t_{PCLK} - 2$    |                     | ns   |
| t <sub>spicls</sub>            | Serial Clock Low Period                                               | $2 \times t_{PCLK} - 2$ |                     | $2 \times t_{PCLK} - 2$    |                     | ns   |
| t <sub>sDSCO</sub>             | <b>SPIDS</b> Assertion to First SPICLK Edge, CPHASE = 0 or CPHASE = 1 | $2 \times t_{PCLK}$     |                     | $2 \times t_{\text{PCLK}}$ |                     | ns   |
| t <sub>HDS</sub>               | Last SPICLK Edge to SPIDS Not Asserted, CPHASE = 0                    | $2 \times t_{PCLK}$     |                     | $2 \times t_{\text{PCLK}}$ |                     | ns   |
| t <sub>sspids</sub>            | Data Input Valid to SPICLK Edge (Data Input Setup Time)               | 2                       |                     | 2                          |                     | ns   |
| t <sub>HSPIDS</sub>            | SPICLK Last Sampling Edge to Data Input Not Valid                     | 2                       |                     | 2                          |                     | ns   |
| t <sub>sdppw</sub>             | SPIDS Deassertion Pulse Width (CPHASE = 0)                            | $2 \times t_{PCLK}$     |                     | $2 \times t_{PCLK}$        |                     | ns   |
| Switching                      | Characteristics                                                       |                         |                     |                            |                     |      |
| t <sub>DSOE</sub>              | SPIDS Assertion to Data Out Active                                    | 0                       | 13                  | 0                          | 10.25               | ns   |
| t <sub>DSOE</sub> <sup>1</sup> | SPIDS Assertion to Data Out Active (SPI2)                             | 0                       | 13                  | 0                          | 10.25               | ns   |
| t <sub>DSDHI</sub>             | SPIDS Deassertion to Data High Impedance                              | 0                       | $2 \times t_{PCLK}$ | 0                          | 13.25               | ns   |
| t <sub>DSDHI</sub> 1           | SPIDS Deassertion to Data High Impedance (SPI2)                       | 0                       | $2 \times t_{PCLK}$ | 0                          | 13.25               | ns   |
| t <sub>DDSPIDS</sub>           | SPICLK Edge to Data Out Valid (Data Out Delay Time)                   |                         | 13                  |                            | 11.5                | ns   |
| t <sub>HDSPIDS</sub>           | SPICLK Edge to Data Out Not Valid (Data Out Hold Time)                | $2 	imes t_{PCLK}$      |                     | $2 \times t_{PCLK}$        |                     | ns   |
| t <sub>DSOV</sub>              | SPIDS Assertion to Data Out Valid (CPHASE = 0)                        |                         | $5 \times t_{PCLK}$ |                            | $5 \times t_{PCLK}$ | ns   |

<sup>1</sup> The timing for these parameters applies when the SPI is routed through the signal routing unit. For more information, see the processor hardware reference, "Serial Peripheral Interface Port (SPI)" chapter.



Figure 37. SPI Slave Timing



Figure 38. MLB Timing (3-Pin Interface)

| Parameter                       |                                                 | Min | Тур | Max | Unit   |
|---------------------------------|-------------------------------------------------|-----|-----|-----|--------|
| 5-Pin Char                      | acteristics                                     |     |     |     |        |
| t <sub>MLBCLK</sub>             | MLB Clock Period                                |     |     |     |        |
|                                 | 512 FS                                          |     | 40  |     | ns     |
|                                 | 256 FS                                          |     | 81  |     | ns     |
| t <sub>MCKL</sub>               | MLBCLK Low Time                                 |     |     |     |        |
|                                 | 512 FS                                          | 15  |     |     | ns     |
|                                 | 256 FS                                          | 30  |     |     | ns     |
| t <sub>мскн</sub>               | MLBCLK High Time                                |     |     |     |        |
|                                 | 512 FS                                          | 15  |     |     | ns     |
|                                 | 256 FS                                          | 30  |     |     | ns     |
| t <sub>MCKR</sub>               | MLBCLK Rise Time ( $V_{IL}$ to $V_{IH}$ )       |     |     | 6   | ns     |
| t <sub>MCKF</sub>               | MLBCLK Fall Time ( $V_{IH}$ to $V_{IL}$ )       |     |     | 6   | ns     |
| t <sub>MPWV</sub> <sup>1</sup>  | MLBCLK Pulse Width Variation                    |     |     | 2   | ns p-p |
| t <sub>DSMCF</sub> <sup>2</sup> | DAT/SIG Input Setup Time                        | 3   |     |     | ns     |
| t <sub>DHMCF</sub>              | DAT/SIG Input Hold Time                         | 5   |     |     | ns     |
| t <sub>MCDRV</sub>              | DS/DO Output Data Delay From MLBCLK Rising Edge |     |     | 8   | ns     |
| t <sub>MCRDL</sub> <sup>3</sup> | DO/SO Low From MLBCLK High                      |     |     |     |        |
|                                 | 512 FS                                          |     |     | 10  | ns     |
|                                 | 256 FS                                          |     |     | 20  | ns     |
| C <sub>mlb</sub>                | DS/DO Pin Load                                  |     |     | 40  | pf     |

<sup>1</sup>Pulse width variation is measured at 1.25 V by triggering on one edge of MLBCLK and measuring the spread on the other edge, measured in ns peak-to-peak (p-p). <sup>2</sup>Gate delays due to OR'ing logic on the pins must be accounted for.

<sup>3</sup>When a node is not driving valid data onto the bus, the MLBSO and MLBDO output lines shall remain low. If the output lines can float at anytime, including while in reset, external pull-down resistors are required to keep the outputs from corrupting the MediaLB signal lines when not being driven.



Figure 51. Typical Output Rise/Fall Time (20% to 80%,  $V_{DD EXT} = Min$ )



Figure 52. Typical Output Delay or Hold vs. Load Capacitance (at Ambient Temperature)

# THERMAL CHARACTERISTICS

The processor is rated for performance over the temperature range specified in Operating Conditions.

Table 58 airflow measurements comply with JEDEC standards JESD51-2 and JESD51-6 and the junction-to-board measurement complies with JESD51-8. Test board design complies with JEDEC standards JESD51-7 (PBGA). The junction-to-case measurement complies with MIL- STD-883. All measurements use a 2S2P JEDEC test board.

To determine the junction temperature of the device while on the application PCB, use:

$$T_J = T_{CASE} + (\Psi_{JT} \times P_D)$$

#### where:

 $T_J$  = junction temperature (°C)

 $T_{\text{CASE}}$  = case temperature (°C) measured at the top center of the package

 $\Psi_{JT}$  = junction-to-top (of package) characterization parameter is the typical value from Table 58

 $P_D$  = power dissipation

Values of  $\theta_{JA}$  are provided for package comparison and PCB design considerations.  $\theta_{JA}$  can be used for a first order approximation of  $T_J$  by the equation:

$$T_J = T_A + (\theta_{JA} \times P_D)$$

where:

 $T_A$  = ambient temperature °C

Values of  $\theta_{JC}$  are provided for package comparison and PCB design considerations when an external heatsink is required.

Note that the thermal characteristics values provided in Table 58 are modeled values.

| Гable 57. | Thermal | Characteristics | for | 88-Lead LFCSP | _VQ |
|-----------|---------|-----------------|-----|---------------|-----|
|-----------|---------|-----------------|-----|---------------|-----|

| Parameter            | Condition                 | Typical | Unit |
|----------------------|---------------------------|---------|------|
| $\theta_{JA}$        | Airflow = 0 m/s           | 22.6    | °C/W |
| $\theta_{JMA}$       | Airflow = 1 m/s           | 18.2    | °C/W |
| $\theta_{JMA}$       | Airflow = 2 m/s           | 17.3    | °C/W |
| $\theta_{\text{JC}}$ |                           | 7.9     | °C/W |
| $\Psi_{JT}$          | Airflow = 0 m/s           | 0.22    | °C/W |
| $\Psi_{\text{JMT}}$  | Airflow = 1 m/s           | 0.36    | °C/W |
| $\Psi_{\text{JMT}}$  | Airflow = $2 \text{ m/s}$ | 0.44    | °C/W |

Table 58. Thermal Characteristics for 100-Lead LQFP\_EP

| Parameter           | Condition                 | Typical | Unit |
|---------------------|---------------------------|---------|------|
| $\theta_{JA}$       | Airflow = 0 m/s           | 18.1    | °C/W |
| $\theta_{JMA}$      | Airflow = 1 m/s           | 15.5    | °C/W |
| $\theta_{JMA}$      | Airflow = $2 \text{ m/s}$ | 14.6    | °C/W |
| $\theta_{JC}$       |                           | 2.4     | °C/W |
| $\Psi_{JT}$         | Airflow = $0 \text{ m/s}$ | 0.22    | °C/W |
| $\Psi_{\text{JMT}}$ | Airflow = 1 m/s           | 0.36    | °C/W |
| $\Psi_{JMT}$        | Airflow = $2 \text{ m/s}$ | 0.50    | °C/W |

Table 59. Thermal Characteristics for 196-Ball CSP\_BGA

| Parameter           | Condition                 | Typical | Unit |
|---------------------|---------------------------|---------|------|
| θ <sub>JA</sub>     | Airflow = 0 m/s           | 29.0    | °C/W |
| θ <sub>JMA</sub>    | Airflow = $1 \text{ m/s}$ | 26.1    | °C/W |
| θ <sub>JMA</sub>    | Airflow = $2 \text{ m/s}$ | 25.1    | °C/W |
| θ <sub>JC</sub>     |                           | 8.8     | °C/W |
| $\Psi_{JT}$         | Airflow = 0 m/s           | 0.23    | °C/W |
| $\Psi_{\text{JMT}}$ | Airflow = 1 m/s           | 0.42    | °C/W |
| $\Psi_{\text{JMT}}$ | Airflow = 2 m/s           | 0.52    | °C/W |

# **100-LQFP\_EP LEAD ASSIGNMENT**

Table 62 lists the 100-Lead LQFP\_EP lead names.

| Lead Name           | Lead No. | Lead Name           | Lead No. | Lead Name           | Lead No. | Lead Name                   | Lead No. |
|---------------------|----------|---------------------|----------|---------------------|----------|-----------------------------|----------|
| V <sub>DD_INT</sub> | 1        | V <sub>DD_EXT</sub> | 26       | DAI_P10             | 51       | V <sub>DD_INT</sub>         | 76       |
| CLK_CFG1            | 2        | DPI_P08             | 27       | V <sub>DD_INT</sub> | 52       | FLAG0                       | 77       |
| BOOT_CFG0           | 3        | DPI_P07             | 28       | V <sub>DD_EXT</sub> | 53       | $V_{DD_{INT}}$              | 78       |
| V <sub>DD_EXT</sub> | 4        | V <sub>DD_INT</sub> | 29       | DAI_P20             | 54       | $V_{DD_{INT}}$              | 79       |
| V <sub>DD_INT</sub> | 5        | DPI_P09             | 30       | V <sub>DD_INT</sub> | 55       | FLAG1                       | 80       |
| BOOT_CFG1           | 6        | DPI_P10             | 31       | DAI_P08             | 56       | FLAG2                       | 81       |
| GND                 | 7        | DPI_P11             | 32       | DAI_P04             | 57       | FLAG3                       | 82       |
| NC                  | 8        | DPI_P12             | 33       | DAI_P14             | 58       | MLBCLK                      | 83       |
| NC                  | 9        | DPI_P13             | 34       | DAI_P18             | 59       | MLBDAT                      | 84       |
| CLK_CFG0            | 10       | DAI_P03             | 35       | DAI_P17             | 60       | MLBDO                       | 85       |
| V <sub>DD_INT</sub> | 11       | DPI_P14             | 36       | DAI_P16             | 61       | V <sub>DD_EXT</sub>         | 86       |
| CLKIN               | 12       | V <sub>DD_INT</sub> | 37       | DAI_P15             | 62       | MLBSIG                      | 87       |
| XTAL                | 13       | V <sub>DD_INT</sub> | 38       | DAI_P12             | 63       | $V_{DD_{INT}}$              | 88       |
| V <sub>DD_EXT</sub> | 14       | V <sub>DD_INT</sub> | 39       | V <sub>DD_INT</sub> | 64       | MLBSO                       | 89       |
| V <sub>DD_INT</sub> | 15       | DAI_P13             | 40       | DAI_P11             | 65       | TRST                        | 90       |
| V <sub>DD_INT</sub> | 16       | DAI_P07             | 41       | V <sub>DD_INT</sub> | 66       | EMU                         | 91       |
| RESETOUT/RUNRSTIN   | 17       | DAI_P19             | 42       | V <sub>DD_INT</sub> | 67       | TDO                         | 92       |
| V <sub>DD_INT</sub> | 18       | DAI_P01             | 43       | GND                 | 68       | V <sub>DD_EXT</sub>         | 93       |
| DPI_P01             | 19       | DAI_P02             | 44       | THD_M               | 69       | $V_{DD_{INT}}$              | 94       |
| DPI_P02             | 20       | V <sub>DD_INT</sub> | 45       | THD_P               | 70       | TDI                         | 95       |
| DPI_P03             | 21       | V <sub>DD_EXT</sub> | 46       | V <sub>DD_THD</sub> | 71       | ТСК                         | 96       |
| V <sub>DD_INT</sub> | 22       | V <sub>DD_INT</sub> | 47       | V <sub>DD_INT</sub> | 72       | $V_{DD_{INT}}$              | 97       |
| DPI_P05             | 23       | DAI_P06             | 48       | V <sub>DD_INT</sub> | 73       | RESET                       | 98       |
| DPI_P04             | 24       | DAI_P05             | 49       | $V_{DD_{INT}}$      | 74       | TMS                         | 99       |
| DPI_P06             | 25       | DAI_P09             | 50       | $V_{DD_{INT}}$      | 75       | $V_{\text{DD}\_\text{INT}}$ | 100      |
|                     |          |                     |          |                     |          | GND                         | 101*     |

Table 62. 100-Lead LQFP\_EP Lead Assignments (Numerical by Lead Number)

\* Lead no. 101 is the GND supply (see Figure 55 and Figure 56) for the processor; this pad must be **robustly** connected to GND. MLB pins (pins 83, 84, 85, 87, and 89) are available for automotive models only. For non-automotive models, these pins should be connected to ground (GND).

# SURFACE-MOUNT DESIGN

For industry-standard design recommendations, refer to IPC-7351, Generic Requirements for Surface-Mount Design and Land Pattern Standard.

# **AUTOMOTIVE PRODUCTS**

The ADSP-21477, ADSP-21478, and ADSP-21479 are available with controlled manufacturing to support the quality and reliability requirements of automotive applications. Note that these automotive models may have specifications that differ from the commercial models, and designers should review the product Specifications section of this data sheet carefully.

Only the automotive grade products shown in Table 64 are available for use in automotive applications. Contact your local ADI account representative for specific product ordering information and to obtain the specific Automotive Reliability reports for these models.

| Model <sup>1</sup> | Temperature<br>Range <sup>2</sup> | On-Chip<br>SRAM | Processor<br>Instruction<br>Rate (Max) | Package Description | Package<br>Option | Notes |
|--------------------|-----------------------------------|-----------------|----------------------------------------|---------------------|-------------------|-------|
| AD21477WYCPZ1Axx   | -40°C to +105°C                   | 2M bits         | 200 MHz                                | 88-Lead LFCSP_VQ    | CP-88-5           |       |
| AD21477WYSWZ1Axx   | –40°C to +105°C                   | 2M bits         | 200 MHz                                | 100-Lead LQFP_EP    | SW-100-2          |       |
| AD21478WYBCZ2Axx   | –40°C to +105°C                   | 3M bits         | 200 MHz                                | 196-Ball CSP_BGA    | BC-196-8          |       |
| AD21478WYCPZ1Axx   | –40°C to +105°C                   | 3M bits         | 200 MHz                                | 88-Lead LFCSP_VQ    | CP-88-5           |       |
| AD21478WYSWZ2Axx   | –40°C to +105°C                   | 3M bits         | 266 MHz                                | 100-Lead LQFP_EP    | SW-100-2          |       |
| AD21478WYSWZ2Bxx   | –40°C to +105°C                   | 3M bits         | 266 MHz                                | 100-Lead LQFP_EP    | SW-100-2          | 3, 4  |
| AD21479WYCPZ1Axx   | –40°C to +105°C                   | 5M bits         | 200 MHz                                | 88-Lead LFCSP_VQ    | CP-88-5           |       |
| AD21479WYCPZ1Bxx   | –40°C to +105°C                   | 5M bits         | 200MHz                                 | 88-Lead LFCSP_VQ    | CP-88-5           | 3, 4  |
| AD21479WYSWZ2Axx   | –40°C to +105°C                   | 5M bits         | 266 MHz                                | 100-Lead LQFP_EP    | SW-100-2          |       |
| AD21479WYSWZ2Bxx   | –40°C to +105°C                   | 5M bits         | 266 MHz                                | 100-Lead LQFP_EP    | SW-100-2          | 3, 4  |

#### Table 64. Automotive Product Models

 $^{1}$ Z = RoHS compliant part.

 $^{2}$  Referenced temperature is ambient temperature. The ambient temperature is not a specification. Please see Operating Conditions for junction temperature (T<sub>j</sub>) specification, which is the only temperature specification.

<sup>3</sup>Contains multichannel audio decoders from Dolby and DTS. Users must have current licenses from Dolby and DTS to order this product.

<sup>4</sup> Contains Digital Transmission Content Protection (DTCP) from DTLA. User must have current license from DTLA to order this product.

# **ORDERING GUIDE**

|                   | Temperature        | On-Chip | Processor<br>Instruction |                     | Package  |
|-------------------|--------------------|---------|--------------------------|---------------------|----------|
| Model'            | Range <sup>2</sup> | SRAM    | Rate (Max)               | Package Description | Option   |
| ADSP-21477KCPZ-1A | 0°C to +70°C       | 2M Bits | 200 MHz                  | 88-Lead LFCSP_VQ    | CP-88-5  |
| ADSP-21477KSWZ-1A | 0°C to +70°C       | 2M Bits | 200 MHz                  | 100-Lead LQFP_EP    | SW-100-2 |
| ADSP-21477BCPZ-1A | –40°C to +85°C     | 2M Bits | 200 MHz                  | 88-Lead LFCSP_VQ    | CP-88-5  |
| ADSP-21478KCPZ-1A | 0°C to +70°C       | 3M Bits | 200 MHz                  | 88-Lead LFCSP_VQ    | CP-88-5  |
| ADSP-21478BCPZ-1A | –40°C to +85°C     | 3M Bits | 200 MHz                  | 88-Lead LFCSP_VQ    | CP-88-5  |
| ADSP-21478BBCZ-2A | –40°C to +85°C     | 3M Bits | 266 MHz                  | 196-Ball CSP_BGA    | BC-196-8 |
| ADSP-21478BSWZ-2A | –40°C to +85°C     | 3M Bits | 266 MHz                  | 100-Lead LQFP_EP    | SW-100-2 |
| ADSP-21478KBCZ-1A | 0°C to +70°C       | 3M Bits | 200 MHz                  | 196-Ball CSP_BGA    | BC-196-8 |
| ADSP-21478KBCZ-2A | 0°C to +70°C       | 3M Bits | 266 MHz                  | 196-Ball CSP_BGA    | BC-196-8 |
| ADSP-21478KBCZ-3A | 0°C to +70°C       | 3M Bits | 300 MHz                  | 196-Ball CSP_BGA    | BC-196-8 |
| ADSP-21478KSWZ-1A | 0°C to +70°C       | 3M Bits | 200 MHz                  | 100-Lead LQFP_EP    | SW-100-2 |
| ADSP-21478KSWZ-2A | 0°C to +70°C       | 3M Bits | 266 MHz                  | 100-Lead LQFP_EP    | SW-100-2 |
| ADSP-21479KCPZ-1A | 0°C to +70°C       | 5M Bits | 200 MHz                  | 88-Lead LFCSP_VQ    | CP-88-5  |
| ADSP-21479BCPZ-1A | –40°C to +85°C     | 5M Bits | 200 MHz                  | 88-Lead LFCSP_VQ    | CP-88-5  |
| ADSP-21479BBCZ-2A | –40°C to +85°C     | 5M Bits | 266 MHz                  | 196-Ball CSP_BGA    | BC-196-8 |
| ADSP-21479BSWZ-2A | –40°C to +85°C     | 5M Bits | 266 MHz                  | 100-Lead LQFP_EP    | SW-100-2 |
| ADSP-21479KBCZ-1A | 0°C to +70°C       | 5M Bits | 200 MHz                  | 196-Ball CSP_BGA    | BC-196-8 |
| ADSP-21479KBCZ-2A | 0°C to +70°C       | 5M Bits | 266 MHz                  | 196-Ball CSP_BGA    | BC-196-8 |
| ADSP-21479KBCZ-3A | 0°C to +70°C       | 5M Bits | 300 MHz                  | 196-Ball CSP_BGA    | BC-196-8 |
| ADSP-21479KSWZ-1A | 0°C to +70°C       | 5M Bits | 200 MHz                  | 100-Lead LQFP_EP    | SW-100-2 |
| ADSP-21479KSWZ-2A | 0°C to +70°C       | 5M Bits | 266 MHz                  | 100-Lead LQFP_EP    | SW-100-2 |

<sup>1</sup>Z =RoHS compliant part.

<sup>2</sup> Referenced temperature is ambient temperature. The ambient temperature is not a specification. Please see Operating Conditions for junction temperature (T<sub>j</sub>)

specification, which is the only temperature specification.

©2017 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D09017-0-4/17(D)



www.analog.com