Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M4 | | Core Size | 32-Bit Single-Core | | Speed | 180MHz | | Connectivity | CANbus, EBI/EMI, I <sup>2</sup> C, IrDA, SD, SPI, UART/USART, USB, USB OTG | | Peripherals | DMA, I <sup>2</sup> S, LVD, POR, PWM, WDT | | Number of I/O | 116 | | Program Memory Size | 2MB (2M x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 256K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V | | Data Converters | A/D 5x12b, 6x16b; D/A 2x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 105°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 169-LFBGA | | Supplier Device Package | 169-MAPBGA (9x9) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mk26fn2m0vmi18 | Figure 1. Functional block diagram ## 1 Ratings ### 1.1 Thermal handling ratings | Symbol | Description | Min. | Max. | Unit | Notes | |------------------|-------------------------------|-------------|------|------|-------| | T <sub>STG</sub> | Storage temperature | <b>-</b> 55 | 150 | °C | 1 | | T <sub>SDR</sub> | Solder temperature, lead-free | _ | 260 | °C | 2 | - 1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life. - 2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices. ## 1.2 Moisture handling ratings | Symbol | Description | Min. | Max. | Unit | Notes | |--------|----------------------------|------|------|------|-------| | MSL | Moisture sensitivity level | _ | 3 | _ | 1 | Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices. #### 1.3 ESD handling ratings | Symbol | Description | Min. | Max. | Unit | Notes | |------------------|-------------------------------------------------------|-------|-------|------|-------| | V <sub>HBM</sub> | Electrostatic discharge voltage, human body model | -2000 | +2000 | V | 1 | | V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500 | +500 | V | 2 | | I <sub>LAT</sub> | Latch-up current at ambient temperature of 105°C | -100 | +100 | mA | 3 | - 1. Determined according to JEDEC Standard JESD22-A114, *Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)*. - 2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components. - 3. Determined according to JEDEC Standard JESD78, IC Latch-Up Test. ## 1.4 Voltage and current operating ratings Table 6. Low power mode peripheral adders—typical value | Symbol | Description | | • | Tempera | ature (°C | ;) | | Unit | |---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|---------|-----------|-----|-----|------| | | | -40 | 25 | 50 | 70 | 85 | 105 | | | I <sub>IREFSTEN4MHz</sub> | 4 MHz internal reference clock (IRC) adder. Measured by entering STOP or VLPS mode with 4 MHz IRC enabled. | 56 | 56 | 56 | 56 | 56 | 56 | μA | | IREFSTEN32KHz | 32 kHz internal reference clock (IRC) adder. Measured by entering STOP mode with the 32 kHz IRC enabled. | 52 | 52 | 52 | 52 | 52 | 52 | μΑ | | I <sub>EREFSTEN4MHz</sub> | External 4 MHz crystal clock adder. Measured by entering STOP or VLPS mode with the crystal enabled. | 206 | 228 | 237 | 245 | 251 | 258 | uA | | lerefsten32KHz | External 32 kHz crystal clock adder by means of the OSC0_CR[EREFSTEN and EREFSTEN] bits. Measured by entering all modes with the crystal enabled. | | | | | | | | | | VLLS1 | 440 | 490 | 540 | 560 | 570 | 580 | nA | | | VLLS3 | 440 | 490 | 540 | 560 | 570 | 580 | | | | LLS | 490 | 490 | 540 | 560 | 570 | 680 | | | | VLPS | 510 | 560 | 560 | 560 | 610 | 680 | | | | STOP | 510 | 560 | 560 | 560 | 610 | 680 | | | I <sub>48MIRC</sub> | 48 Mhz internal reference clock | 350 | 350 | 350 | 350 | 350 | 350 | μA | | I <sub>CMP</sub> | CMP peripheral adder measured by placing the device in VLLS1 mode with CMP enabled using the 6-bit DAC and a single external input for compare. Includes 6-bit DAC power consumption. | 22 | 22 | 22 | 22 | 22 | 22 | μΑ | | I <sub>UART</sub> | UART peripheral adder measured by placing the device in STOP or VLPS mode with selected clock source waiting for RX data at 115200 baud rate. Includes selected clock source power consumption. | | | | | | | | | | MCGIRCLK (4 MHz internal reference | 66 | 66 | 66 | 66 | 66 | 66 | μΑ | | | clock) >OSCERCLK (4 MHz external crystal) | 214 | 237 | 246 | 254 | 260 | 268 | | | I <sub>BG</sub> | Bandgap adder when BGEN bit is set and device is placed in VLPx, LLS, or VLLSx mode. | 45 | 45 | 45 | 45 | 45 | 45 | μΑ | | I <sub>ADC</sub> | ADC peripheral adder combining the measured values at V <sub>DD</sub> and V <sub>DDA</sub> by placing the device in STOP or VLPS mode. ADC is configured for low power mode using the internal clock and continuous conversions. | 42 | 42 | 42 | 42 | 42 | 42 | μА | #### 2.4 Thermal specifications #### 2.4.1 Thermal operating requirements Table 11. Thermal operating requirements | Symbol | Description | Min. | Max. | Unit | Notes | |----------------|--------------------------|------|------|------|-------| | T <sub>J</sub> | Die junction temperature | -40 | 125 | °C | | | T <sub>A</sub> | Ambient temperature | -40 | 105 | °C | 1 | 1. Maximum $T_A$ can be exceeded only if the user ensures that $T_J$ does not exceed maximum $T_J$ . The simplest method to determine $T_J$ is: $T_J = T_A + R_{\Theta JA} \times$ chip power dissipation. #### 2.4.2 Thermal attributes | Board type | Symbol | Description | 100 LQFP | 64 LQFP | Unit | Notes | |----------------------|------------------|-------------------------------------------------------------------------------------------------|----------|---------|------|-------| | Single-layer (1s) | $R_{\theta JA}$ | Thermal resistance, junction to ambient (natural convection) | 61 | 67 | °C/W | 1 | | Four-layer<br>(2s2p) | $R_{\theta JA}$ | Thermal resistance, junction to ambient (natural convection) | 48 | 48 | °C/W | 2 | | Single-layer (1s) | $R_{\theta JMA}$ | Thermal resistance, junction to ambient (200 ft./min. air speed) | 51 | 55 | °C/W | 3 | | Four-layer<br>(2s2p) | $R_{\theta JMA}$ | Thermal resistance, junction to ambient (200 ft./min. air speed) | 42 | 42 | °C/W | 3 | | _ | $R_{ heta JB}$ | Thermal resistance, junction to board | 34 | 31 | °C/W | 4 | | _ | $R_{ heta JC}$ | Thermal resistance, junction to case | 16 | 16 | °C/W | 5 | | _ | $\Psi_{\rm JT}$ | Thermal characterization parameter, junction to package top outside center (natural convection) | 3 | 3 | °C/W | 6 | - 1. Determined according to JEDEC Standard JESD51-2, *Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air)* with the single layer board horizontal. Board meets JESD51-9 specification. - 2. Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air). - 3. Determined according to JEDEC Standard JESD51-6, Integrated Circuits Thermal Test Method Environmental Conditions—Forced Convection (Moving Air) with the board horizontal. - 4. Determined according to JEDEC Standard JESD51-8, Integrated Circuit Thermal Test Method Environmental Conditions—Junction-to-Board. - 5. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). - Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. Table 13. JTAG limited voltage range electricals (continued) | Symbol | Description | Min. | Max. | Unit | |--------|-----------------------------------------------|------|------|------| | J10 | TMS, TDI input data hold time after TCLK rise | 1 | _ | ns | | J11 | TCLK low to TDO data valid | _ | 19 | ns | | J12 | TCLK low to TDO high-Z | _ | 19 | ns | | J13 | TRST assert time | 100 | _ | ns | | J14 | TRST setup time (negation) to TCLK high | 8 | _ | ns | Table 14. JTAG full voltage range electricals | Symbol | Description | Min. | Max. | Unit | |--------|----------------------------------------------------|------|------|------| | | Operating voltage | 1.71 | 3.6 | V | | J1 | TCLK frequency of operation | | | MHz | | | Boundary Scan | 0 | 10 | | | | JTAG and CJTAG | 0 | 15 | | | J2 | TCLK cycle period | 1/J1 | _ | ns | | J3 | TCLK clock pulse width | | | | | | Boundary Scan | 50 | _ | ns | | | JTAG and CJTAG | 33 | _ | ns | | J4 | TCLK rise and fall times | _ | 3 | ns | | J5 | Boundary scan input data setup time to TCLK rise | 20 | _ | ns | | J6 | Boundary scan input data hold time after TCLK rise | 1.4 | _ | ns | | J7 | TCLK low to boundary scan output data valid | _ | 27 | ns | | J8 | TCLK low to boundary scan output high-Z | _ | 27 | ns | | J9 | TMS, TDI input data setup time to TCLK rise | 8 | _ | ns | | J10 | TMS, TDI input data hold time after TCLK rise | 1.4 | _ | ns | | J11 | TCLK low to TDO data valid | _ | 26.2 | ns | | J12 | TCLK low to TDO high-Z | _ | 26.2 | ns | | J13 | TRST assert time | 100 | _ | ns | | J14 | TRST setup time (negation) to TCLK high | 8 | _ | ns | Figure 7. Test clock input timing Table 15. MCG specifications (continued) | Symbol | Description | | Min. | Тур. | Max. | Unit | Notes | |--------------------------|------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|---------------------------------|------------|---------|------|-------| | f <sub>loc_low</sub> | Loss of external c<br>RANGE = 00 | lock minimum frequency — | (3/5) x<br>f <sub>ints_t</sub> | _ | _ | kHz | | | f <sub>loc_high</sub> | Loss of external c<br>RANGE = 01, 10, | lock minimum frequency —<br>or 11 | (16/5) x<br>f <sub>ints_t</sub> | _ | _ | kHz | | | | | Fl | L | | | | 1 | | f <sub>fll_ref</sub> | FLL reference free | quency range | 31.25 | _ | 39.0625 | kHz | | | f <sub>dco</sub> | DCO output frequency range | Low range (DRS=00)<br>640 × f <sub>fll ref</sub> | 20 | 20.97 | 25 | MHz | 3, 4 | | | | Mid range (DRS=01) | 40 | 41.94 | 50 | MHz | - | | | | 1280 × f <sub>fll_ref</sub> Mid-high range (DRS=10) | 60 | 62.91 | 75 | MHz | _ | | | | 1920 × f <sub>fll_ref</sub> High range (DRS=11) 2560 × f <sub>fll_ref</sub> | 80 | 83.89 | 100 | MHz | _ | | f <sub>dco_t_DMX3</sub> | DCO output frequency | Low range (DRS=00) $732 \times f_{\text{fil\_ref}}$ | _ | 23.99 | _ | MHz | 5, 6 | | | | Mid range (DRS=01)<br>1464 × f <sub>fll_ref</sub> | _ | 47.97 | _ | MHz | | | | | Mid-high range (DRS=10) 2197 × f <sub>fill ref</sub> | _ | 71.99 | _ | MHz | | | | | High range (DRS=11) 2929 × f <sub>fll_ref</sub> | _ | 95.98 | _ | MHz | - | | J <sub>cyc_fll</sub> | FLL period jitter | | | _ | _ | ps | | | | • f <sub>VCO</sub> = 48 M<br>• f <sub>VCO</sub> = 98 M | | _ | 180<br>150 | _ | | | | t <sub>fll_acquire</sub> | FLL target frequer | ncy acquisition time | _ | _ | 1 | ms | 7 | | | | PI | _L | | 1 | | | | f <sub>vco</sub> | VCO operating fre | equency | 48.0 | _ | 120 | MHz | | | I <sub>pll</sub> | PLL operating cur • PLL @ 96 N 2 MHz, VDI | rent<br>MHz (f <sub>osc_hi_1</sub> = 8 MHz, f <sub>pll_ref</sub> =<br>V multiplier = 48) | _ | 1060 | _ | μΑ | 8 | | I <sub>pll</sub> | | rent<br>MHz (f <sub>osc_hi_1</sub> = 8 MHz, f <sub>pll_ref</sub> =<br>V multiplier = 24) | _ | 600 | _ | μΑ | 8 | | f <sub>pll_ref</sub> | PLL reference free | quency range | 2.0 | _ | 4.0 | MHz | | | J <sub>cyc_pll</sub> | PLL period jitter (F | RMS) | _ | 120 | | ps | 9 | | | <ul> <li>f<sub>vco</sub> = 48 MF</li> <li>f<sub>vco</sub> = 100 M</li> </ul> | | _ | 75 | | ps | | | J <sub>acc_pll</sub> | PLL accumulated | jitter over 1µs (RMS) | | | | | 9 | Table 17. Oscillator DC electrical specifications (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |------------------------------|--------------------------------------------------------------------------------------------------|------|-----------------|------|------|-------| | | Series resistor — high-frequency, low-power mode (HGO=0) | _ | _ | _ | kΩ | | | | Series resistor — high-frequency, high-gain mode (HGO=1) | | | | | | | | | _ | 0 | _ | kΩ | | | V <sub>pp</sub> <sup>5</sup> | Peak-to-peak amplitude of oscillation (oscillator mode) — low-frequency, low-power mode (HGO=0) | _ | 0.6 | _ | V | | | | Peak-to-peak amplitude of oscillation (oscillator mode) — low-frequency, high-gain mode (HGO=1) | _ | V <sub>DD</sub> | _ | V | | | | Peak-to-peak amplitude of oscillation (oscillator mode) — high-frequency, low-power mode (HGO=0) | _ | 0.6 | _ | V | | | | Peak-to-peak amplitude of oscillation (oscillator mode) — high-frequency, high-gain mode (HGO=1) | _ | V <sub>DD</sub> | _ | V | | - 1. $V_{DD}$ =3.3 V, Temperature =25 °C - 2. See crystal or resonator manufacturer's recommendation - 3. $C_x$ and $C_v$ can be provided by using either integrated capacitors or external components. - 4. When low-power mode is selected, R<sub>F</sub> is integrated and must not be attached externally. - 5. The EXTAL and XTAL pins should only be connected to required oscillator components and must not be connected to any other device. # 3.3.3.2 Oscillator frequency specifications Table 18. Oscillator frequency specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-----------------------|-------------------------------------------------------------------------------------------------|------|------|------|------|-------| | f <sub>osc_lo</sub> | Oscillator crystal or resonator frequency — low-frequency mode (MCG_C2[RANGE]=00) | 32 | _ | 40 | kHz | | | f <sub>osc_hi_1</sub> | Oscillator crystal or resonator frequency — high-frequency mode (low range) (MCG_C2[RANGE]=01) | 3 | _ | 8 | MHz | | | f <sub>osc_hi_2</sub> | Oscillator crystal or resonator frequency — high frequency mode (high range) (MCG_C2[RANGE]=1x) | 8 | _ | 32 | MHz | | | f <sub>ec_extal</sub> | Input clock frequency (external clock mode) | _ | _ | 50 | MHz | 1, 2 | | t <sub>dc_extal</sub> | Input clock duty cycle (external clock mode) | 40 | 50 | 60 | % | | | t <sub>cst</sub> | Crystal startup time — 32 kHz low-frequency, low-power mode (HGO=0) | _ | 750 | _ | ms | 3, 4 | | | Crystal startup time — 32 kHz low-frequency, high-gain mode (HGO=1) | _ | 250 | _ | ms | | | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-------------------------|-----------------------------------------------|------|------|------|------|-------| | t <sub>rd1blk256k</sub> | 256 KB program flash | _ | _ | 1.7 | ms | | | t <sub>rd1sec2k</sub> | Read 1s Section execution time (flash sector) | _ | _ | 60 | μs | 1 | | t <sub>pgmchk</sub> | Program Check execution time | _ | _ | 45 | μs | 1 | | t <sub>rdrsrc</sub> | Read Resource execution time | _ | _ | 30 | μs | 1 | | t <sub>pgm4</sub> | Program Longword execution time | _ | 65 | 145 | μs | _ | | | Erase Flash Block execution time | | | | | 2 | | t <sub>ersblk256k</sub> | 256 KB program flash | _ | 250 | 1500 | ms | | | t <sub>ersscr</sub> | Erase Flash Sector execution time | _ | 14 | 114 | ms | 2 | | t <sub>rd1all</sub> | Read 1s All Blocks execution time | _ | _ | 1.8 | ms | 1 | | t <sub>rdonce</sub> | Read Once execution time | _ | _ | 30 | μs | 1 | | t <sub>pgmonce</sub> | ce Program Once execution time | | 100 | _ | μs | _ | | t <sub>ersall</sub> | Erase All Blocks execution time | _ | 500 | 3000 | ms | 2 | | t <sub>vfykey</sub> | Verify Backdoor Access Key execution time | _ | _ | 30 | μs | 1 | <sup>1.</sup> Assumes 25 MHz flash clock frequency. ## 3.4.1.3 Flash high voltage current behaviors Table 21. Flash high voltage current behaviors | Symbol | Description | Min. | Тур. | Max. | Unit | |---------------------|-----------------------------------------------------------------------|------|------|------|------| | I <sub>DD_PGM</sub> | Average current adder during high voltage flash programming operation | _ | 2.5 | 6.0 | mA | | I <sub>DD_ERS</sub> | Average current adder during high voltage flash erase operation | _ | 1.5 | 4.0 | mA | ## 3.4.1.4 Reliability specifications #### Table 22. NVM reliability specifications | Symbol | Description | Min. | Typ. <sup>1</sup> | Max. | Unit | Notes | |-------------------------|----------------------------------------|---------|-------------------|------|--------|-------| | | Prograr | n Flash | | | | | | t <sub>nvmretp10k</sub> | Data retention after up to 10 K cycles | 5 | 50 | | years | _ | | t <sub>nvmretp1k</sub> | Data retention after up to 1 K cycles | | 100 | _ | years | _ | | n <sub>nvmcycp</sub> | Cycling endurance | 10 K | 50 K | _ | cycles | 2 | Typical data retention values are based on measured response accelerated at high temperature and derated to a constant 25 °C use profile. Engineering Bulletin EB618 does not apply to this technology. Typical endurance defined in Engineering Bulletin EB619. <sup>2.</sup> Maximum times for erase parameters based on expectations at cycling end-of-life. <sup>2.</sup> Cycling endurance represents number of program/erase cycles at $-40~^{\circ}\text{C} \le T_i \le 125~^{\circ}\text{C}$ . #### 3.4.3 Flexbus switching specifications All processor bus timings are synchronous; input setup/hold and output delay are given in respect to the rising edge of a reference clock, FB\_CLK. The FB\_CLK frequency may be the same as the internal system bus frequency or an integer divider of that frequency. The following timing numbers indicate when data is latched or driven onto the external bus, relative to the Flexbus output clock (FB\_CLK). All other timing relationships can be derived from these values. Num Description Min. Max. Unit **Notes** Operating voltage 2.7 3.6 V 30 MHz Frequency of operation Clock period FB1 33.3 ns FB2 Address, data, and control output valid 15 ns FB3 Address, data, and control output hold 0.5 ns FB4 Data and FB\_TA input setup 14.5 Data and FB\_TA input hold FB5 0.5 ns 2 Table 24. Flexbus limited voltage range switching specifications <sup>2.</sup> Specification is valid for all FB\_AD[31:0] and FB\_TA. | Table 25. | Flexbus full vo | oltage range | switching s | pecifications | |-----------|-----------------|--------------|-------------|---------------| | | | | | | | Num | Description | Min. | Max. | Unit | Notes | |-----|-----------------------------------------|------|------|------|-------| | | Operating voltage | 1.71 | 3.6 | V | | | | Frequency of operation | _ | 30 | MHz | | | FB1 | Clock period | 33.3 | _ | ns | | | FB2 | Address, data, and control output valid | _ | 21.5 | ns | | | FB3 | Address, data, and control output hold | -1.0 | _ | ns | 1 | | FB4 | Data and FB_TA input setup | 20.0 | _ | ns | | | FB5 | Data and FB_TA input hold | 0.5 | _ | ns | 2 | <sup>1.</sup> Specification is valid for all FB\_AD[31:0], FB\_BE/BWEn, FB\_CSn, FB\_OE, FB\_R/W,FB\_TBST, FB\_TSIZ[1:0], FB\_ALE, and FB\_TS. <sup>1.</sup> Specification is valid for all FB\_AD[31:0], FB\_BE/BWEn, FB\_CSn, FB\_OE, FB\_R/W,FB\_TBST, FB\_TSIZ[1:0], FB\_ALE, and FB\_TS. <sup>2.</sup> Specification is valid for all FB\_AD[31:0] and FB\_TA. Figure 12. FlexBus read timing diagram Table 27. 16-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ ) (continued) | Symbol | Description | Conditions <sup>1</sup> | Min. | Typ. <sup>2</sup> | Max. | Unit | Notes | |---------------------|---------------------|-------------------------------------------------|------|------------------------|------|-------|------------------------------------------------------------------------| | | | • Avg = 32 | | | | | | | E <sub>IL</sub> | Input leakage error | | | $I_{ln} \times R_{AS}$ | | mV | I <sub>In</sub> = leakage<br>current | | | | | | | | | (refer to the<br>MCU's voltage<br>and current<br>operating<br>ratings) | | | Temp sensor slope | Across the full temperature range of the device | 1.55 | 1.62 | 1.69 | mV/°C | 8 | | V <sub>TEMP25</sub> | Temp sensor voltage | 25 °C | 706 | 716 | 726 | mV | 8 | - 1. All accuracy numbers assume the ADC is calibrated with $V_{REFH} = V_{DDA}$ - 2. Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 2.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production. - The ADC supply current depends on the ADC conversion clock speed, conversion rate and ADC\_CFG1[ADLPC] (low power). For lowest power operation, ADC\_CFG1[ADLPC] must be set, the ADC\_CFG2[ADHSC] bit must be clear with 1 MHz ADC conversion clock speed. - 4. $1 LSB = (V_{REFH} V_{REFL})/2^{N}$ - 5. ADC conversion clock < 16 MHz, Max hardware averaging (AVGE = %1, AVGS = %11) - 6. Input data is 100 Hz sine wave. ADC conversion clock < 12 MHz. - 7. Input data is 1 kHz sine wave. ADC conversion clock < 12 MHz. - 8. ADC conversion clock < 3 MHz Typical ADC 16-bit Differential ENOB vs ADC Clock 100Hz, 90% FS Sine Input 15.00 14.70 14.40 14.10 13.80 13.50 13.20 12.90 12.60 Hardware Averaging Disabled Averaging of 4 samples 12.30 Averaging of 8 samples Averaging of 32 samples 12.00 ADC Clock Frequency (MHz) Figure 15. Typical ENOB vs. ADC\_CLK for 16-bit differential mode #### 3.6.3.2 12-bit DAC operating behaviors Table 30. 12-bit DAC operating behaviors | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |----------------------------|-----------------------------------------------------------------------------------|------|----------|------------|--------|-------| | I <sub>DDA_DACL</sub><br>P | Supply current — low-power mode | _ | _ | 330 | μΑ | | | I <sub>DDA_DACH</sub> | Supply current — high-speed mode | _ | _ | 1200 | μΑ | | | t <sub>DACLP</sub> | Full-scale settling time (0x080 to 0xF7F) — low-power mode | _ | 100 | 200 | μs | 1 | | t <sub>DACHP</sub> | Full-scale settling time (0x080 to 0xF7F) — high-power mode | _ | 15 | 30 | μs | 1 | | t <sub>CCDACLP</sub> | Code-to-code settling time (0xBF8 to 0xC08) — low-power mode and high-speed mode | _ | 0.7 | 1 | μs | 1 | | V <sub>dacoutl</sub> | DAC output voltage range low — high-<br>speed mode, no load, DAC set to 0x000 | | _ | 100 | mV | | | V <sub>dacouth</sub> | th DAC output voltage range high — high-<br>speed mode, no load, DAC set to 0xFFF | | _ | $V_{DACR}$ | mV | | | INL | Integral non-linearity error — high speed mode | _ | _ | ±8 | LSB | 2 | | DNL | Differential non-linearity error — V <sub>DACR</sub> > 2<br>V | _ | _ | ±1 | LSB | 3 | | DNL | Differential non-linearity error — V <sub>DACR</sub> = VREF_OUT | _ | _ | ±1 | LSB | 4 | | V <sub>OFFSET</sub> | Offset error | _ | ±0.4 | ±0.8 | %FSR | 5 | | E <sub>G</sub> | Gain error | _ | ±0.1 | ±0.6 | %FSR | 5 | | PSRR | Power supply rejection ratio, V <sub>DDA</sub> ≥ 2.4 V | 60 | _ | 90 | dB | | | T <sub>CO</sub> | Temperature coefficient offset voltage | _ | 3.7 | _ | μV/C | 6 | | T <sub>GE</sub> | Temperature coefficient gain error | _ | 0.000421 | _ | %FSR/C | | | Rop | Output resistance (load = 3 kΩ) | _ | _ | 250 | Ω | | | SR | Slew rate -80h→ F7Fh→ 80h | | | | V/µs | | | | High power (SP <sub>HP</sub> ) | 1.2 | 1.7 | _ | | | | | Low power (SP <sub>LP</sub> ) | 0.05 | 0.12 | _ | | | | BW | 3dB bandwidth | | | | kHz | | | | High power (SP <sub>HP</sub> ) | 550 | _ | _ | | | | | Low power (SP <sub>LP</sub> ) | 40 | _ | - | | | - 1. Settling within ±1 LSB - 2. The INL is measured for 0 + 100 mV to $V_{DACR}$ –100 mV - 3. The DNL is measured for 0 + 100 mV to V<sub>DACR</sub> -100 mV 4. The DNL is measured for 0 + 100 mV to V<sub>DACR</sub> -100 mV with V<sub>DDA</sub> > 2.4 V 5. Calculated by a best fit curve from V<sub>SS</sub> + 100 mV to V<sub>DACR</sub> 100 mV 1. (DACR 100 mV to V<sub>DACR</sub> - 6. $V_{DDA} = 3.0 \text{ V}$ , reference select set for $V_{DDA}$ (DACx\_CO:DACRFS = 1), high power mode (DACx\_CO:LPEN = 0), DAC set to 0x800, temperature range is across the full range of the device #### 3.8.2 DSPI switching specifications (full voltage range) The Deserial Serial Peripheral Interface (DSPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The tables below provides DSPI timing characteristics for classic SPI timing modes. Refer to the SPI chapter of the Reference Manual for information on the modified transfer formats used for communicating with slower peripheral devices. | Num | Description | Min. | Max. | Unit | Notes | |-----|-------------------------------------|-------------------------------|--------------------------|------|-------| | | Operating voltage | 1.71 | 3.6 | V | 1 | | | Frequency of operation | _ | 15 | MHz | | | DS1 | DSPI_SCK output cycle time | 4 x t <sub>BUS</sub> | _ | ns | | | DS2 | DSPI_SCK output high/low time | (t <sub>SCK</sub> /2) - 4 | (t <sub>SCK/2)</sub> + 4 | ns | | | DS3 | DSPI_PCSn valid to DSPI_SCK delay | (t <sub>BUS</sub> x 2) –<br>4 | _ | ns | 2 | | DS4 | DSPI_SCK to DSPI_PCSn invalid delay | (t <sub>BUS</sub> x 2) –<br>4 | _ | ns | 3 | | DS5 | DSPI_SCK to DSPI_SOUT valid | _ | 10 | ns | | | DS6 | DSPI_SCK to DSPI_SOUT invalid | -4.5 | _ | ns | | | DS7 | DSPI_SIN to DSPI_SCK input setup | 24.6 | _ | ns | | | DS8 | DSPI_SCK to DSPI_SIN input hold | 0 | _ | ns | | Table 37. Master mode DSPI timing (full voltage range) - 2. The delay is programmable in SPIx\_CTARn[PSSCK] and SPIx\_CTARn[CSSCK]. - 3. The delay is programmable in SPIx\_CTARn[PASC] and SPIx\_CTARn[ASC]. Figure 23. DSPI classic SPI timing — master mode <sup>1.</sup> The DSPI module can operate across the entire operating voltage for the processor, but to run across the full voltage range the maximum frequency of operation is reduced. | 100<br>LQFP | 64<br>LQFP | Pin Name | Default | ALT0 | ALT1 | ALT2 | ALT3 | ALT4 | ALT5 | ALT6 | ALT7 | EzPort | |-------------|------------|--------------------|------------------------|------------------------|--------------------|-----------|-------------------|----------|--------------------------------------------------------|-----------|-------------------|--------| | 69 | _ | PTB23 | DISABLED | | PTB23 | | SPI0_PCS5 | | FB_AD28 | | | | | 70 | 43 | PTC0 | ADC0_SE14 | ADC0_SE14 | PTC0 | SPI0_PCS4 | PDB0_<br>EXTRG | | FB_AD14 | FTM0_FLT1 | SPI0_PCS0 | | | 71 | 44 | PTC1/<br>LLWU_P6 | ADC0_SE15 | ADC0_SE15 | PTC1/<br>LLWU_P6 | SPI0_PCS3 | UART1_<br>RTS_b | FTM0_CH0 | FB_AD13 | | LPUARTO_<br>RTS_b | | | 72 | 45 | PTC2 | ADC0_SE4b/<br>CMP1_IN0 | ADC0_SE4b/<br>CMP1_IN0 | PTC2 | SPI0_PCS2 | UART1_<br>CTS_b | FTM0_CH1 | FB_AD12 | | LPUARTO_<br>CTS_b | | | 73 | 46 | PTC3/<br>LLWU_P7 | CMP1_IN1 | CMP1_IN1 | PTC3/<br>LLWU_P7 | SPI0_PCS1 | UART1_RX | FTM0_CH2 | CLKOUT | | LPUARTO_<br>RX | | | 74 | 47 | VSS | VSS | VSS | | | | | | | | | | 75 | 48 | VDD | VDD | VDD | | | | | | | | | | 76 | 49 | PTC4/<br>LLWU_P8 | DISABLED | | PTC4/<br>LLWU_P8 | SPI0_PCS0 | UART1_TX | FTM0_CH3 | FB_AD11 | CMP1_OUT | LPUARTO_<br>TX | | | 77 | 50 | PTC5/<br>LLWU_P9 | DISABLED | | PTC5/<br>LLWU_P9 | SPI0_SCK | LPTMR0_<br>ALT2 | | FB_AD10 | CMP0_OUT | FTM0_CH2 | | | 78 | 51 | PTC6/<br>LLWU_P10 | CMP0_IN0 | CMP0_IN0 | PTC6/<br>LLWU_P10 | SPI0_SOUT | PDB0_<br>EXTRG | | FB_AD9 | | I2C0_SCL | | | 79 | 52 | PTC7 | CMP0_IN1 | CMP0_IN1 | PTC7 | SPI0_SIN | | | FB_AD8 | | I2C0_SDA | | | 80 | 53 | PTC8 | ADC1_SE4b/<br>CMP0_IN2 | ADC1_SE4b/<br>CMP0_IN2 | PTC8 | | FTM3_CH4 | | FB_AD7 | | | | | 81 | 54 | PTC9 | ADC1_SE5b/<br>CMP0_IN3 | ADC1_SE5b/<br>CMP0_IN3 | PTC9 | | FTM3_CH5 | | FB_AD6 | FTM2_FLT0 | | | | 82 | 55 | PTC10 | ADC1_SE6b | ADC1_SE6b | PTC10 | I2C1_SCL | FTM3_CH6 | | FB_AD5 | | | | | 83 | 56 | PTC11/<br>LLWU_P11 | ADC1_SE7b | ADC1_SE7b | PTC11/<br>LLWU_P11 | I2C1_SDA | FTM3_CH7 | | FB_RW_b | | | | | 84 | _ | PTC12 | DISABLED | | PTC12 | | | | FB_AD27 | FTM3_FLT0 | | | | 85 | _ | PTC13 | DISABLED | | PTC13 | | | | FB_AD26 | | | | | 86 | _ | PTC14 | DISABLED | | PTC14 | | | | FB_AD25 | | | | | 87 | _ | PTC15 | DISABLED | | PTC15 | | | | FB_AD24 | | | | | 88 | ı | VSS | VSS | VSS | | | | | | | | | | 89 | _ | VDD | VDD | VDD | | | | | | | | | | 90 | _ | PTC16 | DISABLED | | PTC16 | | LPUARTO_<br>RX | | FB_CS5_b/<br>FB_TSIZ1/<br>FB_BE23_<br>16_BLS15_<br>8_b | | | | | 91 | - | PTC17 | DISABLED | | PTC17 | | LPUARTO_<br>TX | | FB_CS4_b/<br>FB_TSIZ0/<br>FB_BE31_<br>24_BLS7_0_<br>b | | | | | 92 | - | PTC18 | DISABLED | | PTC18 | | LPUARTO_<br>RTS_b | | FB_TBST_b/<br>FB_CS2_b/<br>FB_BE15_8_<br>BLS23_16_b | | | | | 100<br>LQFP | 64<br>LQFP | Pin Name | Default | ALT0 | ALT1 | ALT2 | ALT3 | ALT4 | ALT5 | ALT6 | ALT7 | EzPort | |-------------|------------|-------------------|-----------|-----------|-------------------|-----------|-----------------|----------|---------------------------------|-------------------|-----------|--------| | 93 | 57 | PTD0/<br>LLWU_P12 | DISABLED | | PTD0/<br>LLWU_P12 | SPI0_PCS0 | UART2_<br>RTS_b | FTM3_CH0 | FB_ALE/<br>FB_CS1_b/<br>FB_TS_b | LPUARTO_<br>RTS_b | | | | 94 | 58 | PTD1 | ADC0_SE5b | ADC0_SE5b | PTD1 | SPI0_SCK | UART2_<br>CTS_b | FTM3_CH1 | FB_CS0_b | LPUARTO_<br>CTS_b | | | | 95 | 59 | PTD2/<br>LLWU_P13 | DISABLED | | PTD2/<br>LLWU_P13 | SPI0_SOUT | UART2_RX | FTM3_CH2 | FB_AD4 | LPUARTO_<br>RX | I2C0_SCL | | | 96 | 60 | PTD3 | DISABLED | | PTD3 | SPI0_SIN | UART2_TX | FTM3_CH3 | FB_AD3 | LPUARTO_<br>TX | I2C0_SDA | | | 97 | 61 | PTD4/<br>LLWU_P14 | DISABLED | | PTD4/<br>LLWU_P14 | SPI0_PCS1 | UARTO_<br>RTS_b | FTM0_CH4 | FB_AD2 | EWM_IN | SPI1_PCS0 | | | 98 | 62 | PTD5 | ADC0_SE6b | ADC0_SE6b | PTD5 | SPI0_PCS2 | UARTO_<br>CTS_b | FTM0_CH5 | FB_AD1 | EWM_OUT_<br>b | SPI1_SCK | | | 99 | 63 | PTD6/<br>LLWU_P15 | ADC0_SE7b | ADC0_SE7b | PTD6/<br>LLWU_P15 | SPI0_PCS3 | UART0_RX | FTM0_CH6 | FB_AD0 | FTM0_FLT0 | SPI1_SOUT | | | 100 | 64 | PTD7 | DISABLED | | PTD7 | | UARTO_TX | FTM0_CH7 | | FTM0_FLT1 | SPI1_SIN | | # 5.2 Recommended connection for unused analog and digital pins The following table shows the recommended connections for analog interface pins if those analog interfaces are not used in the customer's application. Table 41. Recommended connection for unused analog interfaces | Pin Type | | Short recommendation | Detailed recommendation | |-----------------|----------------|----------------------|---------------------------------------| | Analog/non GPIO | PGAx/ADCx | Float | Analog input - Float | | Analog/non GPIO | ADCx/CMPx | Float | Analog input - Float | | Analog/non GPIO | VREF_OUT | Float | Analog output - Float | | Analog/non GPIO | DACx_OUT | Float | Analog output - Float | | Analog/non GPIO | RTC_WAKEUP_B | Float | Analog output - Float | | Analog/non GPIO | XTAL32 | Float | Analog output - Float | | Analog/non GPIO | EXTAL32 | Float | Analog input - Float | | GPIO/Analog | PTA18/EXTAL0 | Float | Analog input - Float | | GPIO/Analog | PTA19/XTAL0 | Float | Analog output - Float | | GPIO/Analog | PTx/ADCx | Float | Float (default is analog input) | | GPIO/Analog | PTx/CMPx | Float | Float (default is analog input) | | GPIO/Digital | PTA0/JTAG_TCLK | Float | Float (default is JTAG with pulldown) | | GPIO/Digital | PTA1/JTAG_TDI | Float | Float (default is JTAG with pullup) | Figure 27. KV31F 100 LQFP Pinout Diagram (top view) ## 6 Part identification ## 7.2 Examples #### Operating rating: | Symbol | Description | Min. | Max. | Unit | |-----------------|---------------------------|---------|------|------| | V <sub>DD</sub> | 1.0 V core supply voltage | -0.3 LM | 1.2 | V | #### Operating requirement: | Symbol | Description | Min. | Max. | Unit | |----------|---------------------------|------|------|------| | $V_{DD}$ | 1.0 V core supply voltage | 0.9 | 1.1 | V | #### Operating behavior that includes a typical value: | Symbol | Description | Min. | Тур. | Max. | Unit | |-----------------|------------------------------------------------|------------|------|------|------| | I <sub>WP</sub> | Digital I/O weak<br>pullup/pulldown<br>current | 10 tank 70 | ) | 130 | μΑ | ## 7.3 Typical-value conditions Typical values assume you meet the following conditions (or other conditions as specified): | Symbol | Description | Value | Unit | |----------------|---------------------|-------|------| | T <sub>A</sub> | Ambient temperature | 25 | °C | | $V_{DD}$ | Supply voltage | 3.3 | V | ## 7.4 Relationship between ratings and operating requirements ## 7.5 Guidelines for ratings and operating requirements Follow these guidelines for ratings and operating requirements: - Never exceed any of the chip's ratings. - During normal operation, don't exceed any of the chip's operating requirements. - If you must exceed an operating requirement at times other than during normal operation (for example, during power sequencing), limit the duration as much as possible. ## 8 Revision History The following table provides a revision history for this document. Table 42. Revision History | Rev. No. | Date | Substantial Changes | |----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 02/2016 | <ul> <li>Added KMS related information in front matter</li> <li>Added Kinetis Motor Suite section</li> <li>Added "S" in Format and Part Identification table</li> <li>Updated the Part Number Example</li> </ul> | Table 42. Revision History (continued) | 6 | 10/2015 | <ul> <li>Added Terminology and Guidelines section</li> <li>Updated IRC48M specifications table</li> <li>In "Power consumption operating behaviors" section, added "Low power mode peripheral adders—typical value" table</li> <li>In "Thermal operating requirements" table, in footnote, corrected "T<sub>J</sub> = T<sub>A</sub> + Θ<sub>JA</sub>" to "T<sub>J</sub> = T<sub>A</sub> + R<sub>ΘJA</sub>"</li> <li>Updated "IRC48M specifications" table</li> <li>Updated "NVM program/erase timing specifications" table; removed row for t<sub>hversall</sub> and added row for t<sub>hversblk256k</sub></li> <li>Updated "Flash command timing specifications" table; added rows for t<sub>rd1blk256k</sub> and t<sub>ersblk256k</sub></li> <li>In "Slave mode DSPI timing (limited voltage range)" table, added footnote regarding</li> </ul> | |---|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | 10/2015 | <ul> <li>peripheral adders—typical value table</li> <li>In "Thermal operating requirements" table, in footnote, corrected "T<sub>J</sub> = T<sub>A</sub> + Θ<sub>JA</sub>" to "T<sub>J</sub> = T<sub>A</sub> + R<sub>ΘJA</sub>"</li> <li>Updated "IRC48M specifications" table</li> <li>Updated "NVM program/erase timing specifications" table; removed row for t<sub>hversall</sub> and added row for t<sub>hversblk256k</sub></li> <li>Updated "Flash command timing specifications" table; added rows for t<sub>rd1blk256k</sub> and t<sub>ersblk256k</sub></li> </ul> | | | | maximum frequency of operation • Added new section, "Recommended connections for unused analog and digital pins" | | 5 | 4/2015 | <ul> <li>On page 1: <ul> <li>Under "Security and integrity modules" added "Hardware random-number generator"</li> <li>Under "Communication interfaces," updated I²C bullet to indicate support for up to 1 Mbps operation</li> <li>Under "Operating characteristics," specified that voltage range includes flash writes</li> </ul> </li> <li>In figure, "Functional block diagram," added "Random-number generator."</li> <li>In "Voltage and current operating requirements" table: <ul> <li>Removed content related to positive injection</li> <li>Updated footnote 1 to say that all analog and I/O pins are internally clamped to V<sub>SS</sub> only (not V<sub>SS</sub> and V<sub>DD</sub>)through ESD protection diodes.</li> </ul> </li> <li>In "Power consumption operating behaviors" table: <ul> <li>Added additional temperature data in power consumption table</li> <li>Added Max IDD values based on characterization results equivalent to mean + 3 sigma</li> <li>Updated "EMC radiated emissions operating behaviors" table</li> <li>In "Thermal operating requirements" table, added the following footnote for ambient temperature: "Maximum T<sub>A</sub> can be exceeded only if the user ensures that T<sub>J</sub> does not exceed maximum T<sub>J</sub>. The simplest method to determine T<sub>J</sub> is: T<sub>J</sub> = T<sub>A</sub> + Θ<sub>JA</sub> x chip power dissipation"</li> <li>Updated "IRC48M Specifications":</li></ul></li></ul> | | 4 | 7/2014 | <ul> <li>Specified that the figure, "KV31F 64 LQFP Pinout Diagram" is a top view</li> <li>Specified that the figure, "KV31F 100 LQFP Pinout Diagram" is a top view</li> <li>In "Power consumption operating behaviors table":</li> </ul> | #### How to Reach Us: **Home Page:** freescale.com Web Support: freescale.com/support Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions. Freescale, the Freescale logo, and Kinetis are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. All other product or service names are the property of their respective owners. ARM, ARM Powered logo, and Cortex are registered trademarks of ARM Limited (or its subsidiaries) in the EU and/or elsewhere. SpinTAC is a trademark of LineStream Technologies, Inc. All rights reserved. © 2014-2016 Freescale Semiconductor, Inc. Document Number KV31P100M120SF7 Revision 7, 02/2016