Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|---------------------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | - | | Number of Logic Elements/Cells | 12084 | | Total RAM Bits | 933888 | | Number of I/O | 84 | | Number of Gates | - | | Voltage - Supply | 1.14V ~ 2.625V | | Mounting Type | - | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | - | | Supplier Device Package | - | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/m2gl010s-tq144i | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong - Two AHB/APB Interfaces to FPGA Fabric (Master/Slave Capable) - · Two DMA Controllers to Offload Data Transactions - 8-Channel Peripheral DMA (PDMA) for Data Transfer Between HPMS Peripherals and Memory - High-Performance DMA (HPDMA) for Data Transfer Between eSRAM and DDR Memories #### **Clocking Resources** - · Clock Sources - High Precision 32 kHz to 20 MHz Main Crystal Oscillator - 1 MHz Embedded RC Oscillator - 50 MHz Embedded RC Oscillator - Up to 8 Clock Conditioning Circuits (CCCs) with Up to 8 Integrated Analog PLLs - Output Clock with 8 Output Phases and 45° Phase Difference (Multiply/Divide, and Delay Capabilities) - Frequency: Input 1 MHz to 200 MHz, Output 20 MHz to 400 MHz ## Operating Voltage and I/Os - 1.2 V Core Voltage - Multi-Standard User I/Os (MSIO/MSIOD) - LVTTL/LVCMOS 3.3 V (MSIO only) - LVCMOS 1.2 V, 1.5 V, 1.8 V, 2.5 V - DDR (SSTL2 1, SSTL2 2) - LVDS, MLVDS, Mini-LVDS, RSDS Differential Standards - PCI - LVPECL (receiver only) - DDR I/Os (DDRIO) - DDR, DDR2, DDR3, LPDDR, SSTL2, SSTL18, HSTL - LVCMOS 1.2 V, 1.5 V, 1.8 V, 2.5 V - · Market Leading Number of User I/Os with 5G SERDES ## **Security** - · Design Security Features (available on all devices) - Intellectual Property (IP) Protection through Unique Security Features and Use Models New to the PLD Industry - Encrypted User Key and Bitstream Loading, Enabling Programming in Less-Trusted Locations - Supply-Chain Assurance Device Certificate - Enhanced Anti-Tamper Features - Zeroization - · Data Security Features (available on premium devices) - Non-Deterministic Random Bit Generator (NRBG) - User Cryptographic Services (AES-256, SHA-256, Elliptical Curve Cryptographic (ECC) Engine) - User Physically Unclonable Function (PUF) Key Enrollment and Regeneration - CRI Pass-Through DPA Patent Portfolio License - Hardware Firewalls Protecting Microcontroller Subsystem (HPMS) Memories #### Reliability - · Single Event Upset (SEU) Immune - Zero FIT FPGA Configuration Cells - Junction Temperature: 125°C Military Temperature, 100°C – Industrial Temperature, 85°C – Commercial Temperature - Single Error Correct Double Error Detect (SECDED) Protection on the Following: - Embedded Memory (eSRAMs) - PCIe Buffer - DDR Memory Controllers with Optional SECDED Modes - Buffers Implemented with SEU Resistant Latches on the Following: - DDR Bridges (HPMS, MDDR, FDDR) - SPI FIFO - · NVM Integrity Check at Power-Up and On-Demand - No External Configuration Memory Required— Instant-On, Retains Configuration When Powered Off #### **Low Power** - · Low Static and Dynamic Power - Flash\*Freeze Mode for Fabric - Power as low as 13 mW/Gbps per lane for SERDES devices - Up to 25% lower total power than competing devices II Revision 13 # **IGLOO2 FPGA Block Diagram** ## **Acronyms** | AES | Advanced Encryption Standard | HPMS | High-Performance Memory Subsystem | |----------|----------------------------------|--------|------------------------------------------| | AHB | Advanced High-Performance Bus | IAP | In-Application Programming | | APB | Advanced Peripheral Bus | MACC | Multiply-Accumulate | | AXI | Advanced eXtensible Interface | MDDR | DDR2/3 Controller in HPMS | | COMM_BLK | Communication Block | SECDED | Single Error Correct Double Error Detect | | DDR | Double Data Rate | SEU | Single Event Upset | | DPA | Differential Power Analysis | SHA | Secure Hashing Algorithm | | ECC | Elliptical Curve Cryptography | XAUI | 10 Gbps Attachment Unit Interface | | EDAC | Error Detection And Correction | XGMII | 10 Gigabit Media Independent Interface | | FDDR | DDR2/3 Controller in FPGA Fabric | XGXS | XGMII Extended Sublayer | | FIC | Fabric Interface Controller | | | Revision 13 III Table 1 • IGLOO2 FPGA Product Family | | Features <sup>2, 3</sup> | M2GL005 (S) | M2GL010 (S/T/TS) | M2GL025 (T/TS) | M2GL050 (T/TS) | M2GL060 (T/TS) | M2GL090 (T/TS) | M2GL150 (T/TS) | |-----------|---------------------------------------------------------------------------|--------------|------------------|----------------|----------------|----------------|--------------------|----------------| | | Maximum Logic<br>Elements<br>(4LUT + DFF) <sup>1</sup> | 6,060 | 12,084 | 27,696 | 56,340 | 56,520 | 86,184 | 146,124 | | as<br>B | Math Blocks<br>(18x18) | 11 | 22 | 34 | 72 | 72 | 84 | 240 | | Logic/DSP | PLLs and CCCs | | 2 | | | 6 | | 8 | | و | SPI/HPDMA/PDMA | | | | 1 each | | | | | | Fabric Interface<br>Controllers (FICs) | | 1 | | 2 | | 1 | 2 | | | Data Security | | AES256, SI | HA256, RNG | | AES25 | 6, SHA256, RNG, E0 | CC, PUF | | | eNVM (K Bytes) | 128 | | 256 | 1 | | 5′ | 12 | | > | LSRAM 18K Blocks | 10 | 21 | 31 | 69 | 69 | 109 | 236 | | Memory | uSRAM1K Blocks | 11 | 22 | 34 | 72 | 72 | 112 | 240 | | Š | eSRAM (K Bytes) | | | | 64 | | | | | | Total RAM (K bits) | 703 | 912 | 1104 | 1826 | 1826 | 2586 | 5000 | | _ | DDR Controllers | | 1x18 | | 2x36 | 1x18 | 1x18 | 2x36 | | High | SERDES Lanes (T) | 0 | 4 | | 8 | 4 | 4 | 16 | | - w | PCIe End Points | 0 | 1 | | | 2 | | 4 | | | MSIO (3.3 V) | 119 | 123 | 157 | 139 | 271 | 309 | 292 | | so/I | MSIOD (2.5 V) | 28 | 40 | 40 | 62 | 40 | 40 | 106 | | User I/Os | DDRIO (2.5 V) | 66 | 70 | 70 | 176 | 76 | 76 | 176 | | | Total User I/O | 209 | 233 | 267 | 377 | 387 | 425 | 574 | | Grades | Commercial (C),<br>Industrial (I), Military<br>(M), Automotive<br>(T1/T2) | C, I, T1, T2 | | | | | | C, I, M | #### Notes: - 1. Total logic may vary based on utilization of DSP and memories in your design. See the UG0445: IGLOO2 FPGA and SmartFusion2 SoC FPGA Fabric User Guide for details. - Feature availability is package dependent. Data security features are only available in "S" and "TS" devices. ١٧ Revision 13 # I/Os Per Package Table 2 • I/Os per Package and Package Options | | | | | | | | | | | Packaç | je O | ptions <sup>4</sup> | | | | | | | | | |--------------------------------|-----|---------------------|------|-----------------------|-----|------------------------------|------|------------------------------|------|------------------------------|------|------------------------|------|------------------------|------|-----------------------|---------|---------------------|-----|---------------------| | Туре | FCS | (G)325 <sup>5</sup> | VF(C | G)256 <sup>5, 9</sup> | FCS | ( <b>G</b> )536 <sup>5</sup> | VF(C | <b>3)400</b> <sup>5, 9</sup> | FCV( | <b>G)484</b> <sup>5, 9</sup> | TQ( | G)144 <sup>5, 11</sup> | FG(G | i)484 <sup>5, 10</sup> | FG(C | G)676 <sup>5, 9</sup> | FG | (G)896 <sup>5</sup> | FC( | G)1152 <sup>5</sup> | | Pitch (mm) | | 0.5 | | 0.8 | | 0.5 | | 0.8 | | 0.8 | | 0.5 | | 1.0 | | 1.0 | | 1.0 | | 1.0 | | Length x Width (mm) | 1 | 11x11 | 1 | 14x14 | 1 | 6x16 | 1 | 17x17 | 1 | 9x19 | | 20x20 | 2 | 23x23 | 2 | ?7x27 | 3 | 31x31 | 3 | 35x35 | | Device | I/O | Lanes | M2GL005 (S) | | | 161 | - | | | 171 | - | | | 84 | - | 209 | - | | | | | | | | M2GL010 (T/TS) <sup>1, 6</sup> | | | 138 | 2 | | | 195 | 4 | | | 84 | - | 233 | 4 | | | | | | | | M2GL025 (T/TS) <sup>1</sup> | 180 | 2 | 138 | 2 | | | 207 | 4 | | | | | 267 | 4 | | | | | | | | M2GL050 (T/TS) <sup>1</sup> | 200 | 2 | | | | | 207 | 4 | | | | | 267 | 4 | | | 37<br>7 | 8 | | | | M2GL060 (T/TS) <sup>1</sup> | 200 | 2 | | | | | 207 | 4 | | | | | 267 | 4 | 387 | 4 | | | | | | M2GL090 (T/TS) 1, 2, 7 | 180 | 4 | | | | | | | | | | | 267 | 4 | 425 | 4 | | | | | | M2GL150 (T/TS) <sup>2</sup> | | | | | 293 | 4 | | | 248 | 4 | | | | | | | | | 574 | 16 | #### Notes: - 1. Mil Temp 010/025/050/060/090 devices are only available in the FG(G)484 package. - 2. Mil Temp 150 devices are only available in the FC(G)1152 package. - 3. 090 FCS(G)325 is 11x13.5 pkg dimension. - 4. All the packages mentioned above are available with lead and lead free. - 5. (G) indicates that the package is RoHS 6/6 Compliant/Pb-free - 6. M2GL010 (S) device is only available in TQ(G)144 package. M2GL010 (T/TS) devices are not available in TQ(G)144 package. - 7. The M2GL090 (T/TS) device in the FCSG325 package is available with an ordering code of XZ48. The XZ48 ordering code pre-configures the device for Auto Update mode. Minimum Order quantities apply, contact your local Microsemi sales office for details. - 8. Shaded cells indicate that the device packages have vertical migration capability. - 9. Automotive T2 grade devices are available in the VF(G)256, VF(G)400, FG(G)484, and FG(G)676 packages. - 10. Automotive T1 grade devices are available in the FG(G)484 package. - 11. The TQ(G)144 package will be available in T2 grade by the end of February, 2017. Table 3 • Features per Device/Package Combination | Package | Devices | MDDR | FDDR | Crystal<br>Oscillators | 5G <sup>5</sup><br>SERDES<br>Lanes | PCIe<br>Endpoints | MSIO<br>(3.3V<br>max) <sup>6</sup> | MSIOD<br>(2.5V<br>max) <sup>7</sup> | DDRIO<br>(2.5V<br>max) | Total User<br>I/O | |------------------------|----------------|------------------|------|------------------------|------------------------------------|-------------------|------------------------------------|-------------------------------------|------------------------|-------------------| | TQ(G)144 <sup>8</sup> | M2GL005 (S) | - | - | 1 | - | - | 52 | 9 | 23 | 84 | | | M2GL010 (S) | - | - | 1 | - | - | 50 | 11 | 23 | 84 | | VF(G)256 <sup>8</sup> | M2GL005 (S) | - | - | 1 | - | - | 119 | 12 | 30 | 161 | | | M2GL010 (T/TS) | x18 <sup>1</sup> | - | 1 | 2 | 1 | 66 | 8 | 64 | 138 | | | M2GL025 (T/TS) | x18 <sup>1</sup> | - | 1 | 2 | 1 | 66 | 8 | 64 | 138 | | FCS(G)325 <sup>8</sup> | M2GL025 (T/TS) | x18 <sup>1</sup> | - | 1 | 2 | 1 | 94 | 22 | 64 | 180 | | | M2GL050 (T/TS) | x18 <sup>2</sup> | - | 1 | 2 | 1 | 90 | 22 | 88 | 200 | | | M2GL060 (T/TS) | x18 <sup>1</sup> | - | 1 | 4 | 2 | 114 | 22 | 64 | 200 | | | M2GL090 (T/TS) | x18 <sup>1</sup> | - | 1 | 4 | 2 | 104 | 12 | 64 | 180 | Revision 13 V Table 3 • Features per Device/Package Combination (continued) | | • | • | | • | • | | | | | | |------------------------|----------------|------------------|------------------|---|----|----|-----|-----|-----|-----| | VF(G)400 <sup>8</sup> | M2GL005 (S) | x18 <sup>1</sup> | - | 1 | - | - | 79 | 28 | 64 | 171 | | | M2GL010 (T/TS) | x18 <sup>1</sup> | - | 1 | 4 | 1 | 99 | 32 | 64 | 195 | | | M2GL025 (T/TS) | x18 <sup>1</sup> | - | 1 | 4 | 1 | 111 | 32 | 64 | 207 | | | M2GL050 (T/TS) | x18 <sup>2</sup> | - | 1 | 4 | 1 | 87 | 32 | 88 | 207 | | | M2GL060 (T/TS) | x18 <sup>1</sup> | - | 1 | 4 | 2 | 111 | 32 | 64 | 207 | | FCV(G)484 <sup>8</sup> | M2GL150 (T/TS) | x18 <sup>1</sup> | x18 <sup>1</sup> | 1 | 4 | 49 | 91 | 34 | 123 | 248 | | FG(G)484 <sup>8</sup> | M2GL005 (S) | x18 <sup>1</sup> | - | 1 | - | - | 115 | 28 | 66 | 209 | | | M2GL010 (T/TS) | x18 <sup>1</sup> | - | 1 | 4 | 1 | 123 | 40 | 70 | 233 | | | M2GL025 (T/TS) | x18 <sup>1</sup> | - | 1 | 4 | 1 | 157 | 40 | 70 | 267 | | | M2GL050 (T/TS) | x18 <sup>2</sup> | - | 1 | 4 | 1 | 105 | 40 | 122 | 267 | | | M2GL060 (T/TS) | x18 <sup>1</sup> | - | 1 | 4 | 2 | 157 | 40 | 70 | 267 | | | M2GL090 (T/TS) | x18 <sup>1</sup> | - | 1 | 4 | 2 | 157 | 40 | 70 | 267 | | FC(G)536 <sup>8</sup> | M2GL150 (T/TS) | x18 <sup>1</sup> | x18 <sup>1</sup> | 1 | 4 | 49 | 151 | 16 | 126 | 293 | | FG(G)676 <sup>8</sup> | M2GL060 (T/TS) | x18 <sup>1</sup> | - | 1 | 4 | 2 | 271 | 40 | 76 | 387 | | | M2GL090 (T/TS) | x18 <sup>1</sup> | - | 1 | 4 | 2 | 309 | 40 | 76 | 425 | | FG(G)896 8, 10 | M2GL050 (T/TS) | x36 <sup>4</sup> | x36 <sup>4</sup> | 1 | 8 | 2 | 139 | 62 | 176 | 377 | | FC(G)1152 <sup>8</sup> | M2GL150 (T/TS) | x36 <sup>3</sup> | x36 <sup>3</sup> | 1 | 16 | 4 | 292 | 106 | 176 | 574 | | | | | | | | | | | | | - 1. DDR supports x18, x16, x9, and x8 modes - 2. DDR supports x18 and x16 modes - 3. DDR supports x36, x32, x18, x16, x9, and x8 modes - 4. DDR supports x36, x32, x18, and x16 modes - 5. Maximum SERDES rate for Mil temp devices is 3.125Gbps - 6. Number of differential MSIO is Number of MSIOs/2 for even and (Number of MSIOs 1)/2 for odd - 7. Number of differential MSIOD is Number of MSIODs/2 for even and (Number of MSIODs 1)/2 for odd - 8. All the packages mentioned above are available with lead and lead free. (G) indicates that the package is RoHS 6/6 Compliant/Pb-free. - 9. 4 PCle Gen1/Gen2 endpoints x1 lane configuration. - 10. DDR3 is non-compliant. Call technical support for details. - 11. SERDES is not available in Automotive T1 grade. VI Revision 13 Table 4 • Available Programming Interfaces | Package | Devices | JTAG | SPI_0 | Flash_GOLDEN_N | System Controller SPI Port | |------------------------|----------------|------|-------|----------------|----------------------------| | TQ(G)144 <sup>1</sup> | M2GL005 (S) | Yes | Yes | No | No | | - | M2GL010 (S) | Yes | Yes | No | No | | VF(G)256 <sup>1</sup> | M2GL005 (S) | Yes | Yes | Yes | Yes | | | M2GL010 (T/TS) | Yes | Yes | Yes | No | | | M2GL025 (T/TS) | Yes | Yes | Yes | No | | FCS(G)325 <sup>1</sup> | M2GL025 (T/TS) | Yes | Yes | No | No | | | M2GL050 (T/TS) | Yes | Yes | No | No | | | M2GL060 (T/TS) | Yes | Yes | No | No | | | M2GL090 (T/TS) | Yes | Yes | No | No | | VF(G)400 <sup>1</sup> | M2GL005 (S) | Yes | Yes | Yes | Yes | | | M2GL010 (T/TS) | Yes | Yes | Yes | Yes | | | M2GL025 (T/TS) | Yes | Yes | Yes | Yes | | | M2GL050 (T/TS) | Yes | Yes | Yes | Yes | | | M2GL060 (T/TS) | Yes | Yes | Yes | Yes | | FCV(G)484 <sup>1</sup> | M2GL150 (T/TS) | Yes | Yes | Yes | Yes | | FG(G)484 <sup>1</sup> | M2GL005 (S) | Yes | Yes | Yes | Yes | | | M2GL010 (T/TS) | Yes | Yes | Yes | Yes | | | M2GL025 (T/TS) | Yes | Yes | Yes | Yes | | | M2GL050 (T/TS) | Yes | Yes | Yes | Yes | | | M2GL060 (T/TS) | Yes | Yes | Yes | Yes | | | M2GL090 (T/TS) | Yes | Yes | Yes | Yes | | FCS(G)536 <sup>1</sup> | M2GL150 (T/TS) | Yes | Yes | Yes | Yes | | FG(G)676 <sup>1</sup> | M2GL060 (T/TS) | Yes | Yes | Yes | Yes | | F | M2GL090 (T/TS) | Yes | Yes | Yes | Yes | | FG(G)896 <sup>1</sup> | M2GL050 (T/TS) | Yes | Yes | Yes | Yes | | FC(G)1152 <sup>1</sup> | M2GL150 (T/TS) | Yes | Yes | Yes | Yes | #### Notes: Revision 13 VII <sup>1.</sup> All the packages mentioned above are available with lead and lead free. (G) indicates that the package is RoHS 6/6 Compliant/Pb-free. Table 5 · Chip Resources Needed for Programming Modes | Programming Mode | JTAG | SPI_0 | Flash_GOLDEN_N | System Controller SPI Port | |--------------------------|------|-------|----------------|----------------------------| | External FlashPro4/5 | Yes | No | No | No | | External uP – JTAG slave | Yes | No | No | No | | External uP – SPI Slave | No | No | No | Yes | | Auto Programming | No | Yes | Yes | No | | 2-Step IAP | No | Yes | No | No | | Programming Recovery | No | Yes | No | No | # **IGLOO2 Ordering Information** Notes: \*M2GL005 devices are not available with Transceivers or in the Military temperature grade. Automotive grade devices are available with S/TS. VIII Revision 13 ## **IGLOO2** Commercial and Industrial Temperature Grade Devices Table 6 • IGLOO2 Devices without Data Security (All Speed Grades, C and I Temperature)1 | Density | FCS(G)325 | VF(G)256 | FCS(G)536 | VF(G)400 | FCV(G)484 | TQ(G)144 | FG(G)484 | FG(G)676 | FG(G)896 | FC(G)1152 | |---------|-----------|----------|-----------|----------|-----------|----------|----------|----------|----------|-----------| | M2GL005 | | | | | | | | | | | | M2GL010 | | Т | | Т | | | Т | | | | | M2GL025 | Т | Т | | Т | | | Т | | | | | M2GL050 | Т | | | Т | | | Т | | Т | | | M2GL060 | Т | | | Т | | | Т | Т | | | | M2GL090 | Т | | | | | | Т | Т | | | | M2GL150 | | | T | | Т | | | | | Т | #### Notes: - All the packages mentioned above are available with lead and lead free. (G) indicates that the package is RoHS 6/6 Compliant/Pb-free. - 2. T indicates that the devices are available with Transceiver. Example ordering code: M2GL025T-FCSG325 - 3. Shaded cells indicate that the devices are available without Transceiver. Example ordering code: M2GL025-FCSG325 Table 7 • IGLOO2 Data Security "S" Devices (All Speed Grades, C and I Temperature)<sup>1</sup> | Density | FCS(G)325 | VF(G)256 | FCS(G)536 | VF(G)400 | FCV(G)484 | TQ(G)144 | FG(G)484 | FG(G)676 | FG(G)896 | FC(G)1152 | |---------|-----------|----------|-----------|----------|-----------|----------|----------|----------|----------|-----------| | M2GL005 | | S | | S | | S | S | | | | | M2GL010 | | TS | | TS | | S | TS | | | | | M2GL025 | TS | TS | | TS | | | TS | | | | | M2GL050 | TS | | | TS | | | TS | | TS | | | M2GL060 | TS | | | TS | | | TS | TS | | | | M2GL090 | TS | | | | | | TS | TS | | | | M2GL150 | | | TS | | TS | | | | | TS | #### Notes: - 1. All the packages mentioned above are available with lead and lead free. (G) indicates that the package is RoHS 6/6 Compliant/Pb-free. - 2. S indicates that the devices are available with Data Security. Example ordering code: M2GL005S-VFG400 - 3. TS indicates that the devices are available with Transceiver and Data Security. Example ordering code: M2GL025TS-FCSG325 Revision 13 IX ## **Description** • Device Name (M2XXXX): M2GL for IGLOO2 Devices Example: M2GL050TS Package (PK###): Available Package as below PK: Package code<sup>†</sup>: FG(G): Fine Pitch BGA, 1.00 mm pitch FC(G): Flip Chip Fine Pitch BGA with Metal LID on top, 1.00 mm pitch FCV(G): Flip Chip Very Fine Pitch BGA with Metal LID on top, 0.8 mm pitch FCS(G): Flip Chip Ultra Fine Pitch BGA with Metal LID on top, 0.5 mm pitch VF(G): Very Fine Pitch BGA, 0.8 mm pitch TQ(G): Ultra Fine Pitch Thin Quad Flat Pack Package, 0.5 mm pitch ###: Number of Pins: Can be three or four digits. For example,144, 256, or 1152 Wafer Lot (AAAAAASSX): Microsemi Wafer lot # AAAAAA: Wafer lot number SS: Two blank spaces X: One digit die revision code · Speed Grade (-##): Speed Binning Number Blank: Standard speed grade -1: -1 Speed grade · Product grade (Z): Product Grade; assigned as follows Blank/C: Commercial ES: Engineering Samples I: Industrial M: Military Temperature PP: Pre Production T1: AEC-Q100 Automotive Grade 1 T2: AEC-Q100 Automotive Grade 2 Date Code (YYWWSS%): Assembly Date Code YY: Last two digits for seal year WW: Work week the part was sealed SS: Two blank spaces %: Can be digital number or character for new product · Customer Type Number: As specified on lot traveler GW: Gold Wire bond · Part number Prefix: Part number prefix, assigned as below Blank: Design Security T: Transceivers and Design Security S: Design and Data Security TS: Transceiver, Design, and Data Security Revision 13 XI <sup>†</sup> All the packages mentioned above are available with lead and lead free. (G) indicates that the package is RoHS 6/6 Compliant/Pb-free. #### IGLOO2 FPGAs Product Brief • Country of Origin (CCD): Assembly house country location Country name: Country Code China: CHN Hong Kong: HKG Japan: JPN Korea, South: KOR Philippines: PHL Taiwan: TWN Singapore: SGP United States: USA Malaysia: MYS XII Revision 13 # 1 – IGLOO2 Device Family Overview Microsemi's IGLOO2 FPGAs integrate fourth generation flash-based FPGA fabric and high-performance communications interfaces on a single chip. The IGLOO2 family is the industry's lowest power, highest reliability and most secure programmable logic solution. This next generation IGLOO2 architecture offers up to 3.6X gate count, implemented with 4-input look-up table (LUT) fabric with carry chains, giving 2X performance, and includes multiple embedded memory options and mathblocks for DSP. High speed serial interfaces enable PCIe, XAUI / XGXS plus native SERDES communication while DDR2/DDR3 memory controllers provide high speed memory interfaces. # Reliability IGLOO2 flash-based fabric has zero FIT configuration rate due to its single event upset (SEU) immunity, which is critical in reliability applications. The flash fabric also has the advantage that no external configuration memory is required, making the device instant-on; it retains configuration when powered off. To complement this unique FPGA capability, IGLOO2 devices add reliability to many other aspects of the device. Single Error Correct Double Error Detect (SECDED) protection is implemented on the embedded SRAM (eSRAM), and is optional on the DDR memory controllers. This means that if a one-bit error is detected, it will be corrected. Errors of more than one bit are detected only and not corrected. SECDED error signals are brought to the FPGA fabric to allow the user to monitor the status of these protected internal memories. Other areas of the architecture are implemented with latches, which are more resistant to SEUs. Therefore, no correction is needed in these locations: DDR bridges (HPMS, MDDR, FDDR), SPI, and PCIe FIFOs. # **Highest Security Devices** Building further on the intrinsic security benefits of flash nonvolatile memory technology, the IGLOO2 family incorporates essentially all the legacy security features that made the original SmartFusion<sup>®</sup>, Fusion<sup>®</sup>, IGLOO<sup>®</sup>, and ProASIC<sup>®</sup>3 third-generation flash FPGAs and cSoCs the gold standard for secure devices in the PLD industry. In addition, the fourth-generation flash-based SmartFusion2 and IGLOO2 FPGAs add many unique design and data security features and use models new to the PLD industry. # **Design Security vs. Data Security** When classifying security attributes of programmable logic devices (PLDs), a useful distinction is made between design security and data security. Revision 13 1-1 ## **Design Security** Design security is protecting the intent of the owner of the design, such as keeping the design and associated bitstream keys confidential, preventing design changes (for example, insertion of Trojan Horses), and controlling the number of copies made throughout the device life cycle. Design security may also be known as intellectual property (IP) protection. It is one aspect of antitamper (AT) protection. Design security applies to the device from initial production, includes any updates such as in-the-field upgrades, and can include decommissioning of the device at the end of its life, if desired. Good design security is a prerequisite for good data security. The following are the main design security features supported. Table 1-1 • Design Security Features | Features | All De | evices | |---------------------------------------------------------|---------|---------| | | M2GL005 | M2GL060 | | | M2GL010 | M2GL090 | | | M2GL025 | M2GL150 | | | M2GL050 | | | FlashLock™ Passcode Security (256-bit) | Х | Х | | Flexible security settings using flash lock-bits | Х | х | | Encrypted/Authenticated Design Key Loading | Х | х | | Symmetric Key Design Security (256-bit) | Х | х | | Design Key Verification Protocol | Х | х | | Encrypted/Authenticated Configuration Loading | Х | х | | Certificate-of-Conformance (C-of-C) | Х | х | | Back-Tracking Prevention (also know as, Versioning) | х | Х | | Device Certificate(s) (Anti-Counterfeiting) | х | Х | | Support for Configuration Variations | Х | х | | Fabric NVM and eNVM Integrity Tests | Х | х | | Information Services (S/N, Cert., USERCODE, and others) | Х | х | | Tamper Detection | Х | х | | Tamper Response (includes Zeroization) | Х | Х | | ECC Public Key Design Security (384-bit) | | Х | | Hardware Intrinsic Design Key (SRAM-PUF) | | Х | Revision 13 1-2 ## **Data Security** Data Security is protecting the information the FPGA is storing, processing, or communicating in its role in the end application. If, for example, the configured design is implementing the key management and encryption portion of a secure military radio, data security could entail encrypting and authenticating the radio traffic, and protecting the associated application-level cryptographic keys. Data security is closely related to the terms information assurance (IA) and information security. All IGLOO2 devices incorporate enhanced design security, making them the most secure programmable logic devices ever made. Select IGLOO2 models also include an advanced set of on-chip data security features that make designing secure information assurance applications easier and better than ever before. Table 1-2 • Data Security Features | Features | S De | vices | |--------------------------------------------------|-----------------------|-----------| | | M2GL005S | M2GL060TS | | | M2GL010S<br>M2GL010TS | M2GL090TS | | | M2GL025TS | M2GL150TS | | | M2GL050TS | | | CRI Pass-through DPA Patent License | х | х | | Hardware Firewalls protecting access to memories | Х | х | | Non-Deterministic Random Bit Generator Service | х | х | | AES-128/256 Service (ECB, OFB, CTR, CBC modes) | х | х | | SHA-256 Service | х | х | | HMAC-SHA-256 Service | х | х | | Key Tree Service | х | Х | | PUF Emulation (Pseudo-PUF) | х | | | PUF Emulation (SRAM-PUF) | | х | | ECC Point-Multiplication Service | | х | | ECC Point-Addition Service | | х | | User SRAM-PUF Enrollment Service | | х | | User SRAM-PUF Activation Code Export Service | | х | | SRAM-PUF Intrinsic Key Gen. & Enrollment Service | | х | | SRAM-PUF Key Import & Enrollment Service | | х | | SRAM-PUF Key Regeneration Service | | Х | ## **Low Power** Microsemi's flash-based FPGA fabric results in extremely low power design implementation with static power as low as 7.5 mW (for 6,060 LE device). Flash\*Freeze (F\*F) technology provides an ultra-low power static mode (Flash\*Freeze mode) for IGLOO2 devices, with power less than 11 mW for the largest device (146,124 LEs). F\*F mode entry retains all the SRAM and register information and the exit from F\*F mode achieves rapid recovery to active mode. 1-3 Revision 13 # **High-Performance FPGA Fabric** Built on 65 nm process technology, the IGLOO2 FPGA fabric is composed of four building blocks: the logic module, the large SRAM, the micro SRAM and the mathblock. The logic module is the basic logic element and has advanced features: - · A fully permutable 4-input LUT (look-up table) optimized for lowest power - · A dedicated carry chain based on carry look-ahead technique - · A separate flip-flop which can be used independently from the LUT The 4-input look-up table can be configured either to implement any 4-input combinatorial function or to implement an arithmetic function where the LUT output is XORed with carry input to generate the sum output. #### **Dual-Port Large SRAM (LSRAM)** Large SRAM (RAM1Kx18) is targeted for storing large memory for use with various operations. Each LSRAM block can store up to 18,432 bits. Each RAM1Kx18 block contains two independent data ports: Port A and Port B. The LSRAM is synchronous for both Read and Write operations. Operations are triggered on the rising edge of the clock. The data output ports of the LSRAM have pipeline registers which have control signals that are independent of the SRAM's control signals. ## Three-Port Micro SRAM (uSRAM) Micro SRAM (RAM64x18) is the second type of SRAM which is embedded in the fabric of IGLOO2 devices. RAM64x18 uSRAM is a 3-port SRAM; it has two read ports (Port A and Port B) and one write port (Port C). The two read ports are independent of each other and can perform Read operations in both synchronous and asynchronous modes. The write port is always synchronous. The uSRAM block is approximately 1 KB (1,152 bits) in size. These uSRAM blocks are primarily targeted for building embedded FIFOs to be used by any embedded fabric masters. ### **Mathblocks for DSP Applications** The fundamental building block in any digital signal processing algorithm is the multiply-accumulate function. The IGLOO2 device implements a custom 18x18 Multiply-Accumulate (18x18 MACC) block for efficient implementation of complex DSP algorithms such as finite impulse response (FIR) filters, infinite impulse response (IIR) filters, and fast Fourier transform (FFT) for filtering and image processing applications. Each mathblock has the following capabilities: - Supports 18x18 signed multiplications natively (A[17:0] x B[17:0]) - Supports dot product; the multiplier computes: $$(A[8:0] \times B[17:9] + A[17:9] \times B[8:0]) \times 2^9$$ · Built-in addition, subtraction, and accumulation units to combine multiplication results efficiently In addition to the basic MACC function, DSP algorithms typically need small amounts of RAM for coefficients and larger RAMs for data storage. IGLOO2 micro RAMs are ideally suited to serve the needs of coefficient storage while the large RAMs are used for data storage. # **High-Performance Memory Subsystem (HPMS)** The high-performance memory subsystem (HPMS) embeds two separates 32 Kbyte SRAM blocks that have optional SECDED capabilities (32 Kbytes with SECDED enabled, 40 Kbytes with SECDED disabled), up to two separate 256 Kbyte eNVM (flash) blocks, and two separate DMA controllers for fast DMA user logic offloading. The HPMS provides multiple interfacing options to the FPGA fabric in order to facilitate tight integration between the HPMS and user logic in the fabric. Revision 13 1-4 ## **DDR Bridge** The DDR bridge is a data bridge between two AHB bus masters and a single AXI bus slave. The DDR bridge accumulates AHB writes into write combining buffers prior to bursting out to external DDR memory. The DDR bridge also includes read combining buffers, allowing AHB masters to efficiently read data from the external DDR memory from a local buffer. The DDR bridge optimizes reads and writes from multiple masters to a single external DDR memory. Data coherency rules between the masters and the external DDR memory are implemented in hardware. The DDR bridge contains two write combining / read buffers. All buffers within the DDR bridge are implemented with SEU tolerant latches and are not subject to the single event upsets (SEUs) that SRAM exhibits. IGLOO2 devices implement three DDR bridges in the HPMS, FDDR, and MDDR subsystems. #### **AHB Bus Matrix (ABM)** The AHB bus matrix (ABM) is a non-blocking, AHB-Lite multi-layer switch, supporting 4 master interfaces and 8 slave interfaces. The switch decodes access attempts by masters to various slaves, according to the memory map and security configurations. When multiple masters are attempting to access a particular slave simultaneously, an arbiter associated with that slave decides which master gains access, according to a configurable set of arbitration rules. These rules can be configured by the user to provide different usage patterns to each slave. For example, a number of consecutive access opportunities to the slave can be allocated to one particular master, to increase the likelihood of same type accesses (all reads or all writes), which makes more efficient usage of the bandwidth to the slave. ## **Fabric Interface Controller (FIC)** The FIC block provides two separate interfaces between the HPMS and the FPGA fabric: the HPMS master (MM) and fabric master (FM). Each of these interfaces can be configured to operate as AHB-Lite or APB3. Depending on device density, there are up to two FIC blocks present in the HPMS (FIC\_0 and FIC\_1). #### **Embedded SRAM (eSRAM)** The HPMS contains two blocks of 32 KB eSRAM, giving a total of 64 KB. Having the eSRAM arranged as two separate blocks allows the user to take advantage of the parallelism that exists in the HPMS. The eSRAM is designed for Single Error Correct Double Error Detect (SECDED) protection. When SECDED is disabled, the SRAM usually used to store SECDED data may be reused as an extra 16 KB of eSRAM. # Embedded NVM (eNVM) The HPMS contains up to 512 KB of eNVM (64 bits wide). # **DMA Engines** Two DMA engines are present in the HPMS: high-performance DMA and peripheral DMA. ## High-Performance DMA (HPDMA) The high-performance DMA (HPDMA) engine provides efficient memory to memory data transfers between an external DDR memory and internal eSRAM. This engine has two separate AHB-Lite interfaces—one to the MDDR bridge and the other to the AHB bus matrix. All transfers by the HPDMA are full word transfers. ## Peripheral DMA (PDMA) The peripheral DMA engine (PDMA) is tuned for offloading byte-intensive operations, involving HPMS peripherals, to and from the internal eSRAMs. Data transfers can also be targeted to user logic/RAM in the FPGA fabric. # **APB Configuration Bus** On every IGLOO2 device memory, an APB configuration bus is present to allow the user to initialize the SERDES ASIC blocks, the fabric DDR memory controller, and user instantiated peripherals in the FPGA fabric. 1-5 Revision 13 # **High Speed Serial Interfaces** #### **SERDES Interface** IGLOO2 FPGA has up to four 5 Gbps SERDES transceivers, each supporting the following: - · 4 SERDES/PCS lanes - The native SERDES interface facilitates implementation of Serial RapidIO (SRIO) in fabric or a SGMII interface for a soft Ethernet MAC ### **PCI Express (PCIe)** PCIe is a high speed, packet-based, point-to-point, low pin count, serial interconnect bus. The IGLOO2 family has two hard high-speed serial interface blocks. Each SERDES block contains a PCIe system block. The PCIe system is connected to the SERDES block and following are the main features supported: - Supports x1, x2, and x4 lane configuration - Endpoint configuration only - PCI Express Base Specification Revision 2.0 - · 2.5 and 5.0 Gbps compliant - Embedded receive (2 KB), transmit (1 KB) and retry (1 KB) buffer dual-port RAM implementation - · Up to 2 Kbytes maximum payload size - · 64-bit AXI or 32-bit/64-bit AHBL Master and Slave interface to the application layer - 32-bit APB interface to access configuration and status registers of PCIe system - Up to 3 x 64 bit base address registers - 1 virtual channel (VC) #### XAUI/XGXS Extension The XAUI/XGXS extension allows the user to implement a 10 Gbps (XGMII) Ethernet PHY interface by connecting the XGMII fabric interface through an appropriate soft IP block in the fabric. 1-7 Revision 13 # **High Speed Memory Interfaces: DDRx Memory Controllers** There are up to two DDR subsystems, MDDR (HPMS DDR) and FDDR (fabric DDR) present in IGLOO2 devices. Each subsystem consists of a DDR controller, PHY, and a wrapper. The MDDR has an interface to/from the HPMS and fabric, and FDDR provides an interface to/from the fabric. The following are the main features supported by the FDDR and MDDR: - · Support for LPDDR, DDR2, and DDR3 memories - · Simplified DDR command interface to standard AMBA AXI/AHB interface - Up to 667 Mbps (333 MHz double data rate) performance - Supports 1, 2, or 4 ranks of memory - Supports different DRAM bus width modes: x8, x9, x16, x18, x32, and x36 - Supports DRAM burst length of 2, 4, or 8 in full bus-width mode; supports DRAM burst length of 2, 4, 8, or 16 in half bus-width mode - Supports memory densities up to 4 GB - Supports a maximum of 8 memory banks - · SECDED enable/disable feature - · Embedded physical interface (PHY) - Read and Write buffers in fully associative CAMs, configurable in powers of 2, up to 64 Reads plus 64 Writes - · Support for dynamically changing clock frequency while in self-refresh - · Supports command reordering to optimize memory efficiency - · Supports data reordering, returning critical word first for each command #### **MDDR Subsystem** The MDDR subsystem has two interfaces to the DDR. One is an AXI 64-bit bus from the DDR bridge within the HPMS. The other is a multiplexed interface from the FPGA fabric, which can be configured as either a single AXI 64-bit bus or two 32-bit AHB-Lite buses. There is also a 16-bit APB configuration bus, which is used to initialize the majority of the internal registers within the MDDR subsystem after reset. This APB configuration bus is mastered by a master in the FPGA fabric. Support for 3.3 V Single Data Rate DRAMs (SDRAM) can be obtained by instantiating a soft AHB or AXI SDRAM memory controller in the FPGA fabric and connecting I/O ports to 3.3 V MSIO. ### FDDR Subsystem The FDDR subsystem has one interface to the DDR. This is a multiplexed interface from the FPGA fabric, which can be configured as either a single AXI 64-bit bus or two 32-bit AHB-Lite buses. There is also a 16-bit APB configuration bus, which is used to initialize the majority of the internal registers within the FDDR subsystem after reset. This APB configuration bus can be mastered by a master in the FPGA fabric. Revision 13 1-8 # **IGLOO2 Development Tools** #### **Design Software** Microsemi's Libero<sup>®</sup> System-on-Chip (SoC) is a comprehensive software toolset to design applications using the IGLOO2 device. Libero SoC manages the entire design flow from design entry, synthesis and simulation, place and route, timing and power analysis, with enhanced integration of the embedded design flow. System designers can leverage the easy-to-use Libero SoC that includes the following features: - · System Builder for creation of system level architecture - · Synthesis, DSP and debug support from Synopsys - · Simulation from Mentor Graphics - · Push-button design flow with power analysis and timing analysis - SmartDebug for access to non-invasive probes within the IGLOO2 devices For more information, refer to Libero SoC. #### **Design Hardware** Microsemi's IGLOO2 Evaluation kit (M2GL-EVAL-KIT), is a low-cost platform to evaluate various features offered by the IGLOO2 devices Figure 1-1. The kit includes a M2GL010T-1FGG484 device. The board includes an RJ45 interface to 10/100/1000 Ethernet, 512 Mb of LPDDR, 64 Mb SPI Flash, USB-UART connections as well as I2C, SPI and GPIO headers. The kit includes a 12 V power supply but can also be powered via the PCIe edge connector. The kit also includes a FlashPro4 JTAG programmer for programming and debugging. Figure 1-1 • IGLOO2 Evaluation Kit #### **IP Cores** Microsemi offers many soft peripherals that can be placed in the FPGA fabric of the device. These include Core429, Core1553, CoreJESD204BRX/TX, CoreFRI, CoreFFT, and many other DirectCores. Refer to *IP Cores* for more information. 1-9 Revision 13 | Revision | Changes | Page | |---------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------| | Revision 2<br>(Sept 2013) | LSRAM x32/36 widths added. "IGLOO2 FPGA Product Family" table note added referring to updates in Table 4 –Table 6. | IV, V–VII | | | "IGLOO2 Ordering Information" was updated. Part Numbers (tables 7 and 8) were removed. "IGLOO2 Device Status" section was updated. | VIII, XI | | | M2GL090-FG676 and M2GL005-VF400 package pinouts finalized. | V | | Revision 1 | Initial release | NA | 2-2 Revision 13 Power Matters.™ Microsemi Corporate Headquarters One Enterprise, Aliso Viejo, CA 92656 USA Within the USA: +1 (800) 713-4113 Outside the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996 E-mail: sales.support@microsemi.com www.microsemi.com © 2016 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners. Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer's responsibility to independently determine suitability of any products and to test and verify the same. The information provided by Microsemi hereunder is provided "as is, where is" and with all faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in this document is proprietary to Microsemi, and Microsemi reserves the right to make any changes to the information in this document or to any products and services at any time without notice. #### **About Microsemi** Microsemi Corporation (Nasdaq: MSCC) offers a comprehensive portfolio of semiconductor and system solutions for aerospace & defense, communications, data center and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; enterprise storage and communication solutions, security technologies and scalable anti-tamper products; Ethernet solutions; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Microsemi is headquartered in Aliso Viejo, Calif., and has approximately 4,800 employees globally. Learn more at www.microsemi.com.