



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | AVR                                                                       |
| Core Size                  | 8/16-Bit                                                                  |
| Speed                      | 32MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, IrDA, SPI, UART/USART, USB                              |
| Peripherals                | Brown-out Detect/Reset, DMA, LCD, POR, PWM, WDT                           |
| Number of I/O              | 53                                                                        |
| Program Memory Size        | 64KB (32K x 16)                                                           |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | 2K x 8                                                                    |
| RAM Size                   | 4K x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 3.6V                                                               |
| Data Converters            | A/D 16x12b                                                                |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 100-TFBGA                                                                 |
| Supplier Device Package    | 100-CBGA (9x9)                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/atxmega64b1-cur |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Figure 2-2. VFBGA Pinout





|   | 1   | 2             | 3             | 4             | 5             | 6             | 7             | 8     | 9     | 10    |
|---|-----|---------------|---------------|---------------|---------------|---------------|---------------|-------|-------|-------|
| Α | PC0 | VCC           | PB6           | PB2           | AVCC          | PA5           | PA1           | PR1   | COM2  | CAPH  |
| В | PC3 | GND           | PB7           | PB4           | AGND          | PA4           | PA0           | PR0   | COM1  | CAPL  |
| С | PC5 | PC4           | PC1           | PB5           | PA7           | PA3           | COM3          | COM0  | BIAS2 | BIAS1 |
| D | VCC | GND           | PD0           | PC2           | PB0           | PA6           | SEG0          | VLCD  | GND   | VCC   |
| E | PD2 | PDI/<br>RESET | PD1           | PC6           | PB1           | PA2           | SEG1          | SEG4  | SEG3  | SEG2  |
| F | VCC | GND           | PDI           | PC7           | PB3           | PM2/<br>SEG29 | SEG10         | SEG7  | SEG6  | SEG5  |
| G | PE2 | PE1           | PE3           | PE0           | PE4           | SEG23         | SEG15         | SEG13 | SEG9  | SEG8  |
| н | PE5 | PE6           | PG1/<br>SEG38 | PG4/<br>SEG35 | PG7/<br>SEG32 | PM5/<br>SEG26 | SEG21         | SEG18 | SEG12 | SEG11 |
| J | PE7 | PG0/<br>SEG39 | PG3/<br>SEG36 | PG6/<br>SEG33 | PM1/<br>SEG30 | PM4/<br>SEG27 | PM7/<br>SEG24 | SEG20 | SEG16 | SEG14 |
| к | GND | VCC           | PG2/<br>SEG37 | PG5/<br>SEG34 | PM0/<br>SEG31 | PM3/<br>SEG28 | PM6/<br>SEG25 | SEG22 | SEG19 | SEG17 |

The Arithmetic Logic Unit (ALU) supports arithmetic and logic operations between registers or between a constant and a register. Single-register operations can also be executed in the ALU. After an arithmetic operation, the status register is updated to reflect information about the result of the operation.

The ALU is directly connected to the fast-access register file. The 32 x 8-bit general purpose working registers all have single clock cycle access time allowing single-cycle arithmetic logic unit (ALU) operation between registers or between a register and an immediate. Six of the 32 registers can be used as three 16-bit address pointers for program and data space addressing, enabling efficient address calculations.

The memory spaces are linear. The data memory space and the program memory space are two different memory spaces.

The data memory space is divided into I/O registers and SRAM. In addition, the EEPROM can be memory mapped in the data memory.

All I/O status and control registers reside in the lowest 4KB addresses of the data memory. This is referred to as the I/O memory space. The lowest 64 addresses can be accessed directly, or as the data space locations from 0x00 to 0x3F. The rest is the extended I/O memory space, ranging from 0x0040 to 0x0FFF. I/O registers here must be accessed as data space locations using load (LD/LDS/LDD) and store (ST/STS/STD) instructions.

The SRAM holds data. Code execution from SRAM is not supported. It can easily be accessed through the five different addressing modes supported in the AVR architecture. The first SRAM address is 0x2000.

Data addresses 0x1000 to 0x1FFF are reserved for memory mapping of EEPROM.

The program memory is divided in two sections, the application program section and the boot program section. Both sections have dedicated lock bits for write and read/write protection. The SPM instruction that is used for self-programming of the application flash memory must reside in the boot program section. The application section contains an application table section with separate lock bits for write and read/write protection. The application table section can be used for save storing of nonvolatile data in the program memory.

## 6.4 ALU - Arithmetic Logic Unit

The arithmetic logic unit (ALU) supports arithmetic and logic operations between registers or between a constant and a register. Single-register operations can also be executed. The ALU operates in direct connection with all 32 general purpose registers. In a single clock cycle, arithmetic operations between general purpose registers or between a register and an immediate are executed and the result is stored in the register file. After an arithmetic or logic operation, the status register is updated to reflect information about the result of the operation.

ALU operations are divided into three main categories – arithmetic, logical, and bit functions. Both 8- and 16-bit arithmetic are supported, and the instruction set allows for efficient implementation of 32-bit arithmetic. The hardware multiplier supports signed and unsigned multiplication and fractional format.

#### 6.4.1 Hardware Multiplier

The multiplier is capable of multiplying two 8-bit numbers into a 16-bit result. The hardware multiplier supports different variations of signed and unsigned integer and fractional numbers:

- Multiplication of unsigned integers
- Multiplication of signed integers
- Multiplication of a signed integer with an unsigned integer
- Multiplication of unsigned fractional numbers
- Multiplication of signed fractional numbers
- Multiplication of a signed fractional number with an unsigned one

A multiplication takes two CPU clock cycles.

### 7.3.4 Production Signature Row

The production signature row is a separate memory section for factory programmed data. It contains calibration data for functions such as oscillators and analog modules. Some of the calibration values will be automatically loaded to the corresponding module or peripheral unit during reset. Other values must be loaded from the signature row and written to the corresponding peripheral registers from software. For details on calibration conditions, refer to "Electrical Characteristics" on page 69.

The production signature row also contains an ID that identifies each microcontroller device type and a serial number for each manufactured device. The serial number consists of the production lot number, wafer number, and wafer coordinates for the device. The device ID for the available devices is shown in Table 7-1 on page 14.

The production signature row cannot be written or erased, but it can be read from application software and external programmers.

| Device       | Device ID bytes |        |        |  |
|--------------|-----------------|--------|--------|--|
|              | Byte 2          | Byte 1 | Byte 0 |  |
| ATxmega64B1  | 52              | 96     | 1E     |  |
| ATxmega128B1 | 4D              | 97     | 1E     |  |

#### Table 7-1. Device ID Bytes for XMEGA B1 Devices

#### 7.3.5 User Signature Row

The user signature row is a separate memory section that is fully accessible (read and write) from application software and external programmers. It is one flash page in size, and is meant for static user parameter storage, such as calibration data, custom serial number, identification numbers, random number seeds, etc. This section is not erased by chip erase commands that erase the flash, and requires a dedicated erase command. This ensures parameter storage during multiple program/erase operations and on-chip debug sessions.

## 7.4 Fuses and Lock bits

The fuses are used to configure important system functions, and can only be written from an external programmer. The application software can read the fuses. The fuses are used to configure reset sources such as brownout detector and watchdog, startup configuration, JTAG enable, and JTAG user ID.

The lock bits are used to set protection levels for the different flash sections (i.e., if read and/or write access should be blocked). Lock bits can be written by external programmers and application software, but only to stricter protection levels. Chip erase is the only way to erase the lock bits. To ensure that flash contents are protected even during chip erase, the lock bits are erased after the rest of the flash memory has been erased.

An unprogrammed fuse or lock bit will have the value one, while a programmed fuse or lock bit will have the value zero.

Both fuses and lock bits are re-programmable like the flash program memory.

## 7.5 Data Memory

The data memory contains the I/O memory, internal SRAM and optionally memory mapped EEPROM. The data memory is organized as one continuous memory section, see Figure 7-2 on page 15. To simplify development, I/O Memory, EEPROM, and SRAM will always have the same start addresses for all XMEGA devices.

#### 11.3.3 Power-save Mode

Power-save mode is identical to power down, with two exceptions:

- 1. If the real-time counter (RTC) is enabled, it will keep running during sleep, and the device can also wake up from either an RTC overflow or compare match interrupt.
- 2. If the liquid crystal display controller (LCD) is enabled, it will keep running during sleep, and the device can wake up from LCD frame completed interrupt.

### 11.3.4 Standby Mode

Standby mode is identical to power down, with the exception that the enabled system clock sources are kept running while the CPU, peripheral, RTC, and LCD clocks are stopped. This reduces the wake-up time.

#### 11.3.5 Extended Standby Mode

Extended standby mode is identical to power-save mode, with the exception that the enabled system clock sources are kept running while the CPU and peripheral clocks are stopped. This reduces the wake-up time.

# 12. System Control and Reset

## 12.1 Features

- Reset the microcontroller and set it to initial state when a reset source goes active
- Multiple reset sources that cover different situations
  - Power-on reset
  - External reset
  - Watchdog reset
  - Brownout reset
  - PDI reset
  - Software reset
- Asynchronous operation
  - No running system clock in the device is required for reset
- Reset status register for reading the reset source from the application code

## 12.2 Overview

The reset system issues a microcontroller reset and sets the device to its initial state. This is for situations where operation should not start or continue, such as when the microcontroller operates below its power supply rating. If a reset source goes active, the device enters and is kept in reset until all reset sources have released their reset. The I/O pins are immediately tri-stated. The program counter is set to the reset vector location, and all I/O registers are set to their initial values. The SRAM content is kept. However, if the device accesses the SRAM when a reset occurs, the content of the accessed location can not be guaranteed.

After reset is released from all reset sources, the default oscillator is started and calibrated before the device starts running from the reset vector address. By default, this is the lowest program memory address, 0, but it is possible to move the reset vector to the lowest address in the boot section.

The reset functionality is asynchronous, and so no running system clock is required to reset the device. The software reset feature makes it possible to issue a controlled system reset from the user software.

The reset status register has individual status flags for each reset source. It is cleared at power-on reset, and shows which sources have issued a reset since the last power-on.

## 12.3 Reset Sequence

A reset request from any reset source will immediately reset the device and keep it in reset as long as the request is active. When all reset requests are released, the device will go through three stages before the device starts running again:

- Reset counter delay
- Oscillator startup
- Oscillator calibration

If another reset requests occurs during this process, the reset sequence will start over again.

## 12.4 Reset Sources

## 12.4.1 Power-on Reset

A power-on reset (POR) is generated by an on-chip detection circuit. The POR is activated when the  $V_{CC}$  rises and reaches the POR threshold voltage ( $V_{POT}$ ), and this will start the reset sequence.

The POR is also activated to power down the device properly when the  $V_{CC}$  falls and drops below the  $V_{POT}$  level.

The V<sub>POT</sub> level is higher for falling V<sub>CC</sub> than for rising V<sub>CC</sub>. Consult the datasheet for POR characteristics data.



# 27. CRC – Cyclic Redundancy Check Generator

## 27.1 Features

- Cyclic redundancy check (CRC) generation and checking for
  - Communication data
  - Program or data in flash memory
  - Data in SRAM and I/O memory space
- Integrated with flash memory, DMA controller and CPU
  - Continuous CRC on data going through a DMA channel
  - Automatic CRC of the complete or a selectable range of the flash memory
  - CPU can load data to the CRC generator through the I/O interface
- CRC polynomial software selectable to
  - CRC-16 (CRC-CCITT)
  - CRC-32 (IEEE 802.3)
- Zero remainder detection

## 27.2 Overview

A cyclic redundancy check (CRC) is an error detection technique test algorithm used to find accidental errors in data, and it is commonly used to determine the correctness of a data transmission, and data present in the data and program memories. A CRC takes a data stream or a block of data as input and generates a 16- or 32-bit output that can be appended to the data and used as a checksum. When the same data are later received or read, the device or application repeats the calculation. If the new CRC result does not match the one calculated earlier, the block contains a data error. The application will then detect this and may take a corrective action, such as requesting the data to be sent again or simply not using the incorrect data.

Typically, an n-bit CRC applied to a data block of arbitrary length will detect any single error burst not longer than n bits (any single alteration that spans no more than n bits of the data), and will detect the fraction 1-2<sup>-n</sup> of all longer error bursts. The CRC module in XMEGA devices supports two commonly used CRC polynomials; CRC-16 (CRC-CCITT) and CRC-32 (IEEE 802.3).

• CRC-16:

|   | Polynomial: | x <sup>16</sup> +x <sup>12</sup> +x <sup>5</sup> +1                               |
|---|-------------|-----------------------------------------------------------------------------------|
|   | Hex value:  | 0x1021                                                                            |
| • | CRC-32:     |                                                                                   |
|   | Polynomial: | $x^{32}+x^{26}+x^{23}+x^{22}+x^{16}+x^{12}+x^{11}+x^{10}+x^8+x^7+x^5+x^4+x^2+x+1$ |
|   | Hex value:  | 0x04C11DB7                                                                        |

Figure 29-1. ADC Overview



The ADC may be configured for 8- or 12-bit result, reducing the minimum conversion time (propagation delay) from 3.35µs for 12-bit to 2.3µs for 8-bit result.

ADC conversion results are provided left- or right adjusted with optional '1' or '0' padding. This eases calculation when the result is represented as a signed integer (signed 16-bit number).

PORTA and PORTB each has one ADC. Notation of these peripherals are ADCA and ADCB, respectively.

# 34. Instruction Set Summary

| Mnemonics | Operands            | Description                              | Opera                                              | ation        |                                          | Flags       | #Clocks |  |
|-----------|---------------------|------------------------------------------|----------------------------------------------------|--------------|------------------------------------------|-------------|---------|--|
|           |                     | Arithmetic                               | and Logic Instructions                             |              |                                          |             |         |  |
| ADD       | Rd, Rr              | Add without Carry                        | Rd                                                 | ←            | Rd + Rr                                  | Z,C,N,V,S,H | 1       |  |
| ADC       | Rd, Rr              | Add with Carry                           | Rd                                                 | ←            | Rd + Rr + C                              | Z,C,N,V,S,H | 1       |  |
| ADIW      | Rd, K               | Add Immediate to Word                    | Rd                                                 | ←            | Rd + 1:Rd + K                            | Z,C,N,V,S   | 2       |  |
| SUB       | Rd, Rr              | Subtract without Carry                   | Rd                                                 | ←            | Rd - Rr                                  | Z,C,N,V,S,H | 1       |  |
| SUBI      | Rd, K               | Subtract Immediate                       | Rd                                                 | ←            | Rd - K                                   | Z,C,N,V,S,H | 1       |  |
| SBC       | Rd, Rr              | Subtract with Carry                      | Rd                                                 | ←            | Rd - Rr - C                              | Z,C,N,V,S,H | 1       |  |
| SBCI      | Rd, K               | Subtract Immediate with Carry            | Rd                                                 | ←            | Rd - K - C                               | Z,C,N,V,S,H | 1       |  |
| SBIW      | Rd, K               | Subtract Immediate from Word             | Rd + 1:Rd                                          | ←            | Rd + 1:Rd - K                            | Z,C,N,V,S   | 2       |  |
| AND       | Rd, Rr              | Logical AND                              | Rd                                                 | $\leftarrow$ | Rd • Rr                                  | Z,N,V,S     | 1       |  |
| ANDI      | Rd, K               | Logical AND with Immediate               | Rd                                                 | ←            | Rd • K                                   | Z,N,V,S     | 1       |  |
| OR        | Rd, Rr              | Logical OR                               | Rd                                                 | $\leftarrow$ | Rd v Rr                                  | Z,N,V,S     | 1       |  |
| ORI       | Rd, K               | Logical OR with Immediate                | Rd                                                 | ←            | Rd v K                                   | Z,N,V,S     | 1       |  |
| EOR       | Rd, Rr              | Exclusive OR                             | Rd                                                 | ←            | Rd ⊕ Rr                                  | Z,N,V,S     | 1       |  |
| СОМ       | Rd                  | One's Complement                         | Rd                                                 | ←            | \$FF - Rd                                | Z,C,N,V,S   | 1       |  |
| NEG       | Rd                  | Two's Complement                         | Rd                                                 | ←            | \$00 - Rd                                | Z,C,N,V,S,H | 1       |  |
| SBR       | Rd,K                | Set Bit(s) in Register                   | Rd                                                 | ←            | Rd v K                                   | Z,N,V,S     | 1       |  |
| CBR       | Rd,K                | Clear Bit(s) in Register                 | Rd                                                 | ←            | Rd • (\$FFh - K)                         | Z,N,V,S     | 1       |  |
| INC       | Rd                  | Increment                                | Rd                                                 | ←            | Rd + 1                                   | Z,N,V,S     | 1       |  |
| DEC       | Rd                  | Decrement                                | Rd                                                 | ←            | Rd - 1                                   | Z,N,V,S     | 1       |  |
| TST       | Rd                  | Test for Zero or Minus                   | Rd                                                 | ~            | Rd • Rd                                  | Z,N,V,S     | 1       |  |
| CLR       | Rd                  | Clear Register                           | Rd                                                 | ←            | $Rd \oplus Rd$                           | Z,N,V,S     | 1       |  |
| SER       | Rd                  | Set Register                             | Rd                                                 | ←            | \$FF                                     | None        | 1       |  |
| MUL       | Rd,Rr               | Multiply Unsigned                        | R1:R0                                              | ←            | Rd x Rr (UU)                             | Z,C         | 2       |  |
| MULS      | Rd,Rr               | Multiply Signed                          | R1:R0                                              | ←            | Rd x Rr (SS)                             | Z,C         | 2       |  |
| MULSU     | Rd,Rr               | Multiply Signed with Unsigned            | R1:R0                                              | ←            | Rd x Rr (SU)                             | Z,C         | 2       |  |
| FMUL      | Rd,Rr               | Fractional Multiply Unsigned             | R1:R0                                              | ←            | Rd x Rr<<1 (UU)                          | Z,C         | 2       |  |
| FMULS     | Rd,Rr               | Fractional Multiply Signed               | R1:R0                                              | ←            | Rd x Rr<<1 (SS)                          | Z,C         | 2       |  |
| FMULSU    | Rd,Rr               | Fractional Multiply Signed with Unsigned | R1:R0                                              | ←            | Rd x Rr<<1 (SU)                          | Z,C         | 2       |  |
| DES       | к                   | Data Encryption                          | if (H = 0) then R15:R0 else if (H = 1) then R15:R0 | ←<br>←       | Encrypt(R15:R0, K)<br>Decrypt(R15:R0, K) |             | 1/2     |  |
|           | Branch instructions |                                          |                                                    |              |                                          |             |         |  |
| RJMP      | k                   | Relative Jump                            | PC                                                 | ~            | PC + k + 1                               | None        | 2       |  |
| IJMP      |                     | Indirect Jump to (Z)                     | PC(15:0)<br>PC(21:16)                              | ←<br>←       | Z,<br>0                                  | None        | 2       |  |
| EIJMP     |                     | Extended Indirect Jump to (Z)            | PC(15:0)<br>PC(21:16)                              | ←<br>←       | Z,<br>EIND                               | None        | 2       |  |
| JMP       | k                   | Jump                                     | PC                                                 | ~            | k                                        | None        | 3       |  |

Atmel

| Mnemonics | Operands | Description                            | Oper                                         | ation        |               | Flags | #Clocks          |
|-----------|----------|----------------------------------------|----------------------------------------------|--------------|---------------|-------|------------------|
| MOVW      | Rd, Rr   | Copy Register Pair                     | Rd+1:Rd                                      | ←            | Rr+1:Rr       | None  | 1                |
| LDI       | Rd, K    | Load Immediate                         | Rd                                           | ←            | К             | None  | 1                |
| LDS       | Rd, k    | Load Direct from data space            | Rd                                           | ←            | (k)           | None  | 2 (1)(2)         |
| LD        | Rd, X    | Load Indirect                          | Rd                                           | ←            | (X)           | None  | 1 (1)(2)         |
| LD        | Rd, X+   | Load Indirect and Post-Increment       | Rd<br>X                                      | ←<br>←       | (X)<br>X + 1  | None  | 1 (1)(2)         |
| LD        | Rd, -X   | Load Indirect and Pre-Decrement        | $X \leftarrow X - 1,$<br>Rd $\leftarrow (X)$ | $\leftarrow$ | X - 1<br>(X)  | None  | 2 (1)(2)         |
| LD        | Rd, Y    | Load Indirect                          | $Rd \gets (Y)$                               | ←            | (Y)           | None  | 1 (1)(2)         |
| LD        | Rd, Y+   | Load Indirect and Post-Increment       | Rd<br>Y                                      | ←<br>←       | (Y)<br>Y + 1  | None  | 1 (1)(2)         |
| LD        | Rd, -Y   | Load Indirect and Pre-Decrement        | Y<br>Rd                                      | $\leftarrow$ | Y - 1<br>(Y)  | None  | 2 (1)(2)         |
| LDD       | Rd, Y+q  | Load Indirect with Displacement        | Rd                                           | ←            | (Y + q)       | None  | 2 (1)(2)         |
| LD        | Rd, Z    | Load Indirect                          | Rd                                           | ←            | (Z)           | None  | 1 (1)(2)         |
| LD        | Rd, Z+   | Load Indirect and Post-Increment       | Rd<br>Z                                      | ←<br>←       | (Z),<br>Z+1   | None  | 1 (1)(2)         |
| LD        | Rd, -Z   | Load Indirect and Pre-Decrement        | Z<br>Rd                                      | ←<br>←       | Z - 1,<br>(Z) | None  | 2 (1)(2)         |
| LDD       | Rd, Z+q  | Load Indirect with Displacement        | Rd                                           | ~            | (Z + q)       | None  | 2 (1)(2)         |
| STS       | k, Rr    | Store Direct to Data Space             | (k)                                          | ←            | Rd            | None  | 2 (1)            |
| ST        | X, Rr    | Store Indirect                         | (X)                                          | ←            | Rr            | None  | 1 <sup>(1)</sup> |
| ST        | X+, Rr   | Store Indirect and Post-Increment      | (X)<br>X                                     | ←<br>←       | Rr,<br>X + 1  | None  | 1 <sup>(1)</sup> |
| ST        | -X, Rr   | Store Indirect and Pre-Decrement       | X<br>(X)                                     | $\leftarrow$ | X - 1,<br>Rr  | None  | 2 (1)            |
| ST        | Y, Rr    | Store Indirect                         | (Y)                                          | ←            | Rr            | None  | 1 <sup>(1)</sup> |
| ST        | Y+, Rr   | Store Indirect and Post-Increment      | (Y)<br>Y                                     | $\leftarrow$ | Rr,<br>Y + 1  | None  | 1 <sup>(1)</sup> |
| ST        | -Y, Rr   | Store Indirect and Pre-Decrement       | Y<br>(Y)                                     | $\leftarrow$ | Y - 1,<br>Rr  | None  | 2 (1)            |
| STD       | Y+q, Rr  | Store Indirect with Displacement       | (Y + q)                                      | ←            | Rr            | None  | 2 (1)            |
| ST        | Z, Rr    | Store Indirect                         | (Z)                                          | ←            | Rr            | None  | 1 <sup>(1)</sup> |
| ST        | Z+, Rr   | Store Indirect and Post-Increment      | (Z)<br>Z                                     | $\leftarrow$ | Rr<br>Z + 1   | None  | 1 (1)            |
| ST        | -Z, Rr   | Store Indirect and Pre-Decrement       | Z                                            | ←            | Z - 1         | None  | 2 (1)            |
| STD       | Z+q,Rr   | Store Indirect with Displacement       | (Z + q)                                      | ←            | Rr            | None  | 2 (1)            |
| LPM       |          | Load Program Memory                    | R0                                           | ~            | (Z)           | None  | 3                |
| LPM       | Rd, Z    | Load Program Memory                    | Rd                                           | ~            | (Z)           | None  | 3                |
| LPM       | Rd, Z+   | Load Program Memory and Post-Increment | Rd<br>Z                                      | ←<br>←       | (Z),<br>Z + 1 | None  | 3                |
| ELPM      |          | Extended Load Program Memory           | R0                                           | ~            | (RAMPZ:Z)     | None  | 3                |

Atmel

## 36.3 DC Characteristics

| Table 36-4. | Current Consumption | for Active and Sleep Mod | les |
|-------------|---------------------|--------------------------|-----|
|-------------|---------------------|--------------------------|-----|

| Symbol          | Parameter                                  | Condition                                       |                        | Min. | Тур. | Max. | Units      |
|-----------------|--------------------------------------------|-------------------------------------------------|------------------------|------|------|------|------------|
|                 |                                            |                                                 | V <sub>CC</sub> = 1.8V |      | 150  |      |            |
|                 |                                            |                                                 | $V_{CC} = 3.0V$        |      | 320  |      |            |
|                 |                                            |                                                 | V <sub>CC</sub> = 1.8V |      | 350  |      | μA         |
|                 | Active Power<br>consumption <sup>(1)</sup> |                                                 | V <sub>CC</sub> = 3.0V |      | 700  |      |            |
|                 |                                            |                                                 | V <sub>CC</sub> = 1.8V |      | 650  | 800  | -          |
|                 |                                            |                                                 | (-20)/                 |      | 1.0  | 1.6  | <b>m</b> 4 |
|                 |                                            | 32MHz, Ext. Clk                                 | $v_{\rm CC} = 3.0v$    |      | 10   | 15   |            |
|                 |                                            |                                                 | $V_{CC} = 1.8V$        |      | 4.0  |      |            |
|                 |                                            | JZKIIZ, EXI. UIK                                | $V_{CC} = 3.0V$        |      | 8.0  |      |            |
|                 | Idle Power<br>consumption <sup>(1)</sup>   | 1MHz, Ext. Clk                                  | V <sub>CC</sub> = 1.8V |      | 80   |      | μA         |
|                 |                                            |                                                 | $V_{CC} = 3.0V$        |      | 150  |      |            |
|                 |                                            | 2MHz, Ext. Clk                                  | V <sub>CC</sub> = 1.8V |      | 160  | 250  |            |
| I <sub>CC</sub> |                                            |                                                 | V = 3.0V               |      | 300  | 600  |            |
|                 |                                            | 32MHz, Ext. Clk                                 | $v_{\rm CC} = 3.0v$    |      | 4.7  | 7    | mA         |
|                 | Power down                                 | T = 25°C                                        | \/ _ 2 0\/             |      | 0.1  | 1.0  | μΑ         |
|                 |                                            | T = 85°C                                        | $v_{\rm CC} = 3.0v$    |      | 2.1  | 5    |            |
|                 | power                                      | WDT and Sampled BOD enabled, T = $25^{\circ}$ C | V <sub>CC</sub> = 1.8V |      | 1.2  | 2.5  |            |
|                 | consumption                                | WDT and Sampled BOD enabled, T = $25^{\circ}$ C | (1 - 2)                |      | 1.3  | 3    |            |
|                 |                                            | WDT and Sampled BOD enabled, T=85°C             | $v_{\rm CC} = 3.0 v$   |      | 3.1  | 7    |            |
|                 |                                            | RTC on ULP clock, WDT and sampled BOD           | V <sub>CC</sub> = 1.8V |      | 1.2  |      | μΑ         |
|                 |                                            | enabled, $T = 25^{\circ}C$                      | $V_{CC} = 3.0V$        |      | 1.3  |      |            |
|                 | Power-save                                 | RTC on 1.024kHz low power 32.768kHz             | $V_{CC} = 1.8V$        |      | 0.8  |      |            |
|                 | consumption <sup>(2)</sup>                 | TOSC, $T = 25^{\circ}C$                         | $V_{CC} = 3.0V$        |      | 0.9  |      |            |
|                 |                                            | RTC from low power 32.768kHz TOSC,              | $V_{CC} = 1.8V$        |      | 1.3  |      |            |
|                 | T = 25°C                                   | $V_{CC} = 3.0V$                                 |                        | 1.6  |      |      |            |

# 36.8 Analog Comparator Characteristics

| Table 36-13. | Analog | Comparator | Characteristics |
|--------------|--------|------------|-----------------|
|--------------|--------|------------|-----------------|

| Symbol             | Parameter                                                | Condition                       | Min. | Тур. | Max.                   | Units |
|--------------------|----------------------------------------------------------|---------------------------------|------|------|------------------------|-------|
| V <sub>off</sub>   | Input offset voltage                                     |                                 |      | 10   |                        | mV    |
| l <sub>lk</sub>    | Input leakage current                                    |                                 |      | <10  | 50                     | nA    |
|                    | Input voltage range                                      |                                 | 0.1  |      | AV <sub>CC</sub> - 0.1 | V     |
|                    | AC startup time                                          |                                 |      | 50   |                        | μs    |
| V <sub>hys1</sub>  | Hysteresis, none                                         | V <sub>CC</sub> = 1.6V - 3.6V   |      | 0    |                        |       |
| V <sub>hys2</sub>  | Hysteresis, small                                        | V <sub>CC</sub> = 1.6V - 3.6V   |      | 12   |                        | mV    |
| V <sub>hys3</sub>  | Hysteresis, large                                        | V <sub>CC</sub> = 1.6V - 3.6V   |      | 28   |                        |       |
| +                  | Propagation dology                                       | V <sub>CC</sub> = 3.0V, T= 85°C |      | 22   | 30                     | 20    |
| <sup>L</sup> delay | Propagation delay                                        | V <sub>CC</sub> = 1.6V - 3.6V   |      | 21   | 40                     | ns    |
|                    | 64-Level Voltage Scaler Integral non-<br>linearity (INL) |                                 |      | 0.3  | 0.5                    | LSB   |
|                    | Current source accuracy after calibration                |                                 |      | 5    |                        | %     |
|                    | Current source calibration range                         | Single mode                     | 4    |      | 6                      |       |
|                    | Current source calibration range                         | Double mode                     | 8    |      | 12                     | μΑ    |

# 36.9 Bandgap and Internal 1.0V Reference Characteristics

| Table 36-14. | Bandgap and Interna | I 1.0V Reference | Characteristics |
|--------------|---------------------|------------------|-----------------|
|--------------|---------------------|------------------|-----------------|

| Symbol | Parameter                              | Condition                      | Min.                         | Тур. | Max. | Units |  |
|--------|----------------------------------------|--------------------------------|------------------------------|------|------|-------|--|
|        | Startup time                           | As reference for ADC           | 1 Clk <sub>PER</sub> + 2.5µs |      |      | 110   |  |
|        |                                        | As input voltage to ADC and AC |                              | 1.5  |      | μδ    |  |
|        | Bandgap voltage                        |                                |                              | 1.1  |      | V     |  |
| INT1V  | Internal 1.00V reference for ADC       | T= 85°C, after calibration     | 0.99                         | 1    | 1.01 | V     |  |
|        | Variation over voltage and temperature | Calibrated at T= 85°C          |                              | 2.25 |      | %     |  |

#### 36.14.6 External Clock Characteristics





| Symbol            | Parameter                                         | Condition                    | Min. | Тур. | Max. | Units |
|-------------------|---------------------------------------------------|------------------------------|------|------|------|-------|
| 1/t <sub>CK</sub> | Clock frequency <sup>(1)</sup>                    | V <sub>CC</sub> = 1.6 - 1.8V | 0    |      | 12   | MHz   |
|                   |                                                   | $V_{CC} = 2.7 - 3.6V$        | 0    |      | 32   |       |
| t <sub>ск</sub>   | Clock period                                      | V <sub>CC</sub> = 1.6 - 1.8V | 83.3 |      |      | ns    |
|                   |                                                   | $V_{CC} = 2.7 - 3.6V$        | 31.5 |      |      |       |
| t <sub>CH</sub>   | Clock high time                                   | V <sub>CC</sub> = 1.6 - 1.8V | 30.0 |      |      |       |
|                   |                                                   | V <sub>CC</sub> = 2.7 - 3.6V | 12.5 |      |      |       |
| t <sub>CL</sub>   | Clock low time                                    | V <sub>CC</sub> = 1.6 - 1.8V | 30.0 |      |      |       |
|                   |                                                   | $V_{CC} = 2.7 - 3.6V$        | 12.5 |      |      |       |
| t <sub>CR</sub>   | Rise time (for maximum frequency)                 | V <sub>CC</sub> = 1.6 - 1.8V |      |      | 10   |       |
|                   |                                                   | $V_{CC} = 2.7 - 3.6V$        |      |      | 3    |       |
| t <sub>CF</sub>   | Fall time (for maximum frequency)                 | V <sub>CC</sub> = 1.6 - 1.8V |      |      | 10   |       |
|                   |                                                   | V <sub>CC</sub> = 2.7 - 3.6V |      |      | 3    |       |
| $\Delta t_{CK}$   | Change in period from one clock cycle to the next |                              |      |      | 10   | %     |

Note: 1. The maximum frequency vs. supply voltage is linear between 1.8V and 2.7V, and the same applies for all other parameters with supply voltage conditions.



Figure 37-3. Active Mode Supply Current vs.  $\rm V_{CC}$ 





Figure 37-19. I/O Pin Pull-up Resistor Current vs. Pin Voltage  $V_{CC} = 3.3V.$ 



## 37.2.2 Output Voltage vs. Sink/Source Current





Atmel

Figure 37-35. ADC Offset vs.  $V_{REF}$ . Differential signed mode,  $V_{CC} = 3.6V$ , external reference.







Figure 37-37. ADC Gain Error vs. V<sub>REF</sub>. Differential signed mode, external reference.



Figure 37-38. ADC Gain Error vs. V<sub>REF</sub>. SE Unsigned mode, external reference.





Figure 37-41. ADC Gain Error vs. Temperature Differential signed mode, external reference.



Figure 37-42. ADC Gain Error vs. Temperature

Temperature [°C]

3.0V Vref

-10.0

## 37.4 Analog Comparator Characteristics



Figure 37-43. Analog Comparator Hysteresis vs. V<sub>CC</sub> High-speed mode, small hysteresis.





112

## 37.8 Oscillator Characteristics

#### 37.8.1 Ultra Low-power Internal Oscillator



Figure 37-62. Ultra Low-power Internal Oscillator Frequency vs. Temperature.

#### 37.8.2 32.768kHz Internal Oscillator



Figure 37-63. 32.768kHz Internal Oscillator Frequency vs. Temperature.

|     | 36.4         | Wake-up Time from Sleep Modes                       | '4       |
|-----|--------------|-----------------------------------------------------|----------|
|     | 36.5         | I/O Pin Characteristics                             | 5        |
|     | 36.6         | Liquid Crystal Display Characteristics              | 6        |
|     | 36.7         | ADC Characteristics                                 | 6        |
|     | 36.8         | Analog Comparator Characteristics                   | 9        |
|     | 36.9         | Bandgap and Internal 1.0V Reference Characteristics | '9       |
|     | 36.10        | Brownout Detection Characteristics                  | 0        |
|     | 36.11        | External Reset Characteristics                      | 0        |
|     | 36.12        | Power-on Reset Characteristics                      | 0        |
|     | 36.13        | Flash and EEPROM Memory Characteristics 8           | 51       |
|     | 36.14        | Clock and Oscillator Characteristics 8              | 51       |
|     | 36.15        | SPI Characteristics                                 | 7        |
|     | 36.16        | Two-wire Interface Characteristics 8                | 9        |
| 37. | Туріо        | cal Characteristics                                 | 1        |
|     | 37.1         | Current Consumption                                 | )1       |
|     | 37.2         | I/O Pin Characteristics                             | 19       |
|     | 37.3         | ADC Characteristics                                 | 15       |
|     | 37.4         | Analog Comparator Characteristics                   | 2        |
|     | 37.5         | Internal 1.0V Reference Characteristics             | 5        |
|     | 37.6         | BOD Characteristics 11                              | 6        |
|     | 37.7         | External Reset Characteristics                      | 8        |
|     | 37.8         | Oscillator Characteristics                          | 2        |
|     | 37.9         | PDI Characteristics                                 | 51       |
|     | 37.10        | LCD Characteristics                                 | 2        |
| 38. | Errat        | a                                                   | 6        |
| 00. | 38.1         | ATxmega64B1, ATxmega128B1                           | 6        |
| 20  | Data         | about Davisian History 12                           | 0        |
| 39. |              |                                                     | 0        |
|     | 39.1         | 8330⊓ − 12/2014                                     | Ö<br>NO  |
|     | 39.Z         | 82205 02/2014                                       | 0        |
|     | 39.3         | 8330F - 02/2014                                     | 0        |
|     | 39.4<br>20 5 | 0330E - 00/2013                                     | 0        |
|     | 39.5<br>20.6 | 82300 07/2012                                       | .9<br>10 |
|     | 30.7         | 8330B = 0//2012 12 13                               | 10       |
|     | 30.8         | 83304 - 10/2011                                     | 10       |
|     | 00.0         | 10000/1 10/2011                                     | 9        |
| Tab | le Of        | Contents                                            | i        |