Welcome to **E-XFL.COM** #### What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M4 | | Core Size | 32-Bit Single-Core | | Speed | 72MHz | | Connectivity | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART | | Peripherals | DMA, I <sup>2</sup> S, POR, PWM, WDT | | Number of I/O | 37 | | Program Memory Size | 32KB (32K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 16K x 8 | | Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V | | Data Converters | A/D 8x12b; D/A 1x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 105°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 48-LQFP | | Supplier Device Package | 48-LQFP (7x7) | | Purchase URL | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f301c6t7 | | | | 6.3.9 | PLL characteristics80 | |---|------|-----------|---------------------------------------------| | | | 6.3.10 | Memory characteristics81 | | | | 6.3.11 | EMC characteristics | | | | 6.3.12 | Electrical sensitivity characteristics | | | | 6.3.13 | I/O current injection characteristics | | | | 6.3.14 | I/O port characteristics | | | | 6.3.15 | NRST pin characteristics | | | | 6.3.16 | Timer characteristics | | | | 6.3.17 | Communications interfaces | | | | 6.3.18 | ADC characteristics | | | | 6.3.19 | DAC electrical specifications | | | | 6.3.20 | Comparator characteristics | | | | 6.3.21 | Operational amplifier characteristics | | | | 6.3.22 | Temperature sensor characteristics | | | | 6.3.23 | V <sub>BAT</sub> monitoring characteristics | | 7 | Pack | cage info | ormation | | | 7.1 | WLCSI | P49 package information116 | | | 7.2 | LQFP6 | 4 package information | | | 7.3 | LQFP4 | 8 package information | | | 7.4 | UFQFF | PN32 package information | | | 7.5 | Therma | al characteristics | | | | 7.5.1 | Reference document | | | | 7.5.2 | Selecting the product temperature range | | 8 | Orde | ering inf | ormation | | 9 | Revi | sion his | tory | | Table 48. | Flash memory endurance and data retention | |-----------|-------------------------------------------------------------------------| | Table 49. | EMS characteristics | | Table 50. | EMI characteristics | | Table 51. | ESD absolute maximum ratings | | Table 52. | Electrical sensitivities | | Table 53. | I/O current injection susceptibility | | Table 54. | I/O static characteristics | | Table 55. | Output voltage characteristics | | Table 56. | I/O AC characteristics | | Table 57. | NRST pin characteristics | | Table 58. | TIMx characteristics | | Table 59. | IWDG min/max timeout period at 40 kHz (LSI)92 | | Table 60. | WWDG min-max timeout value @72 MHz (PCLK)92 | | Table 61. | I2C analog filter characteristics93 | | Table 62. | SPI characteristics | | Table 63. | I2S characteristics | | Table 64. | ADC characteristics | | Table 65. | Maximum ADC RAIN | | Table 66. | ADC accuracy - limited test conditions | | Table 67. | ADC accuracy | | Table 68. | ADC accuracy | | Table 69. | DAC characteristics | | Table 70. | Comparator characteristics | | Table 71. | Operational amplifier characteristics111 | | Table 72. | TS characteristics | | Table 73. | Temperature sensor calibration values114 | | Table 74. | V <sub>BAT</sub> monitoring characteristics | | Table 75. | WLCSP49 - 49-pin, 3.417 x 3.151 mm, 0.4 mm pitch wafer level chip scale | | | package mechanical data | | Table 76. | WLCSP49 recommended PCB design rules (0.4 mm pitch) | | Table 77. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat | | | package mechanical data | | Table 78. | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package | | | mechanical data | | Table 79. | UFQFPN32 - 32-pin, 5x5 mm, 0.5 mm pitch ultra thin fine pitch quad flat | | | package mechanical data | | Table 80. | Package thermal characteristics | | Table 81. | Ordering information scheme | | Table 82. | Document revision history | # 1 Introduction This datasheet provides the ordering information and mechanical device characteristics of the STM32F301x6/8 microcontrollers. This datasheet should be read in conjunction with the STM32F301x6/8 and STM32F318x8 advanced ARM<sup>®</sup>-based 32-bit MCUs reference manual (RM0366). The reference manual is available from the STMicroelectronics website *www.st.com*. For information on the ARM<sup>®</sup> Cortex<sup>®</sup>-M4 core, please refer to the Cortex<sup>®</sup>-M4 Technical Reference Manual, available from ARM website www.arm.com. Table 2. STM32F301x6/8 device features and peripheral counts | | Peripheral | STM32 | F301Kx | STM32 | F301Cx | STM32 | F301Rx | | | |---------------------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------|--------|-------|------------------|-------|---------|--|--| | Flash (Kbytes) | | 32 | 64 | 32 | 64 | 32 | 64 | | | | SRAM (Kbytes) | | | | • | 16 | • | • | | | | | Advanced control | 1 (16-bit) | | | | | | | | | | General purpose | | | • | 6-bit)<br>2 bit) | | | | | | | Basic | 1 | | | | | | | | | Timers | SysTick timer | | | | 1 | | | | | | · · · · · · · · · · · · · · · · · · · | Watchdog timers (independent, window) | | | | 2 | | | | | | | PWM channels (all) (1) | 1 | 6 | | 1 | 18 | | | | | | PWM channels (except complementary) | 1 | 0 | 12 | | | | | | | | SPI/I2S | 2 | | | | | | | | | Comm. interfaces | I <sup>2</sup> C | 3 | | | | | | | | | | USART | 2 3 | | | | | | | | | DMA channels | | 7 | | | | | | | | | Capacitive sensing | channels | 18 | | | | | | | | | 12-bit ADC<br>Number of channe | ls | | 1<br>8 | | 1<br>11 | | 1<br>15 | | | | 12-bit DAC channe | els | | | | 1 | | | | | | Analog comparator | ٢ | | 2 | | ; | 3 | | | | | Operational amplif | ier | | | | 1 | | | | | | CPU frequency | | | | 72 | MHz | | | | | | Operating voltage | | 2.0 to 3.6 V | | | | | | | | | Operating tempera | ture | Ambient operating temperature: - 40 to 85°C / - 40 to 105°C Junction temperature: - 40 to 125°C | | | | | | | | | Packages | | UFQF | PN32 | | FP48,<br>SP49 | LQI | -P64 | | | <sup>1.</sup> This total number considers also the PWMs generated on the complementary output channels. #### 3 Functional overview # 3.1 ARM® Cortex®-M4 core with FPU, embedded Flash and SRAM The ARM<sup>®</sup> Cortex<sup>®</sup>-M4 processor with FPU is the latest generation of ARM processors for embedded systems. It was developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced response to interrupts. The ARM® Cortex®-M4 32-bit RISC processor with FPU features exceptional code-efficiency, delivering the high-performance expected from an ARM core in the memory size usually associated with 8- and 16-bit devices. The processor supports a set of DSP instructions which allow efficient signal processing and complex algorithm execution. Its single-precision FPU speeds up software development by using metalanguage development tools while avoiding saturation. With its embedded ARM core, the STM32F301x6/8 family is compatible with all ARM tools and software. Figure 1 shows the general block diagram of the STM32F301x6/8 family devices. #### 3.2 Memories #### 3.2.1 Embedded Flash memory All STM32F301x6/8 devices feature up to 64 Kbytes of embedded Flash memory available for storing programs and data. The Flash memory access time is adjusted to the CPU clock frequency (0 wait state from 0 to 24 MHz, 1 wait state from 24 to 48 MHz and 2 wait states above). #### 3.2.2 Embedded SRAM STM32F301x6/8 devices feature 16 Kbytes of embedded SRAM. #### 3.3 Boot modes At startup, BOOT0 pin and BOOT1 option bit are used to select one of three boot options: - Boot from user Flash - Boot from system memory - · Boot from embedded SRAM The boot loader is located in system memory. It is used to reprogram the Flash memory by using USART1 (PA9/PA10) and USART2 (PA2/PA3). Basic TIM6 # 3.14 Ultra-fast comparators (COMP) The STM32F301x6/8 devices embed up to three ultra-fast rail-to-rail comparators which offer the features below: - Programmable internal or external reference voltage - Selectable output polarity. The reference voltage can be one of the following: - External I/O - DAC output - Internal reference voltage or submultiple (1/4, 1/2, 3/4). Refer to *Table 27: Embedded internal reference voltage* for the value and precision of the internal reference voltage. All comparators can wake up from STOP mode, and also generate interrupts and breaks for the timers. # 3.15 Timers and watchdogs The STM32F301x6/8 devices include advanced control timer, up to general-purpose timers, basic timer, two watchdog timers and a SysTick timer. *Table 5* compares the features of the advanced control, general purpose and basic timers. | Timer type | Timer | Counter resolution | Counter<br>type | Prescaler<br>factor | DMA<br>request<br>generation | Capture/<br>compare<br>Channels | Complementary outputs | |---------------------|------------------------------------------------|--------------------|----------------------|---------------------------------------|------------------------------|---------------------------------|-----------------------| | Advanced control | TIM1 <sup>(1)</sup> | 16-bit | Up, Down,<br>Up/Down | Any integer<br>between 1<br>and 65536 | Yes | 4 | Yes | | General-<br>purpose | TIM2 | 32-bit | Up, Down,<br>Up/Down | Any integer<br>between 1<br>and 65536 | Yes | 4 | No | | | TIM15 <sup>(1)</sup> | 16-bit | Up | Any integer<br>between 1<br>and 65536 | Yes | 2 | 1 | | | TIM16 <sup>(1)</sup> ,<br>TIM17 <sup>(1)</sup> | 16-bit | Up | Any integer between 1 | Yes | 1 | 1 | and 65536 Any integer between 1 and 65536 Yes 0 Table 5. Timer feature comparison Uр No 22/135 DocID025146 Rev 6 16-bit TIM1/15/16/17 can be clocked from the PLL running at 144 MHz when the system clock source is the PLL and AHB or APB2 subsystem clocks are not divided by more than 2 cumulatively. #### 3.15.3 Basic timer (TIM6) This timer is mainly used for DAC trigger generation. It can also be used as a generic 16-bit time base. #### 3.15.4 Independent watchdog (IWDG) The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is clocked from an independent 40 kHz internal RC and as it operates independently from the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free running timer for application timeout management. It is hardware or software configurable through the option byte. The counter can be frozen in debug mode. ### 3.15.5 Window watchdog (WWDG) The window watchdog is based on a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode. #### 3.15.6 SysTick timer This timer is dedicated to real-time operating systems, but could also be used as a standard down counter. It features: - A 24-bit down counter - Autoreload capability - Maskable system interrupt generation when the counter reaches 0. - Programmable clock source # 3.16 Real-time clock (RTC) and backup registers The RTC and the 20 backup registers are supplied through a switch that takes power from either the $V_{DD}$ supply when present or the VBAT pin. The backup registers are five 32-bit registers used to store 20 byte of user application data when $V_{DD}$ power is not present. They are not reset by a system or power reset, or when the device wakes up from Standby mode. 47/ DocID025146 Rev 6 | | Pin Nu | umber | • | | | | | | | |--------|---------|--------|--------|------------------------------------|----------|---------------|--------|----------------------------------------------------------------------------|------------------------------------------------------------| | UQFN32 | WLCSP49 | LQFP48 | LQFP64 | Pin name<br>(function after reset) | Pin type | I/O structure | Notes | Alternate<br>functions | Additional<br>functions | | 7 | F6 | 10 | 14 | PA0 -TAMPER2-WKUP1 | I/O | ТТа | (2) | TIM2_CH1/TIM2_ETR,<br>TSC_G1_IO1, USART2_CTS,<br>EVENTOUT | ADC1_IN1, RTC_TAMP2, WKUP1 | | 8 | G7 | 11 | 15 | PA1 | I/O | TTa | (2) | RTC_REFIN, TIM2_CH2,<br>TSC_G1_IO2, USART2_RTS_DE,<br>TIM15_CH1N, EVENTOUT | ADC1_IN2 | | 9 | E5 | 12 | 16 | PA2 | I/O | ТТа | (2) | TIM2_CH3, TSC_G1_IO3,<br>USART2_TX, COMP2_OUT,<br>TIM15_CH1, EVENTOUT | ADC1_IN3, COMP2_INM | | 10 | E4 | 13 | 17 | PA3 | I/O | ТТа | (2) | TIM2_CH4, TSC_G1_IO4,<br>USART2_RX, TIM15_CH2,<br>EVENTOUT | ADC1_IN4 | | - | F7 | - | 18 | VSS_4 | S | - | - | - | - | | - | F2 | - | 19 | VDD_4 | S | - | - | - | - | | 11 | G6 | 14 | 20 | PA4 | I/O | ТТа | (2)(3) | TSC_G2_IO1, SPI3_NSS/I2S3_WS,<br>USART2_CK, EVENTOUT | ADC1_IN5, DAC1_OUT1,<br>COMP2_INM, COMP4_INM,<br>COMP6_INM | | 12 | F5 | 15 | 21 | PA5 | I/O | TTa | - | TIM2_CH1/TIM2_ETR,<br>TSC_G2_IO2, EVENTOUT | OPAMP2_VINM | | 13 | F4 | 16 | 22 | PA6 | I/O | TTa | (3) | TIM16_CH1, TSC_G2_IO3,<br>TIM1_BKIN, EVENTOUT | ADC1_IN10, OPAMP2_VOUT | | 14 | F3 | 17 | 23 | PA7 | I/O | ТТа | - | TIM17_CH1, TSC_G2_IO4,<br>TIM1_CH1N, EVENTOUT | ADC1_IN15, COMP2_INP,<br>OPAMP2_VINP | Table 13. STM32F301x6/8 pin definitions (continued) Table 13. STM32F301x6/8 pin definitions (continued) | | Pin Nu | ımber | , | | | | | | | |--------|---------|--------|--------|------------------------------------|----------|---------------|-------|----------------------------------------------------------------------------------------------------------|-------------------------| | UQFN32 | WLCSP49 | LQFP48 | LQFP64 | Pin name<br>(function after reset) | Pin type | I/O structure | Notes | Alternate<br>functions | Additional<br>functions | | - | F1 | 27 | 35 | PB14 | I/O | TTa | - | TIM15_CH1, TSC_G6_IO4,<br>SPI2_MISO/I2S2ext_SD,<br>TIM1_CH2N, USART3_RTS_DE,<br>EVENTOUT | OPAMP2_VINP | | - | E1 | 28 | 36 | PB15 | I/O | ТТа | - | RTC_REFIN, TIM15_CH2,<br>TIM15_CH1N, TIM1_CH3N,<br>SPI2_MOSI/I2S2_SD, EVENTOUT | COMP6_INM | | - | 1 | 1 | 37 | PC6 | I/O | FT | - | EVENTOUT, I2S2_MCK,<br>COMP6_OUT | - | | - | - | 1 | 38 | PC7 | I/O | FT | - | EVENTOUT, I2S3_MCK | - | | - | - | | 39 | PC8 | I/O | FT | - | EVENTOUT | - | | - | 1 | 1 | 40 | PC9 | I/O | FTf | - | EVENTOUT, I2C3_SDA, I2SCKIN | - | | 18 | D1 | 29 | 41 | PA8 | I/O | FT | - | MCO, I2C3_SCL, I2C2_SMBAL,<br>I2S2_MCK, TIM1_CH1,<br>USART1_CK, EVENTOUT | - | | 19 | D2 | 30 | 42 | PA9 | I/O | FTf | - | I2C3_SMBAL, TSC_G4_IO1,<br>I2C2_SCL, I2S3_MCK, TIM1_CH2,<br>USART1_TX, TIM15_BKIN,<br>TIM2_CH3, EVENTOUT | - | Table 19. STM32F301x6 STM32F301x8 peripheral register boundary addresses (continued)<sup>(1)</sup> | Bus | Boundary address | Size (bytes) | Peripheral | |------|---------------------------|--------------|-----------------------------------------------------------------------------------| | | 0x4000 7C00 - 0x4000 9BFF | 8 K | Reserved | | | 0x4000 7800 - 0x4000 7BFF | 1 K | I2C3 | | | 0x4000 7400 - 0x4000 77FF | 1 K | DAC1 | | | 0x4000 7000 - 0x4000 73FF | 1 K | PWR | | | 0x4000 5C00 - 0x4000 6FFF | 5 K | Reserved | | | 0x4000 5800 - 0x4000 5BFF | 1 K | I2C2 | | | 0x4000 5400 - 0x4000 57FF | 1 K | I2C1 | | | 0x4000 4C00 - 0x4000 53FF | 2 K | Reserved | | | 0x4000 4800 - 0x4000 4BFF | 1 K | USART3 | | | 0x4000 4400 - 0x4000 47FF | 1 K | USART2 | | APB1 | 0x4000 4000 - 0x4000 43FF | 1 K | I2S3ext | | | 0x4000 3C00 - 0x4000 3FFF | 1 K | SPI3/I2S3 | | | 0x4000 3800 - 0x4000 3BFF | 1 K | SPI2/I2S2 | | | 0x4000 3400 - 0x4000 37FF | 1 K | I2S2ext | | | 0x4000 3000 - 0x4000 33FF | 1 K | IWDG | | | 0x4000 2C00 - 0x4000 2FFF | 1 K | WWDG | | | 0x4000 2800 - 0x4000 2BFF | 1 K | RTC | | | 0x4000 1400 - 0x4000 27FF | 5 K | Reserved | | | 0x4000 1000 - 0x4000 13FF | 1 K | TIM6 | | | 0x4000 0400 - 0x4000 0FFF | 3 K | Reserved | | | 0x4000 0000 - 0x4000 03FF | 1 K | TIM2 | | | 0x2000 4000 - 3FFF FFFF | ~512 M | Reserved | | | 0x2000 0000 - 0x2000 3FFF | 16 K | SRAM | | | 0x1FFF F800 - 0x1FFF FFFF | 2 K | Option bytes | | | 0x1FFF D800 - 0x1FFF F7FF | 8 K | System memory | | | 0x0801 0000 - 0x1FFF D7FF | ~384 M | Reserved | | _ | 0x0800 0000 - 0x0800 FFFF | 64 K | Main Flash memory | | | 0x0001 0000 - 0x07FF FFFF | ~128 M | Reserved | | | 0x0000 000 - 0x0000 FFFF | 64 K | Main Flash memory,<br>system memory or SRAM<br>depending on BOOT<br>configuration | <sup>1.</sup> The gray color is used for reserved Flash memory addresses. Table 32. Typical and maximum $V_{\text{DDA}}$ consumption in Stop and Standby modes | | | | | | Тур @ | V <sub>DD</sub> ( | V <sub>DD</sub> = | V <sub>DDA</sub> ) | | | Max <sup>(1)</sup> | | | |------------------|-----------------------------------------|---------------------|-------------------------------------------------------------|-------|-------|-------------------|-------------------|--------------------|-------|---------------------------|---------------------------|----------------------------|------| | Symbol | Parameter | Conditions | | 2.0 V | 2.4 V | 2.7 V | 3.0 V | 3.3 V | 3.6 V | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> =<br>105 °C | Unit | | | Supply<br>current in<br>Stop mode | or C | Regulator in run/low-<br>power mode, all<br>oscillators OFF | 1.70 | 1.83 | 1.95 | 2.08 | 2.22 | 2.37 | 3.40 | 5.30 | 5.5 | | | | Supply<br>current in<br>Standby<br>mode | edns VC | LSI ON and IWDG ON | 2.08 | 2.25 | 2.41 | 2.59 | 2.79 | 3.01 | ı | 1 | - | | | | | | LSI OFF and IWDG<br>OFF | 1.59 | 1.72 | 1.83 | 1.96 | 2.10 | 2.25 | 2.80 | 2.90 | 3.60 | | | I <sub>DDA</sub> | Supply<br>current in<br>Stop mode | rO | Regulator in run/low-<br>power mode, all<br>oscillators OFF | 0.99 | 1.01 | 1.04 | 1.09 | 1.14 | 1.21 | - | - | - | μΑ | | | Supply | uperviso | LSI ON and IWDG ON | 1.36 | 1.43 | 1.50 | 1.60 | 1.72 | 1.85 | ı | 1 | - | | | | current in<br>Standby<br>mode | V <sub>DDA</sub> su | LSI OFF and IWDG<br>OFF | 0.87 | 0.89 | 0.92 | 0.97 | 1.02 | 1.09 | - | - | - | | <sup>1.</sup> Guaranteed by characterization results. Table 33. Typical and maximum current consumption from $V_{\text{BAT}}$ supply | Symbol | Para | Conditions | Тур.@V <sub>ВАТ</sub> | | | | | | | | @V <sub>I</sub> | Unit | | | |----------------------|------------------|-----------------------------------------------------------------------------------------------|-----------------------|------|------|------|------|------|------|------|-----------------|--------------------|-----|----| | | meter | (1) | 1.65V | 1.8V | 2V | 2.4V | 2.7V | 3V | 3.3V | 3.6V | 25 | T <sub>A</sub> (°C | 105 | - | | | Backup<br>domain | LSE & RTC<br>ON; "Xtal<br>mode"<br>lower<br>driving<br>capability;<br>LSEDRV[1:<br>0] = '00' | 0.41 | 0.43 | 0.46 | 0.54 | 0.59 | 0.66 | 0.74 | 0.82 | - | - | - | | | I <sub>DD_VBAT</sub> | | LSE & RTC<br>ON; "Xtal<br>mode"<br>higher<br>driving<br>capability;<br>LSEDRV[1:<br>0] = '11' | 0.65 | 0.68 | 0.73 | 0.80 | 0.87 | 0.95 | 1.03 | 1.14 | - | - | - | μA | <sup>1.</sup> Crystal used: Abracon ABS07-120-32.768 kHz-T with a CL of 6 pF for typical values. <sup>2.</sup> Guaranteed by characterization results. #### 6.3.8 Internal clock source characteristics The parameters given in *Table 44* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 23*. #### High-speed internal (HSI) RC oscillator Table 44. HSI oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|----------------------------------|----------------------------------|---------------------|-----|--------------------|------| | f <sub>HSI</sub> | Frequency | - | - | 8 | - | MHz | | TRIM | HSI user trimming step | - | - | - | 1 <sup>(2)</sup> | % | | DuCy <sub>(HSI)</sub> | Duty cycle | - | 45 <sup>(2)</sup> | - | 55 <sup>(2)</sup> | % | | | | T <sub>A</sub> = -40 to<br>105°C | -2.8 <sup>(3)</sup> | - | 3.8 <sup>(3)</sup> | | | | Accuracy of the HSI oscillator | T <sub>A</sub> = -10 to 85°C | -1.9 <sup>(3)</sup> | - | 2.3 <sup>(3)</sup> | | | ACC <sub>HSI</sub> | | T <sub>A</sub> = 0 to 85°C | -1.9 <sup>(3)</sup> | - | 2 <sup>(3)</sup> | % | | | | T <sub>A</sub> = 0 to 70°C | -1.3 <sup>(3)</sup> | | 2 <sup>(3)</sup> | | | | | T <sub>A</sub> = 0 to 55°C | -1 <sup>(3)</sup> | - | 2 <sup>(3)</sup> | | | | | $T_A = 25^{\circ}C^{(4)}$ | -1 | - | 1 | | | t <sub>su(HSI)</sub> | HSI oscillator startup time | - | 1 <sup>(2)</sup> | - | 2 <sup>(2)</sup> | μs | | I <sub>DDA(HSI)</sub> | HSI oscillator power consumption | - | - | 80 | 100 <sup>(2)</sup> | μΑ | - 1. $V_{DDA}$ = 3.3 V, $T_{A}$ = -40 to 105 °C unless otherwise specified. - 2. Guaranteed by design. - 3. Guaranteed by characterization results. - 4. Factory calibrated, parts not soldered. Figure 18. HSI oscillator accuracy characterization results for soldered parts #### Low-speed internal (LSI) RC oscillator Table 45. LSI oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------------------------|----------------------------------|-----|------|-----|------| | f <sub>LSI</sub> | Frequency | 30 | 40 | 50 | kHz | | t <sub>su(LSI)</sub> <sup>(2)</sup> | LSI oscillator startup time | - | - | 85 | μs | | I <sub>DD(LSI)</sub> <sup>(2)</sup> | LSI oscillator power consumption | - | 0.75 | 1.2 | μΑ | <sup>1.</sup> $V_{DDA}$ = 3.3 V, $T_{A}$ = -40 to 105 °C unless otherwise specified. #### 6.3.9 PLL characteristics The parameters given in *Table 46* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 23*. **Table 46. PLL characteristics** | Symbol | Parameter | | Value | | Unit | |----------------------|--------------------------------|-------------------|-------|--------------------|-------| | Symbol | Farameter | Min | Тур | Max | Oilit | | f | PLL input clock <sup>(1)</sup> | 1 <sup>(2)</sup> | - | 24 <sup>(2)</sup> | MHz | | $f_{PLL\_IN}$ | PLL input clock duty cycle | 40 <sup>(2)</sup> | - | 60 <sup>(2)</sup> | % | | f <sub>PLL_OUT</sub> | PLL multiplier output clock | 16 <sup>(2)</sup> | - | 72 | MHz | | t <sub>LOCK</sub> | PLL lock time | - | - | 200 <sup>(2)</sup> | μs | | Jitter | Cycle-to-cycle jitter | - | - | 300 <sup>(2)</sup> | ps | Take care of using the appropriate multiplier factors so as to have PLL input clock values compatible with the range defined by f<sub>PLL\_OUT</sub>. <sup>2.</sup> Guaranteed by design. <sup>2.</sup> Guaranteed by design. #### Static latch-up Two complementary static tests are required on six parts to assess the latch-up performance: - A supply overvoltage is applied to each power supply pin - A current injection is applied to each input, output and configurable I/O pin These tests are compliant with EIA/JESD 78A IC latch-up standard. Table 52. Electrical sensitivities | Symbol | Parameter | Conditions | Class | |--------|-----------------------|------------------------------------------------|-----------| | LU | Static latch-up class | T <sub>A</sub> = +105 °C conforming to JESD78A | 2 level A | #### 6.3.13 I/O current injection characteristics As a general rule, current injection to the I/O pins, due to external voltage below $V_{SS}$ or above $V_{DD}$ (for standard, 3 V-capable I/O pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization. #### Functional susceptibility to I/O current injection While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures. The failure is indicated by an out of range parameter: ADC error above a certain limit (higher than 5 LSB TUE), out of conventional limits of induced leakage current on adjacent pins (out of $-5 \,\mu\text{A}/+0 \,\mu\text{A}$ range), or other functional failure (for example reset occurrence or oscillator frequency deviation). The test results are given in Table 53 Table 53. I/O current injection susceptibility | | | Functional s | | | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|-------------| | Symbol | Description | Negative injection | Positive injection | <b>Unit</b> | | I <sub>INJ</sub> | Injected current on BOOT0 | -0 | NA | | | | Injected current on PC0 pin (TTa pin) | -0 | +5 | | | | Injected current PC0, PC1, PC2, PC3, PA0, PA1, PA2, PA3, PA4, PA6, PA7, PC4, PB0, PB10, PB11, PB13 with induced leakage current on other pins from this group less than -100 $\mu$ A or more than +100 $\mu$ A | -5 | +5 | mA | | | Injected current on any other TT, FT and FTf pins | -5 | NA | | | | Injected current on all other TC, TTa and RESET pins | -5 | +5 | | Note: It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative currents. 84/135 DocID025146 Rev 6 #### **Output driving current** The GPIOs (general purpose input/outputs) can sink or source up to +/-8 mA, and sink or source up to +/- 20 mA (with a relaxed $V_{OI}/V_{OH}$ ). In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in Section 6.2: - The sum of the currents sourced by all the I/Os on $V_{DD,}$ plus the maximum Run consumption of the MCU sourced on V<sub>DD</sub> cannot exceed the absolute maximum rating $\Sigma I_{VDD}$ (see *Table 21*). - The sum of the currents sunk by all the I/Os on $V_{SS}$ plus the maximum Run consumption of the MCU sunk on V<sub>SS</sub> cannot exceed the absolute maximum rating $\Sigma I_{VSS}$ (see *Table 21*). #### Output voltage levels Unless otherwise specified, the parameters given in *Table 55* are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in Table 23. All I/Os (FT, TTa and TC unless otherwise specified) are CMOS and TTL compliant. | idadio con curput vonago characteriosico | | | | | | | | | |------------------------------------------|---------------------------------------------------------|-------------------------------------------------------------|----------------------|-----|------|--|--|--| | Symbol | Parameter | Conditions | Min | Max | Unit | | | | | V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin | CMOS port <sup>(2)</sup> | - | 0.4 | | | | | | V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin | I <sub>IO</sub> = +8 mA<br>2.7 V < V <sub>DD</sub> < 3.6 V | V <sub>DD</sub> -0.4 | - | | | | | | V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin | TTL port <sup>(2)</sup> | - | 0.4 | | | | | | V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin | I <sub>IO</sub> = +8 mA<br>2.7 V < V <sub>DD</sub> < 3.6 V | 2.4 | - | | | | | | V <sub>OL</sub> <sup>(1)(4)</sup> | Output low level voltage for an I/O pin | I <sub>IO</sub> = +20 mA | - | 1.3 | V | | | | | V <sub>OH</sub> <sup>(3)(4)</sup> | Output high level voltage for an I/O pin | 2.7 V < V <sub>DD</sub> < 3.6 V | V <sub>DD</sub> -1.3 | - | | | | | | V <sub>OL</sub> <sup>(1)(4)</sup> | Output low level voltage for an I/O pin | I <sub>IO</sub> = +6 mA | - | 0.4 | | | | | | V <sub>OH</sub> <sup>(3)(4)</sup> | Output high level voltage for an I/O pin | 2 V < V <sub>DD</sub> < 2.7 V | V <sub>DD</sub> -0.4 | - | | | | | | V <sub>OLFM+</sub> (1)(4) | Output low level voltage for an FTf I/O pin in FM+ mode | I <sub>IO</sub> = +20 mA<br>2.7 V < V <sub>DD</sub> < 3.6 V | - | 0.4 | | | | | Table 55. Output voltage characteristics 4. Data based on design simulation. 88/135 DocID025146 Rev 6 The $I_{|O}$ current sunk by the device must always respect the absolute maximum rating specified in *Table 21* and the sum of $I_{|O|}$ (I/O ports and control pins) must not exceed $\Sigma I_{|O(P|N)}$ . <sup>2.</sup> TTL and CMOS outputs are compatible with JEDEC standards JESD36 and JESD52. The I<sub>IO</sub> current sourced by the device must always respect the absolute maximum rating specified in Table 21 and the sum of $I_{IO}$ (I/O ports and control pins) must not exceed $\Sigma I_{IO(PIN)}$ . Figure 23. I/O AC characteristics definition 1. See Table 56: I/O AC characteristics. #### 6.3.15 NRST pin characteristics The NRST pin input driver uses CMOS technology. It is connected to a permanent pull-up resistor, R<sub>PU</sub> (see *Table 54*). Unless otherwise specified, the parameters given in *Table 57* are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 23*. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------------------|-------------------------------------------------|-------------------|------------------------------------------------|-----|---------------------------------------------|------| | V <sub>IL(NRST)</sub> <sup>(1)</sup> | NRST Input low level voltage | - | - | - | 0.3V <sub>DD</sub> +<br>0.07 <sup>(1)</sup> | V | | V <sub>IH(NRST)</sub> <sup>(1)</sup> | NRST Input high level voltage | - | 0.445V <sub>DD</sub> +<br>0.398 <sup>(1)</sup> | - | - | V | | V <sub>hys(NRST)</sub> | NRST Schmitt trigger voltage hysteresis | - | - | 200 | - | mV | | R <sub>PU</sub> | Weak pull-up equivalent resistor <sup>(2)</sup> | $V_{IN} = V_{SS}$ | 25 | 40 | 55 | kΩ | | V <sub>F(NRST)</sub> <sup>(1)</sup> | NRST Input filtered pulse | - | - | - | 100 <sup>(1)</sup> | ns | | V <sub>NF(NRST)</sub> <sup>(1)</sup> | NRST Input not filtered pulse | - | 500 <sup>(1)</sup> | - | - | ns | Table 57. NRST pin characteristics 90/135 DocID025146 Rev 6 <sup>1.</sup> Guaranteed by design. <sup>2.</sup> The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance must be minimum (~10% order). # (1/5) ### 6.3.18 ADC characteristics Unless otherwise specified, the parameters given in *Table 64* to *Table 66* are guaranteed by design, with conditions summarized in *Table 23*. **Table 64. ADC characteristics** | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------------------|-------------------------------------------------|---------------------------------------------------|--------|--------|-----------|--------------------| | $V_{DDA}$ | Analog supply voltage for ADC | - | 2 | - | 3.6 | V | | | | Single-ended mode,<br>5 MSPS | - | 1011.3 | 1172.0 | | | | | Single-ended mode,<br>1 MSPS | - | 214.7 | 322.3 | | | I <sub>DDA</sub> | ADC current consumption (see <i>Figure 30</i> ) | Single-ended mode,<br>200 KSPS | - | 54.7 | 81.1 | μA | | | | Differential mode, 5 MSPS | - | 1061.5 | 1243.6 | | | | | Differential mode, 1 MSPS | - | 246.6 | 337.6 | | | | | Differential mode,<br>200 KSPS | - | 56.4 | 83.0 | | | f <sub>ADC</sub> | ADC clock frequency | - | 0.14 | - | 72 | MHz | | | | Resolution = 12 bits,<br>Fast Channel | 0.01 | - | 5.14 | | | f <sub>S</sub> <sup>(1)</sup> | Sampling rate | Resolution = 10 bits,<br>Fast Channel | 0.012 | - | 6 | MSPS | | IS, , | Sampling rate | Resolution = 8 bits,<br>Fast Channel | 0.014 | - | 7.2 | — MSP3 | | | | Resolution = 6 bits,<br>Fast Channel | 0.0175 | - | 9 | | | f <sub>TRIG</sub> <sup>(1)</sup> | External trigger frequency | f <sub>ADC</sub> = 72 MHz<br>Resolution = 12 bits | - | - | 5.14 | MHz | | | | Resolution = 12 bits | - | - | 14 | 1/f <sub>ADC</sub> | | V <sub>AIN</sub> | Conversion voltage range | - | 0 | - | $V_{DDA}$ | V | | R <sub>AIN</sub> <sup>(1)</sup> | External input impedance | - | - | - | 100 | kΩ | # 7 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark. #### **Device marking** The following figure gives an example of topside marking orientation versus pin 1 identifier location. Figure 47. UFQFPN32 marking example (package top view) 128/135 DocID025146 Rev 6 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity. #### **Example 2: High-temperature application** Using the same rules, it is possible to address applications that run at high ambient temperatures with a low dissipation, as long as junction temperature $T_J$ remains within the specified range. Assuming the following application conditions: Maximum ambient temperature $T_{Amax}$ = 115 °C (measured according to JESD51-2), $I_{DDmax}$ = 20 mA, $V_{DD}$ = 3.5 V, maximum 9 I/Os used at the same time in output at low level with $I_{OL}$ = 8 mA, $V_{OL}$ = 0.4 V $P_{INTmax}$ = 20 mA × 3.5 V= 70 mW $P_{IOmax} = 9 \times 8 \text{ mA} \times 0.4 \text{ V} = 28.8 \text{ mW}$ This gives: $P_{INTmax} = 70 \text{ mW}$ and $P_{IOmax} = 28.8 \text{ mW}$ : $P_{Dmax} = 70 + 28.8 = 98.8 \text{ mW}$ Thus: P<sub>Dmax</sub> = 98.8 mW Using the values obtained in $\textit{Table 80}\ \mathsf{T}_{\mathsf{Jmax}}$ is calculated as follows: For LQFP100, 45°C/W $T_{Jmax} = 115^{\circ}C + (45^{\circ}C/W \times 98.8 \text{ mW}) = 115^{\circ}C + 4.44^{\circ}C = 119.44^{\circ}C$ This is within the range of the suffix 7 version parts ( $-40 < T_J < 125$ °C). In this case, parts must be ordered at least with the temperature range suffix 7 (see Section 8: Ordering information).