



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | AVR                                                                     |
| Core Size                  | 8-Bit                                                                   |
| Speed                      | 16MHz                                                                   |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                       |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                   |
| Number of I/O              | 32                                                                      |
| Program Memory Size        | 16KB (8K × 16)                                                          |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | 512 x 8                                                                 |
| RAM Size                   | 1K x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                             |
| Data Converters            | A/D 8x10b                                                               |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                       |
| Mounting Type              | Through Hole                                                            |
| Package / Case             | 40-DIP (0.600", 15.24mm)                                                |
| Supplier Device Package    | 40-PDIP                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/atmega16-16pi |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Figure 1. Pinout ATmega16

## Configurations

Pin





### Disclaimer

Typical values contained in this datasheet are based on simulations and characterization of other AVR microcontrollers manufactured on the same process technology. Min and Max values will be available after the device is characterized.



also assume that no Flash Boot Loader is present in the software. If such code is present, the EEPROM write function must also wait for any ongoing SPM command to finish.

```
Assembly Code Example

EEPROM_write:

; Wait for completion of previous write

sbic EECR, EEWE

rjmp EEPROM_write

; Set up address (r18:r17) in address register

out EEARH, r18

out EEARL, r17

; Write data (r16) to data register

out EEDR,r16

; Write logical one to EEMWE

sbi EECR, EEMWE

; Start eeprom write by setting EEWE

sbi EECR, EEWE

ret
```

C Code Example

```
void EEPROM_write(unsigned int uiAddress, unsigned char ucData)
{
    /* Wait for completion of previous write */
    while(EECR & (1<<EEWE))
    ;
    /* Set up address and data registers */
    EEAR = uiAddress;
    EEDR = ucData;
    /* Write logical one to EEMWE */
    EECR |= (1<<EEMWE);
    /* Start eeprom write by setting EEWE */
    EECR |= (1<<EEWE);
}</pre>
```



When the BOOTRST Fuse is unprogrammed, the Boot section size set to 2 Kbytes and the IVSEL bit in the GICR Register is set before any interrupts are enabled, the most typical and general program setup for the Reset and Interrupt Vector Addresses is:

| Address    | Labels | Code                                                      |                  | C | omments                            |
|------------|--------|-----------------------------------------------------------|------------------|---|------------------------------------|
| \$000      | RESET: | ldi                                                       | r16,high(RAMEND) | ; | Main program start                 |
| \$001      |        | out                                                       | SPH,r16          | ; | Set Stack Pointer to top of RAM    |
| \$002      | 1      | di r                                                      | 16,low(RAMEND)   |   |                                    |
| \$003      |        | out                                                       | SPL,r16          |   |                                    |
| \$004      |        | sei                                                       |                  | ; | Enable interrupts                  |
| \$005      |        | <inst< td=""><td>r&gt; xxx</td><td></td><td></td></inst<> | r> xxx           |   |                                    |
| ;          |        |                                                           |                  |   |                                    |
| .org \$1C0 | )2     |                                                           |                  |   |                                    |
| \$1C02     |        | jmp                                                       | EXT_INT0         | ; | IRQ0 Handler                       |
| \$1C04     |        | jmp                                                       | EXT_INT1         | ; | IRQ1 Handler                       |
|            |        | ••                                                        |                  | ; |                                    |
| \$1C28     |        | jmp                                                       | SPM RDY          | ; | Store Program Memory Ready Handler |

When the BOOTRST Fuse is programmed and the Boot section size set to 2 Kbytes, the most typical and general program setup for the Reset and Interrupt Vector Addresses is:

| Address   | Labels |                                                           | Code             |   | Comments                           |
|-----------|--------|-----------------------------------------------------------|------------------|---|------------------------------------|
| .org \$00 | 2      |                                                           |                  |   |                                    |
| \$002     |        | jmp                                                       | EXT_INT0         | ; | IRQ0 Handler                       |
| \$004     |        | jmp                                                       | EXT_INT1         | ; | IRQ1 Handler                       |
|           |        | ••                                                        |                  | ; |                                    |
| \$028     |        | jmp                                                       | SPM_RDY          | ; | Store Program Memory Ready Handler |
| ;         |        |                                                           |                  |   |                                    |
| .org \$1C | 00     |                                                           |                  |   |                                    |
| \$1C00    | RESET: | ldi                                                       | r16,high(RAMEND) | ; | Main program start                 |
| \$1C01    |        | out                                                       | SPH,r16          | ; | Set Stack Pointer to top of RAM    |
| \$1C02    |        | ldi                                                       | r16,low(RAMEND)  |   |                                    |
| \$1C03    |        | out                                                       | SPL,r16          |   |                                    |
| \$1C04    |        | sei                                                       |                  | ; | Enable interrupts                  |
| \$1C05    |        | <inst< td=""><td>r&gt; xxx</td><td></td><td></td></inst<> | r> xxx           |   |                                    |

When the BOOTRST Fuse is programmed, the Boot section size set to 2 Kbytes and the IVSEL bit in the GICR Register is set before any interrupts are enabled, the most typical and general program setup for the Reset and Interrupt Vector Addresses is:

| Address                       | Labels | Code                                             |                   | Comments                             |
|-------------------------------|--------|--------------------------------------------------|-------------------|--------------------------------------|
| .org \$1C<br>\$1C00<br>\$1C02 | 00     | jmp<br>jmp                                       | RESET<br>EXT_INT0 | ; Reset handler<br>; IRQ0 Handler    |
| \$1C04                        |        | jmp                                              | EXT_INT1          | ; IRQ1 Handler                       |
|                               |        | ••                                               |                   | ;                                    |
| \$1C28                        |        | jmp                                              | SPM_RDY           | ; Store Program Memory Ready Handler |
| ;                             |        |                                                  |                   |                                      |
| \$1C2A                        | RESET: | ldi                                              | r16,high(RAM      | IEND) ; Main program start           |
| \$1C2B                        |        | out                                              | SPH,r16           | ; Set Stack Pointer to top of RAM    |
| \$1C2C                        |        | ldi                                              | r16,low(RAME      | ND)                                  |
| \$1C2D                        |        | out                                              | SPL,r16           |                                      |
| \$1C2E                        |        | sei                                              |                   | ; Enable interrupts                  |
| \$1C2F                        |        | <inst< td=""><td>r&gt; xxx</td><td></td></inst<> | r> xxx            |                                      |



#### • SDA – Port C, Bit 1

SDA, Two-wire Serial Interface Data: When the TWEN bit in TWCR is set (one) to enable the Two-wire Serial Interface, pin PC1 is disconnected from the port and becomes the Serial Data I/O pin for the Two-wire Serial Interface. In this mode, there is a spike filter on the pin to suppress spikes shorter than 50 ns on the input signal, and the pin is driven by an open drain driver with slew-rate limitation. When this pin is used by the Two-wire Serial Interface, the pull-up can still be controlled by the PORTC1 bit.

#### • SCL - Port C, Bit 0

SCL, Two-wire Serial Interface Clock: When the TWEN bit in TWCR is set (one) to enable the Two-wire Serial Interface, pin PC0 is disconnected from the port and becomes the Serial Clock I/O pin for the Two-wire Serial Interface. In this mode, there is a spike filter on the pin to suppress spikes shorter than 50 ns on the input signal, and the pin is driven by an open drain driver with slew-rate limitation. When this pin is used by the Two-wire Serial Interface, the pull-up can still be controlled by the PORTC0 bit.

Table 29 and Table 30 relate the alternate functions of Port C to the overriding signals shown in Figure 26 on page 55.

| Signal<br>Name | PC7/TOSC2       | PC6/TOSC1      | PC5/TDI | PC4/TDO             |
|----------------|-----------------|----------------|---------|---------------------|
| PUOE           | AS2             | AS2            | JTAGEN  | JTAGEN              |
| PUOV           | 0               | 0              | 1       | 0                   |
| DDOE           | AS2             | AS2            | JTAGEN  | JTAGEN              |
| DDOV           | 0               | 0              | 0       | SHIFT_IR + SHIFT_DR |
| PVOE           | 0               | 0              | 0       | JTAGEN              |
| PVOV           | 0               | 0              | 0       | TDO                 |
| DIEOE          | AS2             | AS2            | JTAGEN  | JTAGEN              |
| DIEOV          | 0               | 0              | 0       | 0                   |
| DI             | _               | -              | _       | _                   |
| AIO            | T/C2 OSC OUTPUT | T/C2 OSC INPUT | TDI     | _                   |

Table 29. Overriding Signals for Alternate Functions in PC7..PC4



whether  $clk_{T0}$  is present or not. A CPU write overrides (has priority over) all counter clear or count operations.

The counting sequence is determined by the setting of the WGM01 and WGM00 bits located in the Timer/Counter Control Register (TCCR0). There are close connections between how the counter behaves (counts) and how waveforms are generated on the Output Compare output OC0. For more details about advanced counting sequences and waveform generation, see "Modes of Operation" on page 76.

The Timer/Counter Overflow (TOV0) Flag is set according to the mode of operation selected by the WGM01:0 bits. TOV0 can be used for generating a CPU interrupt.

**Output Compare Unit** The 8-bit comparator continuously compares TCNT0 with the Output Compare Register (OCR0). Whenever TCNT0 equals OCR0, the comparator signals a match. A match will set the Output Compare Flag (OCF0) at the next timer clock cycle. If enabled (OCIE0 = 1 and Global Interrupt Flag in SREG is set), the Output Compare Flag generates an output compare interrupt. The OCF0 Flag is automatically cleared when the interrupt is executed. Alternatively, the OCF0 Flag can be cleared by software by writing a logical one to its I/O bit location. The waveform generator uses the match signal to generate an output according to operating mode set by the WGM01:0 bits and Compare Output mode (COM01:0) bits. The max and bottom signals are used by the waveform generator for handling the special cases of the extreme values in some modes of operation (See "Modes of Operation" on page 76.).

Figure 29 shows a block diagram of the output compare unit.



Figure 29. Output Compare Unit, Block Diagram

The OCR0 Register is double buffered when using any of the Pulse Width Modulation (PWM) modes. For the normal and Clear Timer on Compare (CTC) modes of operation, the double buffering is disabled. The double buffering synchronizes the update of the OCR0 Compare Register to either top or bottom of the counting sequence. The synchronization prevents the occurrence of odd-length, non-symmetrical PWM pulses, thereby making the output glitch-free.



#### • Bit 2:0 - CS02:0: Clock Select

The three Clock Select bits select the clock source to be used by the Timer/Counter. **Table 42.** Clock Select Bit Description

| CS02 | CS01 | CS00 | Description                                             |  |  |  |  |  |
|------|------|------|---------------------------------------------------------|--|--|--|--|--|
| 0    | 0    | 0    | No clock source (Timer/Counter stopped).                |  |  |  |  |  |
| 0    | 0    | 1    | clk <sub>I/O</sub> /(No prescaling)                     |  |  |  |  |  |
| 0    | 1    | 0    | clk <sub>I/O</sub> /8 (From prescaler)                  |  |  |  |  |  |
| 0    | 1    | 1    | clk <sub>I/O</sub> /64 (From prescaler)                 |  |  |  |  |  |
| 1    | 0    | 0    | clk <sub>I/O</sub> /256 (From prescaler)                |  |  |  |  |  |
| 1    | 0    | 1    | clk <sub>I/O</sub> /1024 (From prescaler)               |  |  |  |  |  |
| 1    | 1    | 0    | External clock source on T0 pin. Clock on falling edge. |  |  |  |  |  |
| 1    | 1    | 1    | External clock source on T0 pin. Clock on rising edge.  |  |  |  |  |  |

If external pin modes are used for the Timer/Counter0, transitions on the T0 pin will clock the counter even if the pin is configured as an output. This feature allows software control of the counting.

#### Timer/Counter Register – TCNT0



The Timer/Counter Register gives direct access, both for read and write operations, to the Timer/Counter unit 8-bit counter. Writing to the TCNT0 Register blocks (removes) the compare match on the following timer clock. Modifying the counter (TCNT0) while the counter is running, introduces a risk of missing a compare match between TCNT0 and the OCR0 Register.

#### Output Compare Register – OCR0



The Output Compare Register contains an 8-bit value that is continuously compared with the counter value (TCNT0). A match can be used to generate an output compare interrupt, or to generate a waveform output on the OC0 pin.

#### Timer/Counter Interrupt Mask Register – TIMSK

| Bit           | 7     | 6     | 5      | 4      | 3      | 2     | 1     | 0     | _     |
|---------------|-------|-------|--------|--------|--------|-------|-------|-------|-------|
|               | OCIE2 | TOIE2 | TICIE1 | OCIE1A | OCIE1B | TOIE1 | OCIE0 | TOIE0 | TIMSK |
| Read/Write    | R/W   | R/W   | R/W    | R/W    | R/W    | R/W   | R/W   | R/W   | •     |
| Initial Value | 0     | 0     | 0      | 0      | 0      | 0     | 0     | 0     |       |

### • Bit 1 – OCIE0: Timer/Counter0 Output Compare Match Interrupt Enable

When the OCIE0 bit is written to one, and the I-bit in the Status Register is set (one), the Timer/Counter0 Compare Match interrupt is enabled. The corresponding interrupt is executed if a compare match in Timer/Counter0 occurs, that is, when the OCF0 bit is set in the Timer/Counter Interrupt Flag Register – TIFR.



to either top or bottom of the counting sequence. The synchronization prevents the occurrence of odd-length, non-symmetrical PWM pulses, thereby making the output glitch-free.

The OCR2 Register access may seem complex, but this is not case. When the double buffering is enabled, the CPU has access to the OCR2 Buffer Register, and if double buffering is disabled the CPU will access the OCR2 directly.

Force OutputIn non-PWM waveform generation modes, the match output of the comparator can be forced by<br/>writing a one to the Force Output Compare (FOC2) bit. Forcing compare match will not set the<br/>OCF2 Flag or reload/clear the timer, but the OC2 pin will be updated as if a real compare match<br/>had occurred (the COM21:0 bits settings define whether the OC2 pin is set, cleared or toggled).

Compare MatchAll CPU write operations to the TCNT2 Register will block any compare match that occurs in the<br/>next timer clock cycle, even when the timer is stopped. This feature allows OCR2 to be initialized<br/>to the same value as TCNT2 without triggering an interrupt when the Timer/Counter clock is<br/>enabled.

#### Using the Output Compare Unit Since writing TCNT2 in any mode of operation will block all compare matches for one timer clock cycle, there are risks involved when changing TCNT2 when using the output compare unit, independently of whether the Timer/Counter is running or not. If the value written to TCNT2 equals the OCR2 value, the compare match will be missed, resulting in incorrect waveform generation. Similarly, do not write the TCNT2 value equal to BOTTOM when the counter is downcounting.

The setup of the OC2 should be performed before setting the Data Direction Register for the port pin to output. The easiest way of setting the OC2 value is to use the Force Output Compare (FOC2) strobe bit in Normal mode. The OC2 Register keeps its value even when changing between Waveform Generation modes.

Be aware that the COM21:0 bits are not double buffered together with the compare value. Changing the COM21:0 bits will take effect immediately.



### USART

The Universal Synchronous and Asynchronous serial Receiver and Transmitter (USART) is a highly flexible serial communication device. The main features are:

- Full Duplex Operation (Independent Serial Receive and Transmit Registers)
- Asynchronous or Synchronous Operation
- Master or Slave Clocked Synchronous Operation
- High Resolution Baud Rate Generator
- Supports Serial Frames with 5, 6, 7, 8, or 9 Data Bits and 1 or 2 Stop Bits
- Odd or Even Parity Generation and Parity Check Supported by Hardware
- Data OverRun Detection
- Framing Error Detection
- Noise Filtering Includes False Start Bit Detection and Digital Low Pass Filter
- Three Separate Interrupts on TX Complete, TX Data Register Empty, and RX Complete
- Multi-processor Communication Mode
- Double Speed Asynchronous Communication Mode

**Overview** 

A simplified block diagram of the USART transmitter is shown in Figure 69. CPU accessible I/O Registers and I/O pins are shown in bold.

Figure 69. USART Block Diagram<sup>(1)</sup>



Note: 1. Refer to Figure 1 on page 2, Table 33 on page 65, and Table 27 on page 60 for USART pin placement.







Signal description:

- txclk Transmitter clock (Internal Signal).
- rxclk Receiver base clock (Internal Signal).
- xcki Input from XCK pin (Internal Signal). Used for synchronous Slave operation.
- **xcko** Clock output to XCK pin (Internal Signal). Used for synchronous Master operation.
- fosc XTAL pin frequency (System Clock).

Internal clock generation is used for the asynchronous and the synchronous Master modes of operation. The description in this section refers to Figure 70.

The USART Baud Rate Register (UBRR) and the down-counter connected to it function as a programmable prescaler or baud rate generator. The down-counter, running at system clock (fosc), is loaded with the UBRR value each time the counter has counted down to zero or when the UBRRL Register is written. A clock is generated each time the counter reaches zero. This clock is the baud rate generator clock output (= fosc/(UBRR+1)). The Transmitter divides the baud rate generator clock output by 2, 8 or 16 depending on mode. The baud rate generator output is used directly by the receiver's clock and data recovery units. However, the recovery units use a state machine that uses 2, 8 or 16 states depending on mode set by the state of the UMSEL, U2X and DDR\_XCK bits.

Table 60 contains equations for calculating the baud rate (in bits per second) and for calculating the UBRR value for each mode of operation using an internally generated clock source.



Internal Clock

**Generation – The** 

**Baud Rate Generator** 

#### • Bit 2:1 – UCSZ1:0: Character Size

The UCSZ1:0 bits combined with the UCSZ2 bit in UCSRB sets the number of data bits (Character Size) in a frame the Receiver and Transmitter use.

| UCSZ2 | UCS71 | UCSZ0 | Character Size |
|-------|-------|-------|----------------|
| 00022 | 00021 | 00020 |                |
| 0     | 0     | 0     | 5-bit          |
| 0     | 0     | 1     | 6-bit          |
| 0     | 1     | 0     | 7-bit          |
| 0     | 1     | 1     | 8-bit          |
| 1     | 0     | 0     | Reserved       |
| 1     | 0     | 1     | Reserved       |
| 1     | 1     | 0     | Reserved       |
| 1     | 1     | 1     | 9-bit          |

 Table 66.
 UCSZ Bits Settings

#### • Bit 0 – UCPOL: Clock Polarity

This bit is used for Synchronous mode only. Write this bit to zero when Asynchronous mode is used. The UCPOL bit sets the relationship between data output change and data input sample, and the synchronous clock (XCK).

 Table 67.
 UCPOL Bit Settings

| UCPOL | Transmitted Data Changed (Output of TxD Pin) | Received Data Sampled (Input on RxD Pin) |
|-------|----------------------------------------------|------------------------------------------|
| 0     | Rising XCK Edge                              | Falling XCK Edge                         |
| 1     | Falling XCK Edge                             | Rising XCK Edge                          |

#### USART Baud Rate Registers – UBRRL and UBRRH

| Bit           | 15    | 14  | 13  | 12  | 11     | 10   | 9       | 8   |       |
|---------------|-------|-----|-----|-----|--------|------|---------|-----|-------|
|               | URSEL | -   | -   | -   |        | UBRF | 2[11:8] |     | UBRRH |
|               |       |     |     | UBR | R[7:0] |      |         |     | UBRRL |
|               | 7     | 6   | 5   | 4   | 3      | 2    | 1       | 0   | •     |
| Read/Write    | R/W   | R   | R   | R   | R/W    | R/W  | R/W     | R/W |       |
|               | R/W   | R/W | R/W | R/W | R/W    | R/W  | R/W     | R/W |       |
| Initial Value | 0     | 0   | 0   | 0   | 0      | 0    | 0       | 0   |       |
|               | 0     | 0   | 0   | 0   | 0      | 0    | 0       | 0   |       |

The UBRRH Register shares the same I/O location as the UCSRC Register. See the "Accessing UBRRH/ UCSRC Registers" on page 162 section which describes how to access this register.

#### • Bit 15 – URSEL: Register Select

This bit selects between accessing the UBRRH or the UCSRC Register. It is read as zero when reading UBRRH. The URSEL must be zero when writing the UBRRH.

#### • Bit 14:12 - Reserved Bits

These bits are reserved for future use. For compatibility with future devices, these bit must be written to zero when UBRRH is written.



### Overview of the TWI Module

The TWI module is comprised of several submodules, as shown in Figure 84. All registers drawn in a thick line are accessible through the AVR data bus.



#### Figure 84. Overview of the TWI Module

**SCL and SDA Pins** These pins interface the AVR TWI with the rest of the MCU system. The output drivers contain a slew-rate limiter in order to conform to the TWI specification. The input stages contain a spike suppression unit removing spikes shorter than 50 ns. Note that the internal pull-ups in the AVR pads can be enabled by setting the PORT bits corresponding to the SCL and SDA pins, as explained in the I/O Port section. The internal pull-ups can in some systems eliminate the need for external ones.

**Bit Rate Generator** Unit This unit controls the period of SCL when operating in a Master mode. The SCL period is controlled by settings in the TWI Bit Rate Register (TWBR) and the Prescaler bits in the TWI Status Register (TWSR). Slave operation does not depend on Bit Rate or Prescaler settings, but the CPU clock frequency in the Slave must be at least 16 times higher than the SCL frequency. Note that Slaves may prolong the SCL low period, thereby reducing the average TWI bus clock period. The SCL frequency is generated according to the following equation:

SCL frequency = 
$$\frac{\text{CPU Clock frequency}}{16 + 2(\text{TWBR}) \cdot 4^{TWPS}}$$

- TWBR = Value of the TWI Bit Rate Register
- TWPS = Value of the prescaler bits in the TWI Status Register
- Note: Note: Pull-up resistor values should be selected according to the SCL frequency and the capacitive bus line load. See Table 120 on page 294 for value of pull-up resistor.

**Bus Interface Unit** This unit contains the Data and Address Shift Register (TWDR), a START/STOP Controller and Arbitration detection hardware. The TWDR contains the address or data bytes to be transmitted,



| \$08 | A START condition has been transmitted                | Load SLA+R        | 0 | 0 | 1 | х | SLA+R will be transmitted<br>ACK or NOT ACK will be received                                  |
|------|-------------------------------------------------------|-------------------|---|---|---|---|-----------------------------------------------------------------------------------------------|
| \$10 | A repeated START condition<br>has been transmitted    | Load SLA+R or     | 0 | 0 | 1 | х | SLA+R will be transmitted<br>ACK or NOT ACK will be received                                  |
|      |                                                       | Load SLA+W        | 0 | 0 | 1 | х | SLA+W will be transmitted<br>Logic will switch to masTer Transmitter mode                     |
| \$38 | Arbitration lost in SLA+R or NOT ACK bit              | No TWDR action or | 0 | 0 | 1 | х | Two-wire Serial Bus will be released and not addressed Slave mode will be entered             |
|      |                                                       | No TWDR action    | 1 | 0 | 1 | х | A START condition will be transmitted when the bus becomes free                               |
| \$40 | SLA+R has been transmitted;<br>ACK has been received  | No TWDR action or | 0 | 0 | 1 | 0 | Data byte will be received and NOT ACK will be<br>returned                                    |
|      |                                                       | No TWDR action    | 0 | 0 | 1 | 1 | Data byte will be received and ACK will be returned                                           |
| \$48 | SLA+R has been transmitted;                           | No TWDR action or | 1 | 0 | 1 | Х | Repeated START will be transmitted                                                            |
|      | NOT ACK has been received                             | No TWDR action or | 0 | 1 | 1 | х | STOP condition will be transmitted and TWSTO Flag will be reset                               |
|      |                                                       | No TWDR action    | 1 | 1 | 1 | х | STOP condition followed by a START condition will be transmitted and TWSTO Flag will be reset |
| \$50 | Data byte has been received;<br>ACK has been returned | Read data byte or | 0 | 0 | 1 | 0 | Data byte will be received and NOT ACK will be<br>returned                                    |
|      |                                                       | Read data byte    | 0 | 0 | 1 | 1 | Data byte will be received and ACK will be returned                                           |
| \$58 | Data byte has been received;                          | Read data byte or | 1 | 0 | 1 | Х | Repeated START will be transmitted                                                            |
|      | NOT ACK has been returned                             | Read data byte or | 0 | 1 | 1 | х | STOP condition will be transmitted and TWSTO Flag will be reset                               |
|      |                                                       | Read data byte    | 1 | 1 | 1 | Х | STOP condition followed by a START condition will be transmitted and TWSTO Flag will be reset |

#### Table 75. Status Codes for Master Receiver Mode (Continued)







#### Combining Several TWI Modes

In some cases, several TWI modes must be combined in order to complete the desired action. Consider for example reading data from a serial EEPROM. Typically, such a transfer involves the following steps:

- 1. The transfer must be initiated
- 2. The EEPROM must be instructed what location should be read
- 3. The reading must be performed
- 4. The transfer must be finished

Note that data is transmitted both from Master to Slave and vice versa. The Master must instruct the Slave what location it wants to read, requiring the use of the MT mode. Subsequently, data must be read from the Slave, implying the use of the MR mode. Thus, the transfer direction must be changed. The Master must keep control of the bus during all these steps, and the steps should be carried out as an atomical operation. If this principle is violated in a multi-master system, another Master can alter the data pointer in the EEPROM between steps 2 and 3, and the Master will read the wrong data location. Such a change in transfer direction is accomplished by transmitting a REPEATED START between the transmission of the address byte and reception of the data. After a REPEATED START, the Master keeps ownership of the bus. The following figure shows the flow in this transfer.





### Multi-master Systems and Arbitration

If multiple Masters are connected to the same bus, transmissions may be initiated simultaneously by one or more of them. The TWI standard ensures that such situations are handled in such a way that one of the Masters will be allowed to proceed with the transfer, and that no data will be lost in the process. An example of an arbitration situation is depicted below, where two Masters are trying to transmit data to a Slave Receiver.

#### Figure 95. An Arbitration Example





Table 85. ADC Prescaler Selections

| ADPS2 | ADPS1 | ADPS0 | Division Factor |
|-------|-------|-------|-----------------|
| 0     | 0     | 0     | 2               |
| 0     | 0     | 1     | 2               |
| 0     | 1     | 0     | 4               |
| 0     | 1     | 1     | 8               |
| 1     | 0     | 0     | 16              |
| 1     | 0     | 1     | 32              |
| 1     | 1     | 0     | 64              |
| 1     | 1     | 1     | 128             |

#### The ADC Data Register – ADCL and ADCH

ADLAR = 0

| Bit           | 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8    |      |
|---------------|------|------|------|------|------|------|------|------|------|
|               | -    | -    | -    | -    | -    | -    | ADC9 | ADC8 | ADCH |
|               | ADC7 | ADC6 | ADC5 | ADC4 | ADC3 | ADC2 | ADC1 | ADC0 | ADCL |
|               | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |      |
| Read/Write    | R    | R    | R    | R    | R    | R    | R    | R    |      |
|               | R    | R    | R    | R    | R    | R    | R    | R    |      |
| Initial Value | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |      |
|               | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |      |

ADLAR = 1

| Bit           | 15           | 14           | 13   | 12   | 11        | 10   | 9    | 8    |              |
|---------------|--------------|--------------|------|------|-----------|------|------|------|--------------|
|               | ADC9<br>ADC1 | ADC8<br>ADC0 | ADC7 | ADC6 | ADC5<br>- | ADC4 | ADC3 | ADC2 | ADCH<br>ADCL |
|               |              |              |      |      |           |      |      |      |              |
| Read/Write    | R            | R            | R    | R    | R         | R    | R    | R    |              |
|               | R            | R            | R    | R    | R         | R    | R    | R    |              |
| Initial Value | 0            | 0            | 0    | 0    | 0         | 0    | 0    | 0    |              |
|               | 0            | 0            | 0    | 0    | 0         | 0    | 0    | 0    |              |

When an ADC conversion is complete, the result is found in these two registers. If differential channels are used, the result is presented in two's complement form.

When ADCL is read, the ADC Data Register is not updated until ADCH is read. Consequently, if the result is left adjusted and no more than 8-bit precision is required, it is sufficient to read ADCH. Otherwise, ADCL must be read first, then ADCH.

The ADLAR bit in ADMUX, and the MUXn bits in ADMUX affect the way the result is read from the registers. If ADLAR is set, the result is left adjusted. If ADLAR is cleared (default), the result is right adjusted.

### ADC9:0: ADC Conversion Result

These bits represent the result from the conversion, as detailed in "ADC Conversion Result" on page 216.



#### Figure 121. Analog Comparator









### ATmega16 Boundary-scan Order

Table 94 shows the scan order between TDI and TDO when the Boundary-scan chain is selected as data path. Bit 0 is the LSB; the first bit scanned in, and the first bit scanned out. The scan order follows the pin-out order as far as possible. Therefore, the bits of Port A is scanned in the opposite bit order of the other ports. Exceptions from the rules are the Scan chains for the analog circuits, which constitute the most significant bits of the scan chain regardless of which physical pin they are connected to. In Figure 116, PXn. Data corresponds to FF0, PXn. Control corresponds to FF1, and PXn. Pullup\_enable corresponds to FF2. Bit 2, 3, 4, and 5 of Port C is not in the scan chain, since these pins constitute the TAP pins when the JTAG is enabled.

| Bit Number | Signal Name                    | Module     |
|------------|--------------------------------|------------|
| 140        | AC_IDLE                        | Comparator |
| 139        | ACO                            |            |
| 138        | ACME                           |            |
| 137        | ACBG                           |            |
| 136        | COMP                           | ADC        |
| 135        | PRIVATE_SIGNAL1 <sup>(1)</sup> |            |
| 134        | ACLK                           |            |
| 133        | ACTEN                          |            |
| 132        | PRIVATE_SIGNAL2 <sup>(2)</sup> |            |
| 131        | ADCBGEN                        |            |
| 130        | ADCEN                          |            |
| 129        | AMPEN                          |            |
| 128        | DAC_9                          |            |
| 127        | DAC_8                          |            |
| 126        | DAC_7                          |            |
| 125        | DAC_6                          |            |
| 124        | DAC_5                          |            |
| 123        | DAC_4                          |            |
| 122        | DAC_3                          |            |
| 121        | DAC_2                          |            |
| 120        | DAC_1                          |            |
| 119        | DAC_0                          |            |
| 118        | EXTCH                          |            |
| 117        | G10                            |            |
| 116        | G20                            |            |
| 115        | GNDEN                          |            |
| 114        | HOLD                           |            |
| 113        | IREFEN                         |            |
| 112        | MUXEN_7                        |            |

Table 94. ATmega16 Boundary-scan Order



|                   | Fuse Low<br>Byte                                                                                                                                                                                                                                                                                           | Bit<br>No.                                                 | Description                                                                                                                                                                  | Default Value                                                                                                                                                                           |                                                      |  |  |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--|--|
|                   | BODLEVEL                                                                                                                                                                                                                                                                                                   | 7                                                          | Brown-out Detector trigger level                                                                                                                                             | 1 (unprogrammed)                                                                                                                                                                        |                                                      |  |  |
|                   | BODEN                                                                                                                                                                                                                                                                                                      | 6                                                          | Brown-out Detector enable                                                                                                                                                    | 1 (unprogrammed, BOD disabled)                                                                                                                                                          |                                                      |  |  |
|                   | SUT1                                                                                                                                                                                                                                                                                                       | 5                                                          | Select start-up time                                                                                                                                                         | 1 (unprogrammed) <sup>(1)</sup>                                                                                                                                                         |                                                      |  |  |
|                   | SUT0                                                                                                                                                                                                                                                                                                       | 4                                                          | Select start-up time                                                                                                                                                         | 0 (programmed) <sup>(1)</sup>                                                                                                                                                           |                                                      |  |  |
|                   | CKSEL3                                                                                                                                                                                                                                                                                                     | 3                                                          | Select Clock source                                                                                                                                                          | 0 (programmed) <sup>(2)</sup>                                                                                                                                                           |                                                      |  |  |
|                   | CKSEL2                                                                                                                                                                                                                                                                                                     | 2                                                          | Select Clock source                                                                                                                                                          | 0 (programmed) <sup>(2)</sup>                                                                                                                                                           |                                                      |  |  |
|                   | CKSEL1                                                                                                                                                                                                                                                                                                     | 1                                                          | Select Clock source                                                                                                                                                          | 0 (programmed) <sup>(2)</sup>                                                                                                                                                           |                                                      |  |  |
|                   | CKSEL0                                                                                                                                                                                                                                                                                                     | 0                                                          | Select Clock source                                                                                                                                                          | 1 (unprogrammed) <sup>(2)</sup>                                                                                                                                                         |                                                      |  |  |
|                   | <ol> <li>Notes: 1. The default value of SUT10 results in maximum start-up time. SeeTable 10 on page 29 for details.</li> <li>2. The default setting of CKSEL30 results in internal RC Oscillator @ 1 MHz. See Table 2 on page 25 for details.</li> </ol>                                                   |                                                            |                                                                                                                                                                              |                                                                                                                                                                                         |                                                      |  |  |
|                   | Lock bit1 (LB                                                                                                                                                                                                                                                                                              | the Fuse<br>I) is prog                                     | a bits is not affected by Chip Er<br>rammed. Program the Fuse bits                                                                                                           | before programming the Lock bits                                                                                                                                                        | SCKED IF                                             |  |  |
| Latching of Fuses | The Fuse values are latched when the device enters programming mode and changes of the Fuse values will have no effect until the part leaves Programming mode. This does not apply to the EESAVE Fuse which will take effect once it is programmed. The fuses are also latched on Power-up in Normal mode. |                                                            |                                                                                                                                                                              |                                                                                                                                                                                         |                                                      |  |  |
| Signature Bytes   | All Atmel microcontrollers have a three-byte signature code which identifies the device. This code can be read in both serial and parallel mode, also when the device is locked. The three bytes reside in a separate address space.                                                                       |                                                            |                                                                                                                                                                              |                                                                                                                                                                                         |                                                      |  |  |
|                   | For the ATmega16 the signature bytes are:                                                                                                                                                                                                                                                                  |                                                            |                                                                                                                                                                              |                                                                                                                                                                                         |                                                      |  |  |
|                   | 1. \$000: \$1E (indicates manufactured by Atmel)                                                                                                                                                                                                                                                           |                                                            |                                                                                                                                                                              |                                                                                                                                                                                         |                                                      |  |  |
|                   | 2. \$001: \$94 (indicates 16 Kbytes Flash memory)                                                                                                                                                                                                                                                          |                                                            |                                                                                                                                                                              |                                                                                                                                                                                         |                                                      |  |  |
|                   | 3. \$002: \$03                                                                                                                                                                                                                                                                                             | (indicate                                                  | es Al mega16 device when \$001                                                                                                                                               | l is \$94)                                                                                                                                                                              |                                                      |  |  |
| Calibration Byte  | The ATmega1<br>resides in the<br>for 1 MHz, 2 I<br>cally loaded in<br>to be loaded r                                                                                                                                                                                                                       | 6 stores<br>signatur<br>MHz, 4 M<br>nto the O<br>nanually, | four different calibration values<br>e row High Byte of the address<br>IHz, and 8 Mhz respectively. Du<br>SCCAL Register. If other freque<br>see "Oscillator Calibration Reg | for the internal RC Oscillator. Thes<br>es 0x0000, 0x0001, 0x0002, and<br>uring Reset, the 1 MHz value is au<br>encies are used, the calibration va<br>ister – OSCCAL" on page 30 for d | e bytes<br>0x0003<br>utomati-<br>alue has<br>etails. |  |  |

Table 106. Fuse Low Byte



#### **Reading the Flash**

- 1. Enter JTAG instruction PROG\_COMMANDS.
- 2. Enable Flash read using programming instruction 3a.
- 3. Load address using programming instructions 3b and 3c.
- 4. Read data using programming instruction 3d.
- 5. Repeat steps 3 and 4 until all data have been read.

A more efficient data transfer can be achieved using the PROG\_PAGEREAD instruction:

- 1. Enter JTAG instruction PROG\_COMMANDS.
- 2. Enable Flash read using programming instruction 3a.
- 3. Load the page address using programming instructions 3b and 3c. PCWORD (refer to Table 107 on page 262) is used to address within one page and must be written as 0.
- 4. Enter JTAG instruction PROG\_PAGEREAD.
- 5. Read the entire page by shifting out all instruction words in the page, starting with the LSB of the first instruction in the page and ending with the MSB of the last instruction in the page. Remember that the first 8 bits shifted out should be ignored.
- 6. Enter JTAG instruction PROG\_COMMANDS.
- 7. Repeat steps 3 to 6 until all data have been read.

# Programming the<br/>EEPROMBefore programming the EEPROM a Chip Erase must be performed. See "Performing Chip<br/>Erase" on page 288.

- 1. Enter JTAG instruction PROG\_COMMANDS.
- 2. Enable EEPROM write using programming instruction 4a.
- 3. Load address High byte using programming instruction 4b.
- 4. Load address Low byte using programming instruction 4c.
- 5. Load data using programming instructions 4d and 4e.
- 6. Repeat steps 4 and 5 for all data bytes in the page.
- 7. Write the data using programming instruction 4f.
- Poll for EEPROM write complete using programming instruction 4g, or wait for t<sub>WLRH</sub> (refer to Table 113 on page 272).
- 9. Repeat steps 3 to 8 until all data have been programmed.

Note that the PROG\_PAGELOAD instruction can not be used when programming the EEPROM

**Reading the EEPROM** 

- **OM** 1. Enter JTAG instruction PROG\_COMMANDS.
  - Enable EEPROM read using programming instruction 5a.
  - 3. Load address using programming instructions 5b and 5c.
  - 4. Read data using programming instruction 5d.
  - 5. Repeat steps 3 and 4 until all data have been read.

Note that the PROG\_PAGEREAD instruction can not be used when reading the EEPROM







Figure 169. Standby Supply Current vs.  $V_{CC}$  (2 MHz Xtal, Watchdog Timer Disabled)







