



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 4MHz                                                                      |
| Connectivity               | -                                                                         |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                          |
| Number of I/O              | 13                                                                        |
| Program Memory Size        | 896B (512 x 14)                                                           |
| Program Memory Type        | OTP                                                                       |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 80 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 6V                                                                   |
| Data Converters            | -                                                                         |
| Oscillator Type            | External                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Through Hole                                                              |
| Package / Case             | 18-DIP (0.300", 7.62mm)                                                   |
| Supplier Device Package    | 18-PDIP                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16c620-04i-p |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 1.0 GENERAL DESCRIPTION

The PIC16C62X devices are 18 and 20-Pin ROM/ EPROM-based members of the versatile PICmicro<sup>®</sup> family of low cost, high performance, CMOS, fullystatic, 8-bit microcontrollers.

All PICmicro microcontrollers employ an advanced RISC architecture. The PIC16C62X devices have enhanced core features, eight-level deep stack, and multiple internal and external interrupt sources. The separate instruction and data buses of the Harvard architecture allow a 14-bit wide instruction word with the separate 8-bit wide data. The two-stage instruction pipeline allows all instructions to execute in a single cycle, except for program branches (which require two cycles). A total of 35 instructions (reduced instruction set) are available. Additionally, a large register set gives some of the architectural innovations used to achieve a very high performance.

PIC16C62X microcontrollers typically achieve a 2:1 code compression and a 4:1 speed improvement over other 8-bit microcontrollers in their class.

The PIC16C620A, PIC16C621A and PIC16CR620A have 96 bytes of RAM. The PIC16C622(A) has 128 bytes of RAM. Each device has 13 I/O pins and an 8-bit timer/counter with an 8-bit programmable prescaler. In addition, the PIC16C62X adds two analog comparators with a programmable on-chip voltage reference module. The comparator module is ideally suited for applications requiring a low cost analog interface (e.g., battery chargers, threshold detectors, white goods controllers, etc).

PIC16C62X devices have special features to reduce external components, thus reducing system cost, enhancing system reliability and reducing power consumption. There are four oscillator options, of which the single pin RC oscillator provides a low cost solution, the LP oscillator minimizes power consumption, XT is a standard crystal, and the HS is for High Speed crystals. The SLEEP (Power-down) mode offers power savings. The user can wake-up the chip from SLEEP through several external and internal interrupts and RESET.

A highly reliable Watchdog Timer with its own on-chip RC oscillator provides protection against software lock- up.

A UV-erasable CERDIP-packaged version is ideal for code development while the cost effective One-Time-Programmable (OTP) version is suitable for production in any volume.

Table 1-1 shows the features of the PIC16C62X midrange microcontroller families.

A simplified block diagram of the PIC16C62X is shown in Figure 3-1.

The PIC16C62X series fits perfectly in applications ranging from battery chargers to low power remote sensors. The EPROM technology makes

customization of application programs (detection levels, pulse generation, timers, etc.) extremely fast and convenient. The small footprint packages make this microcontroller series perfect for all applications with space limitations. Low cost, low power, high performance, ease of use and I/O flexibility make the PIC16C62X very versatile.

# 1.1 Family and Upward Compatibility

Those users familiar with the PIC16C5X family of microcontrollers will realize that this is an enhanced version of the PIC16C5X architecture. Please refer to Appendix A for a detailed list of enhancements. Code written for the PIC16C5X can be easily ported to PIC16C62X family of devices (Appendix B). The PIC16C62X family fills the niche for users wanting to migrate up from the PIC16C5X family and not needing various peripheral features of other members of the PIC16XX mid-range microcontroller family.

### 1.2 Development Support

The PIC16C62X family is supported by a full-featured macro assembler, a software simulator, an in-circuit emulator, a low cost development programmer and a full-featured programmer. Third Party "C" compilers are also available.

# 2.0 PIC16C62X DEVICE VARIETIES

A variety of frequency ranges and packaging options are available. Depending on application and production requirements, the proper device option can be selected using the information in the PIC16C62X Product Identification System section at the end of this data sheet. When placing orders, please use this page of the data sheet to specify the correct part number.

# 2.1 UV Erasable Devices

The UV erasable version, offered in CERDIP package, is optimal for prototype development and pilot programs. This version can be erased and reprogrammed to any of the Oscillator modes.

Microchip's PICSTART<sup>®</sup> and PRO MATE<sup>®</sup> programmers both support programming of the PIC16C62X.

Note: Microchip does not recommend code protecting windowed devices.

#### 2.2 One-Time-Programmable (OTP) Devices

The availability of OTP devices is especially useful for customers who need the flexibility for frequent code updates and small volume applications. In addition to the program memory, the configuration bits must also be programmed.

### 2.3 Quick-Turnaround-Production (QTP) Devices

Microchip offers a QTP programming service for factory production orders. This service is made available for users who chose not to program a medium to high quantity of units and whose code patterns have stabilized. The devices are identical to the OTP devices, but with all EPROM locations and configuration options already programmed by the factory. Certain code and prototype verification procedures apply before production shipments are available. Please contact your Microchip Technology sales office for more details.

# 2.4 Serialized Quick-Turnaround-Production<sup>sm</sup> (SQTP<sup>sm</sup>) Devices

Microchip offers a unique programming service where a few user-defined locations in each device are programmed with different serial numbers. The serial numbers may be random, pseudo-random or sequential.

Serial programming allows each device to have a unique number, which can serve as an entry-code, password or ID number.

| Name         | DIP/SOIC<br>Pin # | SSOP<br>Pin # | I/O/P Type | Buffer<br>Type        | Description                                                                                                                                                                                                         |
|--------------|-------------------|---------------|------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OSC1/CLKIN   | 16                | 18            | I          | ST/CMOS               | Oscillator crystal input/external clock source input.                                                                                                                                                               |
| OSC2/CLKOUT  | 15                | 17            | 0          | _                     | Oscillator crystal output. Connects to crystal or resonator<br>in Crystal Oscillator mode. In RC mode, OSC2 pin out-<br>puts CLKOUT, which has 1/4 the frequency of OSC1<br>and denotes the instruction cycle rate. |
| MCLR/Vpp     | 4                 | 4             | I/P        | ST                    | Master Clear (Reset) input/programming voltage input.<br>This pin is an Active Low Reset to the device.                                                                                                             |
|              |                   |               |            |                       | PORTA is a bi-directional I/O port.                                                                                                                                                                                 |
| RA0/AN0      | 17                | 19            | I/O        | ST                    | Analog comparator input                                                                                                                                                                                             |
| RA1/AN1      | 18                | 20            | I/O        | ST                    | Analog comparator input                                                                                                                                                                                             |
| RA2/AN2/VREF | 1                 | 1             | I/O        | ST                    | Analog comparator input or VREF output                                                                                                                                                                              |
| RA3/AN3      | 2                 | 2             | I/O        | ST                    | Analog comparator input /output                                                                                                                                                                                     |
| RA4/T0CKI    | 3                 | 3             | I/O        | ST                    | Can be selected to be the clock input to the Timer0<br>timer/counter or a comparator output. Output is<br>open drain type.                                                                                          |
|              |                   |               |            |                       | PORTB is a bi-directional I/O port. PORTB can be<br>software programmed for internal weak pull-up on all<br>inputs.                                                                                                 |
| RB0/INT      | 6                 | 7             | I/O        | TTL/ST <sup>(1)</sup> | RB0/INT can also be selected as an external interrupt pin.                                                                                                                                                          |
| RB1          | 7                 | 8             | I/O        | TTL                   |                                                                                                                                                                                                                     |
| RB2          | 8                 | 9             | I/O        | TTL                   |                                                                                                                                                                                                                     |
| RB3          | 9                 | 10            | I/O        | TTL                   |                                                                                                                                                                                                                     |
| RB4          | 10                | 11            | I/O        | TTL                   | Interrupt-on-change pin.                                                                                                                                                                                            |
| RB5          | 11                | 12            | I/O        | TTL                   | Interrupt-on-change pin.                                                                                                                                                                                            |
| RB6          | 12                | 13            | I/O        | TTL/ST <sup>(2)</sup> | Interrupt-on-change pin. Serial programming clock.                                                                                                                                                                  |
| RB7          | 13                | 14            | I/O        | TTL/ST <sup>(2)</sup> | Interrupt-on-change pin. Serial programming data.                                                                                                                                                                   |
| Vss          | 5                 | 5,6           | Р          | _                     | Ground reference for logic and I/O pins.                                                                                                                                                                            |
| VDD          | 14                | 15,16         | Р          | _                     | Positive supply for logic and I/O pins.                                                                                                                                                                             |
| Legend:      | O = out<br>— = No | put<br>t used | I/O = inp  | ut/output             | P = power<br>ST = Schmitt Trigger input                                                                                                                                                                             |

| TABLE 3-1: | PIC16C62X PINOUT DESCRIPTIC | )N |
|------------|-----------------------------|----|
|            |                             |    |

TTL = TTL input

**Note** 1: This buffer is a Schmitt Trigger input when configured as the external interrupt.

2: This buffer is a Schmitt Trigger input when used in Serial Programming mode.

# 4.3 PCL and PCLATH

The program counter (PC) is 13-bits wide. The low byte comes from the PCL register, which is a readable and writable register. The high byte (PC<12:8>) is not directly readable or writable and comes from PCLATH. On any RESET, the PC is cleared. Figure 4-8 shows the two situations for the loading of the PC. The upper example in the figure shows how the PC is loaded on a write to PCL (PCLATH<4:0>  $\rightarrow$  PCH). The lower example in the figure shows how the PC is loaded during a CALL or GOTO instruction (PCLATH<4:3>  $\rightarrow$  PCH).

#### FIGURE 4-8: LOADING OF PC IN DIFFERENT SITUATIONS



# 4.3.1 COMPUTED GOTO

A computed GOTO is accomplished by adding an offset to the program counter (ADDWF PCL). When doing a table read using a computed GOTO method, care should be exercised if the table location crosses a PCL memory boundary (each 256 byte block). Refer to the application note, *"Implementing a Table Read"* (AN556).

# 4.3.2 STACK

The PIC16C62X family has an 8-level deep x 13-bit wide hardware stack (Figure 4-2 and Figure 4-3). The stack space is not part of either program or data space and the stack pointer is not readable or writable. The PC is PUSHed onto the stack when a CALL instruction is executed or an interrupt causes a branch. The stack is POPed in the event of a RETURN, RETLW or a RETFIE instruction execution. PCLATH is not affected by a PUSH or POP operation.

The stack operates as a circular buffer. This means that after the stack has been PUSHed eight times, the ninth push overwrites the value that was stored from the first push. The tenth push overwrites the second push (and so on).

- Note 1: There are no STATUS bits to indicate stack overflow or stack underflow conditions.
  - 2: There are no instructions/mnemonics called PUSH or POP. These are actions that occur from the execution of the CALL, RETURN, RETLW and RETFIE instructions, or the vectoring to an interrupt address.

#### TABLE 5-1:PORTA FUNCTIONS

| Name         | Bit # | Buffer<br>Type | Function                                                                                          |  |  |  |  |
|--------------|-------|----------------|---------------------------------------------------------------------------------------------------|--|--|--|--|
| RA0/AN0      | bit0  | ST             | Input/output or comparator input                                                                  |  |  |  |  |
| RA1/AN1      | bit1  | ST             | Input/output or comparator input                                                                  |  |  |  |  |
| RA2/AN2/VREF | bit2  | ST             | Input/output or comparator input or VREF output                                                   |  |  |  |  |
| RA3/AN3      | bit3  | ST             | Input/output or comparator input/output                                                           |  |  |  |  |
| RA4/T0CKI    | bit4  | ST             | Input/output or external clock input for TMR0 or comparator output.<br>Output is open drain type. |  |  |  |  |

Legend: ST = Schmitt Trigger input

### TABLE 5-2: SUMMARY OF REGISTERS ASSOCIATED WITH PORTA

| Address | Name  | Bit 7 | Bit 6 | Bit 5 | Bit 4      | Bit 3      | Bit 2      | Bit 1      | Bit 0      | Value on<br>POR | Value on<br>All Other<br>RESETS |
|---------|-------|-------|-------|-------|------------|------------|------------|------------|------------|-----------------|---------------------------------|
| 05h     | PORTA |       | _     |       | RA4        | RA3        | RA2        | RA1        | RA0        | x 0000          | u 0000                          |
| 85h     | TRISA | _     | _     | _     | TRISA<br>4 | TRISA<br>3 | TRISA<br>2 | TRISA<br>1 | TRISA<br>0 | 1 1111          | 1 1111                          |
| 1Fh     | CMCON | C2OUT | C1OUT | _     | _          | CIS        | CM2        | CM1        | CM0        | 00 0000         | 00 0000                         |
| 9Fh     | VRCON | VREN  | VROE  | VRR   | _          | VR3        | VR2        | VR1        | VR0        | 000- 0000       | 000- 0000                       |

Legend: — = Unimplemented locations, read as '0', u = unchanged, x = unknown

Note: Shaded bits are not used by PORTA.

#### 6.3 Prescaler

An 8-bit counter is available as a prescaler for the Timer0 module, or as a postscaler for the Watchdog Timer, respectively (Figure 6-6). For simplicity, this counter is being referred to as "prescaler" throughout this data sheet. Note that there is only one prescaler available which is mutually exclusive between the Timer0 module and the Watchdog Timer. Thus, a prescaler assignment for the Timer0 module means that there is no prescaler for the Watchdog Timer and vice-versa.

The PSA and PS<2:0> bits (OPTION<3:0>) determine the prescaler assignment and prescale ratio.

When assigned to the Timer0 module, all instructions writing to the TMR0 register (e.g., CLRF 1, MOVWF 1, BSF 1, x....etc.) will clear the prescaler. When assigned to WDT, a CLRWDT instruction will clear the prescaler along with the Watchdog Timer. The prescaler is not readable or writable.



#### FIGURE 6-6: BLOCK DIAGRAM OF THE TIMER0/WDT PRESCALER

#### 7.6 Comparator Interrupts

The comparator interrupt flag is set whenever there is a change in the output value of either comparator. Software will need to maintain information about the status of the output bits, as read from CMCON<7:6>, to determine the actual change that has occurred. The CMIF bit, PIR1<6>, is the comparator interrupt flag. The CMIF bit must be RESET by clearing '0'. Since it is also possible to write a '1' to this register, a simulated interrupt may be initiated.

The CMIE bit (PIE1<6>) and the PEIE bit (INTCON<6>) must be set to enable the interrupt. In addition, the GIE bit must also be set. If any of these bits are clear, the interrupt is not enabled, though the CMIF bit will still be set if an interrupt condition occurs.

| Note: | If a change in the CMCON register          |  |  |  |  |  |  |  |  |  |
|-------|--------------------------------------------|--|--|--|--|--|--|--|--|--|
|       | (C1OUT or C2OUT) should occur when a       |  |  |  |  |  |  |  |  |  |
|       | read operation is being executed (start of |  |  |  |  |  |  |  |  |  |
|       | the Q2 cycle), then the CMIF (PIR1<6>)     |  |  |  |  |  |  |  |  |  |
|       | interrupt flag may not get set.            |  |  |  |  |  |  |  |  |  |

The user, in the interrupt service routine, can clear the interrupt in the following manner:

- a) Any read or write of CMCON. This will end the mismatch condition.
- b) Clear flag bit CMIF.

A mismatch condition will continue to set flag bit CMIF. Reading CMCON will end the mismatch condition and allow flag bit CMIF to be cleared.

# 7.7 Comparator Operation During SLEEP

When a comparator is active and the device is placed in SLEEP mode, the comparator remains active and the interrupt is functional if enabled. This interrupt will

Vdd ∆Vt = 0.6V RIC Rs < 10K Δικ **I**LEAKAGE CPIN VT = 0.6V ±500 nA 5 pF Vss Input Capacitance Legend CPIN = Threshold Voltage Vт = Leakage Current at the pin due to various junctions ILEAKAGE = = Interconnect Resistance RIC Rs = Source Impedance Analog Voltage VA =

FIGURE 7-4: ANALOG INPUT MODEL

wake up the device from SLEEP mode when enabled. While the comparator is powered-up, higher SLEEP currents than shown in the power-down current specification will occur. Each comparator that is operational will consume additional current as shown in the comparator specifications. To minimize power consumption while in SLEEP mode, turn off the comparators, CM<2:0> = 111, before entering SLEEP. If the device wakes up from SLEEP, the contents of the CMCON register are not affected.

### 7.8 Effects of a RESET

A device RESET forces the CMCON register to its RESET state. This forces the comparator module to be in the comparator RESET mode, CM<2:0> = 000. This ensures that all potential inputs are analog inputs. Device current is minimized when analog inputs are present at RESET time. The comparators will be powered-down during the RESET interval.

### 7.9 Analog Input Connection Considerations

A simplified circuit for an analog input is shown in Figure 7-4. Since the analog pins are connected to a digital output, they have reverse biased diodes to VDD and Vss. The analog input therefore, must be between Vss and VDD. If the input voltage deviates from this range by more than 0.6V in either direction, one of the diodes is forward biased and a latchup may occur. A maximum source impedance of  $10 \ k\Omega$ is recommended for the analog sources. Any external component connected to an analog input pin, such as a capacitor or a Zener diode, should have very little leakage current.

# PIC16C62X

#### **FIGURE 9-11: EXTERNAL POWER-ON RESET CIRCUIT (FOR** SLOW VDD POWER-UP) Vdd Vdd D R R1 MCLR PIC16C62X С Note 1: External Power-on Reset circuit is required only if VDD power-up slope is too slow. The diode D helps discharge the capacitor quickly when VDD powers down. **2:** < 40 k $\Omega$ is recommended to make sure that voltage drop across R does not violate the device's electrical specification. **3:** R1 = $100\Omega$ to 1 k $\Omega$ will limit any current flowing into MCLR from external capacitor C in the event of MCLR/VPP pin

breakdown due to Electrostatic Discharge (ESD) or Electrical Overstress (EOS).

#### FIGURE 9-12: EXTERNAL BROWN-OUT PROTECTION CIRCUIT 1



- Note 1: This circuit will activate RESET when VDD goes below (Vz + 0.7V) where Vz = Zener voltage.
  - **2:** Internal Brown-out Reset circuitry should be disabled when using this circuit.

#### FIGURE 9-13: EXTERNAL BROWN-OUT PROTECTION CIRCUIT 2



**3:** Resistors should be adjusted for the characteristics of the transistor.

#### FIGURE 9-14: EXTERNAL BROWN-OUT PROTECTION CIRCUIT 3



This brown-out protection circuit employs Microchip Technology's MCP809 microcontroller supervisor. The MCP8XX and MCP1XX families of supervisors provide push-pull and open collector outputs with both high and low active RESET pins. There are 7 different trip point selections to accommodate 5V and 3V systems.

#### 9.5.1 RB0/INT INTERRUPT

External interrupt on RB0/INT pin is edge triggered, either rising if INTEDG bit (OPTION<6>) is set, or falling, if INTEDG bit is clear. When a valid edge appears on the RB0/INT pin, the INTF bit (INTCON<1>) is set. This interrupt can be disabled by clearing the INTE control bit (INTCON<4>). The INTF bit must be cleared in software in the interrupt service routine before reenabling this interrupt. The RB0/INT interrupt can wake-up the processor from SLEEP, if the INTE bit was set prior to going into SLEEP. The status of the GIE bit decides whether or not the processor branches to the interrupt vector following wake-up. See Section 9.8 for details on SLEEP and Figure 9-18 for timing of wakeup from SLEEP through RB0/INT interrupt.

#### 9.5.2 TMR0 INTERRUPT

An overflow (FFh  $\rightarrow$  00h) in the TMR0 register will set the T0IF (INTCON<2>) bit. The interrupt can be enabled/disabled by setting/clearing T0IE (INTCON<5>) bit. For operation of the Timer0 module, see Section 6.0.

#### 9.5.3 PORTB INTERRUPT

An input change on PORTB <7:4> sets the RBIF (INTCON<0>) bit. The interrupt can be enabled/disabled by setting/clearing the RBIE (INTCON<4>) bit. For operation of PORTB (Section 5.2).

| Note: | If a change on the I/O pin should occur   |
|-------|-------------------------------------------|
|       | when the read operation is being executed |
|       | (start of the Q2 cycle), then the RBIF    |
|       | interrupt flag may not get set.           |

#### 9.5.4 COMPARATOR INTERRUPT

See Section 7.6 for complete description of comparator interrupts.



#### FIGURE 9-16: INT PIN INTERRUPT TIMING

# **10.0 INSTRUCTION SET SUMMARY**

Each PIC16C62X instruction is a 14-bit word divided into an OPCODE which specifies the instruction type and one or more operands which further specify the operation of the instruction. The PIC16C62X instruction set summary in Table 10-2 lists **byte-oriented**, **bitoriented**, and **literal and control** operations. Table 10-1 shows the opcode field descriptions.

For **byte-oriented** instructions, 'f' represents a file register designator and 'd' represents a destination designator. The file register designator specifies which file register is to be used by the instruction.

The destination designator specifies where the result of the operation is to be placed. If 'd' is zero, the result is placed in the W register. If 'd' is one, the result is placed in the file register specified in the instruction.

For **bit-oriented** instructions, 'b' represents a bit field designator which selects the number of the bit affected by the operation, while 'f' represents the number of the file in which the bit is located.

For **literal and control** operations, 'k' represents an eight or eleven bit constant or literal value.

#### TABLE 10-1: OPCODE FIELD DESCRIPTIONS

| Field         | Description                                                                                                                                                                    |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| f             | Register file address (0x00 to 0x7F)                                                                                                                                           |
| W             | Working register (accumulator)                                                                                                                                                 |
| b             | Bit address within an 8-bit file register                                                                                                                                      |
| k             | Literal field, constant data or label                                                                                                                                          |
| х             | Don't care location (= 0 or 1)<br>The assembler will generate code with $x = 0$ . It is the<br>recommended form of use for compatibility with all<br>Microchip software tools. |
| d             | Destination select; d = 0: store result in W,<br>d = 1: store result in file register f.<br>Default is d = 1                                                                   |
| label         | Label name                                                                                                                                                                     |
| TOS           | Top of Stack                                                                                                                                                                   |
| PC            | Program Counter                                                                                                                                                                |
| PCLAT<br>H    | Program Counter High Latch                                                                                                                                                     |
| GIE           | Global Interrupt Enable bit                                                                                                                                                    |
| WDT           | Watchdog Timer/Counter                                                                                                                                                         |
| ТО            | Time-out bit                                                                                                                                                                   |
| PD            | Power-down bit                                                                                                                                                                 |
| dest          | Destination either the W register or the specified register file location                                                                                                      |
| []            | Options                                                                                                                                                                        |
| ()            | Contents                                                                                                                                                                       |
| $\rightarrow$ | Assigned to                                                                                                                                                                    |
| <>            | Register bit field                                                                                                                                                             |
| ∈             | In the set of                                                                                                                                                                  |
| italics       | User defined term (font is courier)                                                                                                                                            |

The instruction set is highly orthogonal and is grouped into three basic categories:

- · Byte-oriented operations
- **Bit-oriented** operations
- Literal and control operations

All instructions are executed within one single instruction cycle, unless a conditional test is true or the program counter is changed as a result of an instruction. In this case, the execution takes two instruction cycles with the second cycle executed as a NOP. One instruction cycle consists of four oscillator periods. Thus, for an oscillator frequency of 4 MHz, the normal instruction execution time is 1  $\mu$ s. If a conditional test is true or the program counter is changed as a result of an instruction, the instruction execution time is 2  $\mu$ s.

Table 10-1 lists the instructions recognized by the MPASM  $^{\rm TM}$  assembler.

Figure 10-1 shows the three general formats that the instructions can have.

| Note: | To maintain upward compatibility with     | 1 |  |  |  |  |  |  |  |  |
|-------|-------------------------------------------|---|--|--|--|--|--|--|--|--|
|       | future PICmicro® products, do not use the | ; |  |  |  |  |  |  |  |  |
|       | OPTION and TRIS instructions.             |   |  |  |  |  |  |  |  |  |

All examples use the following format to represent a hexadecimal number:

0xhh

where h signifies a hexadecimal digit.

# FIGURE 10-1: GENERAL FORMAT FOR INSTRUCTIONS



# 11.0 DEVELOPMENT SUPPORT

The PICmicro<sup>®</sup> microcontrollers are supported with a full range of hardware and software development tools:

- Integrated Development Environment
  - MPLAB® IDE Software
- Assemblers/Compilers/Linkers
  - MPASM<sup>™</sup> Assembler
  - MPLAB C17 and MPLAB C18 C Compilers
  - MPLINK<sup>™</sup> Object Linker/ MPLIB<sup>™</sup> Object Librarian
  - MPLAB C30 C Compiler
  - MPLAB ASM30 Assembler/Linker/Library
- · Simulators
  - MPLAB SIM Software Simulator
- MPLAB dsPIC30 Software Simulator
- Emulators
  - MPLAB ICE 2000 In-Circuit Emulator
  - MPLAB ICE 4000 In-Circuit Emulator
- In-Circuit Debugger
- MPLAB ICD 2
- Device Programmers
  - PRO MATE® II Universal Device Programmer
  - PICSTART<sup>®</sup> Plus Development Programmer
- Low Cost Demonstration Boards
  - PICDEM<sup>™</sup> 1 Demonstration Board
  - PICDEM.net<sup>™</sup> Demonstration Board
  - PICDEM 2 Plus Demonstration Board
  - PICDEM 3 Demonstration Board
  - PICDEM 4 Demonstration Board
  - PICDEM 17 Demonstration Board
  - PICDEM 18R Demonstration Board
  - PICDEM LIN Demonstration Board
  - PICDEM USB Demonstration Board
- Evaluation Kits
  - KEELOQ®
  - PICDEM MSC
  - microID®
  - CAN
  - PowerSmart®
  - Analog

### 11.1 MPLAB Integrated Development Environment Software

The MPLAB IDE software brings an ease of software development previously unseen in the 8/16-bit microcontroller market. The MPLAB IDE is a Windows<sup>®</sup> based application that contains:

- · An interface to debugging tools
  - simulator
  - programmer (sold separately)
  - emulator (sold separately)
  - in-circuit debugger (sold separately)
- · A full-featured editor with color coded context
- · A multiple project manager
- Customizable data windows with direct edit of contents
- · High level source code debugging
- Mouse over variable inspection
- Extensive on-line help
- The MPLAB IDE allows you to:
- Edit your source files (either assembly or C)
- One touch assemble (or compile) and download to PICmicro emulator and simulator tools (automatically updates all project information)
- Debug using:
  - source files (assembly or C)
  - absolute listing file (mixed assembly and C)
  - machine code

MPLAB IDE supports multiple debugging tools in a single development paradigm, from the cost effective simulators, through low cost in-circuit debuggers, to full-featured emulators. This eliminates the learning curve when upgrading to tools with increasing flexibility and power.

#### 11.2 MPASM Assembler

The MPASM assembler is a full-featured, universal macro assembler for all PICmicro MCUs.

The MPASM assembler generates relocatable object files for the MPLINK object linker, Intel<sup>®</sup> standard HEX files, MAP files to detail memory usage and symbol reference, absolute LST files that contain source lines and generated machine code and COFF files for debugging.

The MPASM assembler features include:

- Integration into MPLAB IDE projects
- · User defined macros to streamline assembly code
- Conditional assembly for multi-purpose source files
- Directives that allow complete control over the assembly process

# 11.14 PICDEM 1 PICmicro Demonstration Board

The PICDEM 1 demonstration board demonstrates the capabilities of the PIC16C5X (PIC16C54 to PIC16C58A), PIC16C61, PIC16C62X, PIC16C71, PIC16C8X, PIC17C42, PIC17C43 and PIC17C44. All necessary hardware and software is included to run basic demo programs. The sample microcontrollers provided with the PICDEM 1 demonstration board can be programmed with a PRO MATE II device programmer, or a PICSTART Plus development programmer. The PICDEM 1 demonstration board can be connected to the MPLAB ICE in-circuit emulator for testing. A prototype area extends the circuitry for additional application components. Features include analog input, push button switches and eight LEDs.

#### 11.15 PICDEM.net Internet/Ethernet Demonstration Board

The PICDEM.net demonstration board is an Internet/ Ethernet demonstration board using the PIC18F452 microcontroller and TCP/IP firmware. The board supports any 40-pin DIP device that conforms to the standard pinout used by the PIC16F877 or PIC18C452. This kit features a user friendly TCP/IP stack, web server with HTML, a 24L256 Serial EEPROM for Xmodem download to web pages into Serial EEPROM, ICSP/MPLAB ICD 2 interface connector, an Ethernet interface, RS-232 interface, and a 16 x 2 LCD display. Also included is the book and CD-ROM *"TCP/IP Lean, Web Servers for Embedded Systems,"* by Jeremy Bentham

### 11.16 PICDEM 2 Plus Demonstration Board

The PICDEM 2 Plus demonstration board supports many 18-, 28-, and 40-pin microcontrollers, including PIC16F87X and PIC18FXX2 devices. All the necessary hardware and software is included to run the demonstration programs. The sample microcontrollers provided with the PICDEM 2 demonstration board can be programmed with a PRO MATE II device programmer, PICSTART Plus development programmer, or MPLAB ICD 2 with a Universal Programmer Adapter. The MPLAB ICD 2 and MPLAB ICE in-circuit emulators may also be used with the PICDEM 2 demonstration board to test firmware. A prototype area extends the circuitry for additional application components. Some of the features include an RS-232 interface, a 2 x 16 LCD display, a piezo speaker, an on-board temperature sensor, four LEDs, and sample PIC18F452 and PIC16F877 FLASH microcontrollers.

# 11.17 PICDEM 3 PIC16C92X Demonstration Board

The PICDEM 3 demonstration board supports the PIC16C923 and PIC16C924 in the PLCC package. All the necessary hardware and software is included to run the demonstration programs.

# 11.18 PICDEM 4 8/14/18-Pin Demonstration Board

The PICDEM 4 can be used to demonstrate the capabilities of the 8-, 14-, and 18-pin PIC16XXXX and PIC18XXXX MCUs, including the PIC16F818/819, PIC16F87/88, PIC16F62XA and the PIC18F1320 family of microcontrollers. PICDEM 4 is intended to showcase the many features of these low pin count parts, including LIN and Motor Control using ECCP. Special provisions are made for low power operation with the supercapacitor circuit, and jumpers allow onboard hardware to be disabled to eliminate current draw in this mode. Included on the demo board are provisions for Crystal, RC or Canned Oscillator modes, a five volt regulator for use with a nine volt wall adapter or battery, DB-9 RS-232 interface, ICD connector for programming via ICSP and development with MPLAB ICD 2, 2x16 liquid crystal display, PCB footprints for H-Bridge motor driver, LIN transceiver and EEPROM. Also included are: header for expansion, eight LEDs, four potentiometers, three push buttons and a prototyping area. Included with the kit is a PIC16F627A and a PIC18F1320. Tutorial firmware is included along with the User's Guide.

# 11.19 PICDEM 17 Demonstration Board

The PICDEM 17 demonstration board is an evaluation board that demonstrates the capabilities of several Microchip microcontrollers, including PIC17C752, PIC17C756A, PIC17C762 and PIC17C766. A programmed sample is included. The PRO MATE II device programmer, or the PICSTART Plus development programmer, can be used to reprogram the device for user tailored application development. The PICDEM 17 demonstration board supports program download and execution from external on-board FLASH memory. A generous prototype area is available for user hardware expansion.

# PIC16C62X





**2**: The maximum rated speed of the part limits the permissible combinations of voltage and frequency. Please reference the Product Identification System section for the maximum rated speed of the parts.





# PIC16C62X





### 12.3 DC CHARACTERISTICS: PIC16CR62XA-04 (Commercial, Industrial, Extended) PIC16CR62XA-20 (Commercial, Industrial, Extended) PIC16LCR62XA-04 (Commercial, Industrial, Extended)

| PIC16CR62XA-04<br>PIC16CR62XA-20 |      |                                               | Standard Operating Conditions (unless otherwise stated)Operating temperature $-40^{\circ}$ C $\leq$ TA $\leq$ +85°C for industrial and $0^{\circ}$ C $\leq$ TA $\leq$ +70°C for commercial and $-40^{\circ}$ C $<$ TA $\leq$ +125°C for extended |                                                                                                                                                                                                                                          |           |       |                                                                          |  |  |  |  |  |
|----------------------------------|------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------|--------------------------------------------------------------------------|--|--|--|--|--|
| PIC16LCR62XA-04                  |      |                                               |                                                                                                                                                                                                                                                  | Standard Operating Conditions (unless otherwise stated)Operating temperature $-40^{\circ}$ C $\leq$ TA $\leq$ +85°C for industrial and0°C $\leq$ TA $\leq$ +70°C for commercial and $-40^{\circ}$ C $\leq$ TA $\leq$ +125°C for extended |           |       |                                                                          |  |  |  |  |  |
| Param.<br>No.                    | Sym  | Characteristic                                | Min                                                                                                                                                                                                                                              | Тур†                                                                                                                                                                                                                                     | Мах       | Units | Conditions                                                               |  |  |  |  |  |
| D001                             | Vdd  | Supply Voltage                                | 3.0                                                                                                                                                                                                                                              | _                                                                                                                                                                                                                                        | 5.5       | V     | See Figures 12-7, 12-8, 12-9                                             |  |  |  |  |  |
| D001                             | Vdd  | Supply Voltage                                | 2.5                                                                                                                                                                                                                                              | —                                                                                                                                                                                                                                        | 5.5       | V     | See Figures 12-7, 12-8, 12-9                                             |  |  |  |  |  |
| D002                             | Vdr  | RAM Data Retention<br>Voltage <sup>(1)</sup>  | -                                                                                                                                                                                                                                                | 1.5*                                                                                                                                                                                                                                     | —         | V     | Device in SLEEP mode                                                     |  |  |  |  |  |
| D002                             | Vdr  | RAM Data Retention<br>Voltage <sup>(1)</sup>  | -                                                                                                                                                                                                                                                | 1.5*                                                                                                                                                                                                                                     | _         | V     | Device in SLEEP mode                                                     |  |  |  |  |  |
| D003                             | VPOR | VDD start voltage to<br>ensure Power-on Reset | —                                                                                                                                                                                                                                                | Vss                                                                                                                                                                                                                                      |           | V     | See section on Power-on Reset for details                                |  |  |  |  |  |
| D003                             | VPOR | VDD start voltage to<br>ensure Power-on Reset | —                                                                                                                                                                                                                                                | Vss                                                                                                                                                                                                                                      |           | V     | See section on Power-on Reset for details                                |  |  |  |  |  |
| D004                             | SVDD | VDD rise rate to ensure<br>Power-on Reset     | 0.05*                                                                                                                                                                                                                                            | —                                                                                                                                                                                                                                        | _         | V/ms  | See section on Power-on Reset for details                                |  |  |  |  |  |
| D004                             | SVDD | VDD rise rate to ensure<br>Power-on Reset     | 0.05*                                                                                                                                                                                                                                            | _                                                                                                                                                                                                                                        | _         | V/ms  | See section on Power-on Reset for details                                |  |  |  |  |  |
| D005                             | VBOR | Brown-out Detect Voltage                      | 3.7                                                                                                                                                                                                                                              | 4.0                                                                                                                                                                                                                                      | 4.35      | V     | BOREN configuration bit is cleared                                       |  |  |  |  |  |
| D005                             | VBOR | Brown-out Detect Voltage                      | 3.7                                                                                                                                                                                                                                              | 4.0                                                                                                                                                                                                                                      | 4.35      | V     | BOREN configuration bit is cleared                                       |  |  |  |  |  |
| D010                             | IDD  | Supply Current <sup>(2)</sup>                 | -                                                                                                                                                                                                                                                | 1.2                                                                                                                                                                                                                                      | 1.7       | mA    | Fosc = 4 MHz, VDD = 5.5V, WDT disabled, XT mode,<br>(Note 4)*            |  |  |  |  |  |
|                                  |      |                                               | _                                                                                                                                                                                                                                                | 500                                                                                                                                                                                                                                      | 900       | μA    | Fosc = 4 MHz, VDD = 3.0V, WDT disabled, XT mode,<br>(Note 4)             |  |  |  |  |  |
|                                  |      |                                               | -                                                                                                                                                                                                                                                | 1.0                                                                                                                                                                                                                                      | 2.0       | mA    | Fosc = 10 MHz, VDD = 3.0V, WDT disabled, HS mode,<br>(Note 6)            |  |  |  |  |  |
|                                  |      |                                               |                                                                                                                                                                                                                                                  | 4.0                                                                                                                                                                                                                                      | 7.0       | mA    | FOSC = 20 MHz, VDD = 5.5V, WD1 disabled <sup>*</sup> , HS                |  |  |  |  |  |
|                                  |      |                                               |                                                                                                                                                                                                                                                  | 3.0                                                                                                                                                                                                                                      | 0.0<br>70 |       | Fose = 20 MHz Vpp = 4 5V WDT disabled HS mode                            |  |  |  |  |  |
|                                  |      |                                               |                                                                                                                                                                                                                                                  | 55                                                                                                                                                                                                                                       | 10        | μΛ    | Fose = $32 \text{ kHz}$ , VDD = $3.0\text{V}$ , WDT disabled, LP mode    |  |  |  |  |  |
| D010                             | IDD  | Supply Current <sup>(2)</sup>                 | -                                                                                                                                                                                                                                                | 1.2                                                                                                                                                                                                                                      | 1.7       | mA    | Fosc = 4.0 MHz, VDD = 5.5V, WDT disabled, XT<br>mode, ( <b>Note 4</b> )* |  |  |  |  |  |
|                                  |      |                                               | -                                                                                                                                                                                                                                                | 400                                                                                                                                                                                                                                      | 800       | μA    | Fosc = 4.0 MHz, VDD = 2.5V, WDT disabled, XT mode (Note 4)               |  |  |  |  |  |
|                                  |      |                                               | -                                                                                                                                                                                                                                                | 35                                                                                                                                                                                                                                       | 70        | μA    | Fosc = 32 kHz, VDD = 2.5V, WDT disabled, LP mode                         |  |  |  |  |  |

# 12.6 DC Characteristics:

# PIC16C620A/C621A/C622A-40<sup>(3)</sup> (Commercial) PIC16CR620A-40<sup>(3)</sup> (Commercial)

| DC CHARACTERISTICS<br>Power Supply Pins |      | Standard Operating Conditions (unless otherwise stated)<br>Operating temperature $0^{\circ}C \le TA \le +70^{\circ}C$ for commercial |                    |            |          |                                                                          |
|-----------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------|----------|--------------------------------------------------------------------------|
| Characteristic                          | Sym  | Min                                                                                                                                  | Тур <sup>(1)</sup> | Max        | Units    | Conditions                                                               |
| Supply Voltage                          | Vdd  | 4.5                                                                                                                                  | _                  | 5.5        | V        | HS Option from 20 - 40 MHz                                               |
| Supply Current <sup>(2)</sup>           | IDD  | _                                                                                                                                    | 5.5<br>7.7         | 11.5<br>16 | mA<br>mA | Fosc = 40 MHz, VDD = 4.5V, HS mode<br>Fosc = 40 MHz, VDD = 5.5V, HS mode |
| HS Oscillator Operating<br>Frequency    | Fosc | 20                                                                                                                                   | _                  | 40         | MHz      | OSC1 pin is externally driven,<br>OSC2 pin not connected                 |
| Input Low Voltage OSC1                  | Vi∟  | Vss                                                                                                                                  | _                  | 0.2VDD     | V        | HS mode, OSC1 externally driven                                          |
| Input High Voltage OSC1                 | Vih  | 0.8Vdd                                                                                                                               | _                  | Vdd        | V        | HS mode, OSC1 externally driven                                          |

\* These parameters are characterized but not tested.

**Note 1:** Data in the Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested.

2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern, and temperature also have an impact on the current consumption.

a) The test conditions for all IDD measurements in Active Operation mode are:

OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to Vss,

T0CKI = VDD, MCLR = VDD; WDT disabled, HS mode with OSC2 not connected.

**3:** For device operation between DC and 20 MHz. See Table 12-1 and Table 12-2.

# 12.7 AC Characteristics: PIC16C620A/C621A/C622A-40<sup>(2)</sup> (Commercial) PIC16CR620A-40<sup>(2)</sup> (Commercial)

| AC CHARACTERISTICS<br>All Pins Except Power Supply Pir    | IS         |    | Standard Operating Conditions (unless otherwise stated)Operating temperature $0^{\circ}C \leq TA \leq +70^{\circ}C$ for commercial |     |       |                                      |  |
|-----------------------------------------------------------|------------|----|------------------------------------------------------------------------------------------------------------------------------------|-----|-------|--------------------------------------|--|
| Characteristic Sym Min                                    |            |    |                                                                                                                                    | Max | Units | Conditions                           |  |
| External CLKIN Frequency                                  | Fosc       | 20 | _                                                                                                                                  | 40  | MHz   | HS mode, OSC1 externally driven      |  |
| External CLKIN Period                                     | Tosc       | 25 |                                                                                                                                    | 50  | ns    | HS mode (40), OSC1 externally driven |  |
| Clock in (OSC1) Low or High Time                          | TosL, TosH | 6  |                                                                                                                                    |     | ns    | HS mode, OSC1 externally driven      |  |
| Clock in (OSC1) Rise or Fall Time                         | TosR, TosF | _  | —                                                                                                                                  | 6.5 | ns    | HS mode, OSC1 externally driven      |  |
| OSC1↑ (Q1 cycle) to Port out valid                        | TosH2IoV   | _  |                                                                                                                                    | 100 | ns    | —                                    |  |
| OSC1↑ (Q2 cycle) to Port input invalid (I/O in hold time) | TosH2iol   | 50 | _                                                                                                                                  | —   | ns    |                                      |  |

Note 1: Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

2: For device operation between DC and 20 MHz. See Table 12-1 and Table 12-2.

# PIC16C62X









# 14.0 PACKAGING INFORMATION

18-Lead Ceramic Dual In-line with Window (JW) – 300 mil (CERDIP)



|                            | Units  | INCHES* |      |      | MILLIMETERS |       |       |
|----------------------------|--------|---------|------|------|-------------|-------|-------|
| Dimension                  | Limits | MIN     | NOM  | MAX  | MIN         | NOM   | MAX   |
| Number of Pins             | n      |         | 18   |      |             | 18    |       |
| Pitch                      | р      |         | .100 |      |             | 2.54  |       |
| Top to Seating Plane       | Α      | .170    | .183 | .195 | 4.32        | 4.64  | 4.95  |
| Ceramic Package Height     | A2     | .155    | .160 | .165 | 3.94        | 4.06  | 4.19  |
| Standoff                   | A1     | .015    | .023 | .030 | 0.38        | 0.57  | 0.76  |
| Shoulder to Shoulder Width | E      | .300    | .313 | .325 | 7.62        | 7.94  | 8.26  |
| Ceramic Pkg. Width         | E1     | .285    | .290 | .295 | 7.24        | 7.37  | 7.49  |
| Overall Length             | D      | .880    | .900 | .920 | 22.35       | 22.86 | 23.37 |
| Tip to Seating Plane       | L      | .125    | .138 | .150 | 3.18        | 3.49  | 3.81  |
| Lead Thickness             | С      | .008    | .010 | .012 | 0.20        | 0.25  | 0.30  |
| Upper Lead Width           | B1     | .050    | .055 | .060 | 1.27        | 1.40  | 1.52  |
| Lower Lead Width           | В      | .016    | .019 | .021 | 0.41        | 0.47  | 0.53  |
| Overall Row Spacing §      | eB     | .345    | .385 | .425 | 8.76        | 9.78  | 10.80 |
| Window Width               | W1     | .130    | .140 | .150 | 3.30        | 3.56  | 3.81  |
| Window Length              | W2     | .190    | .200 | .210 | 4.83        | 5.08  | 5.33  |

\* Controlling Parameter
§ Significant Characteristic
JEDEC Equivalent: MO-036
Drawing No. C04-010

# 18-Lead Plastic Small Outline (SO) - Wide, 300 mil (SOIC)







|                          | Units | INCHES* |      |      | MILLIMETERS |       |       |
|--------------------------|-------|---------|------|------|-------------|-------|-------|
| Dimension Limits         |       | MIN     | NOM  | MAX  | MIN         | NOM   | MAX   |
| Number of Pins           | n     |         | 18   |      |             | 18    |       |
| Pitch                    | р     |         | .050 |      |             | 1.27  |       |
| Overall Height           | А     | .093    | .099 | .104 | 2.36        | 2.50  | 2.64  |
| Molded Package Thickness | A2    | .088    | .091 | .094 | 2.24        | 2.31  | 2.39  |
| Standoff §               | A1    | .004    | .008 | .012 | 0.10        | 0.20  | 0.30  |
| Overall Width            | E     | .394    | .407 | .420 | 10.01       | 10.34 | 10.67 |
| Molded Package Width     | E1    | .291    | .295 | .299 | 7.39        | 7.49  | 7.59  |
| Overall Length           | D     | .446    | .454 | .462 | 11.33       | 11.53 | 11.73 |
| Chamfer Distance         | h     | .010    | .020 | .029 | 0.25        | 0.50  | 0.74  |
| Foot Length              | L     | .016    | .033 | .050 | 0.41        | 0.84  | 1.27  |
| Foot Angle               | ф     | 0       | 4    | 8    | 0           | 4     | 8     |
| Lead Thickness           | С     | .009    | .011 | .012 | 0.23        | 0.27  | 0.30  |
| Lead Width               | В     | .014    | .017 | .020 | 0.36        | 0.42  | 0.51  |
| Mold Draft Angle Top     | α     | 0       | 12   | 15   | 0           | 12    | 15    |
| Mold Draft Angle Bottom  | β     | 0       | 12   | 15   | 0           | 12    | 15    |

\* Controlling Parameter § Significant Characteristic

Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MS-013

Drawing No. C04-051

# INDEX

| Α                      |    |
|------------------------|----|
| ADDLW Instruction      | 63 |
| ADDWF Instruction      | 63 |
| ANDLW Instruction      | 63 |
| ANDWF Instruction      | 63 |
| Architectural Overview | 9  |
| Assembler              |    |
| MPASM Assembler        | 75 |
| В                      |    |

| 8                                 |    |
|-----------------------------------|----|
| BCF Instruction                   | 64 |
| Block Diagram                     |    |
| TIMER0                            |    |
| TMR0/WDT PRESCALER                | 34 |
| Brown-Out Detect (BOD)            | 50 |
| BSF Instruction                   | 64 |
| BTFSC Instruction                 | 64 |
| BTFSS Instruction                 | 65 |
| С                                 |    |
| C Compilers                       |    |
| MPLAB C17                         | 76 |
| MPLAB C18                         | 76 |
| MPLAB C30                         | 76 |
| CALL Instruction                  | 65 |
| Clocking Scheme/Instruction Cycle | 12 |
| CLRF Instruction                  | 65 |
| CLRW Instruction                  | 66 |
| CLRWDT Instruction                |    |
| Code Brotestian                   | 60 |

| C Compilers                       |    |
|-----------------------------------|----|
| MPLAB C17                         | 76 |
| MPLAB C18                         | 76 |
| MPLAB C30                         | 76 |
| CALL Instruction                  | 65 |
| Clocking Scheme/Instruction Cycle | 12 |
| CLRF Instruction                  | 65 |
| CLRW Instruction                  |    |
| CLRWDT Instruction                | 66 |
| Code Protection                   | 60 |
| COMF Instruction                  |    |
| Comparator Configuration          |    |
| Comparator Interrupts             | 41 |
| Comparator Module                 |    |
| Comparator Operation              |    |
| Comparator Reference              |    |
| Configuration Bits                |    |
| Configuring the Voltage Reference |    |
| Crystal Operation                 |    |
|                                   |    |

# D

| Data Memory Organization            |
|-------------------------------------|
| DC Characteristics                  |
| PIC16C717/770/771                   |
| DECF Instruction                    |
| DECFSZ Instruction                  |
| Demonstration Boards                |
| PICDEM 1                            |
| PICDEM 17                           |
| PICDEM 18R PIC18C601/80179          |
| PICDEM 2 Plus78                     |
| PICDEM 3 PIC16C92X                  |
| PICDEM 4                            |
| PICDEM LIN PIC16C43X79              |
| PICDEM USB PIC16C7X579              |
| PICDEM.net Internet/Ethernet        |
| Development Support75               |
| E                                   |
| Errata3                             |
| Evaluation and Programming Tools    |
| External Crystal Oscillator Circuit |
| G                                   |
| General purpose Register File       |
| GOTO Instruction                    |

I

| I/O Ports                                         | 25        |
|---------------------------------------------------|-----------|
| I/O Programming Considerations                    | 30        |
| ID Locations                                      | 60        |
| INCEST Instruction                                | 67<br>60  |
| In-Circuit Serial Programming                     | 60<br>60  |
| Indirect Addressing, INDF and FSR Registers       | 24        |
| Instruction Flow/Pipelining                       | 12        |
| Instruction Set                                   |           |
| ADDLW                                             | 63        |
|                                                   | 63        |
|                                                   | 63<br>63  |
| BCF                                               | 64        |
| BSF                                               | 64        |
| BTFSC                                             | 64        |
| BTFSS                                             | 65        |
| CALL                                              | 65        |
| CLRF                                              | 65        |
|                                                   | 00<br>66  |
| COME                                              | 66<br>66  |
| DECF                                              | 66        |
| DECFSZ                                            | 67        |
| GOTO                                              | 67        |
| INCF                                              | 67        |
| INCFSZ                                            | 68        |
| IORLW                                             | 68        |
|                                                   | 68        |
|                                                   | 69<br>69  |
|                                                   | 00<br>60  |
| NOP                                               | 69<br>69  |
| OPTION                                            | 69        |
| RETFIE                                            | 70        |
| RETLW                                             | 70        |
| RETURN                                            | 70        |
| RLF                                               | 71        |
| RRF                                               | 71        |
| SLEEP                                             | 71        |
| SUBWE                                             | 1 Z<br>72 |
| SWAPF                                             | 73        |
| TRIS                                              | 73        |
| XORLW                                             | 73        |
| XORWF                                             | 73        |
| Instruction Set Summary                           | 61        |
| INT Interrupt                                     | 56        |
| INICON Register                                   | 20        |
| Interrupts                                        | 55<br>68  |
| IORWE Instruction                                 | 68        |
| M                                                 | 00        |
| IVI                                               | ~~        |
| MOVE Instruction                                  | 69<br>60  |
| MOV/WE Instruction                                | 00<br>69  |
| MPLAB ASM30 Assembler, Linker, Librarian          | 76        |
| MPLAB ICD 2 In-Circuit Debugger                   | 77        |
| MPLAB ICE 2000 High Performance Universal         |           |
| In-Circuit Emulator                               | 77        |
| MPLAB ICE 4000 High Performance Universal         |           |
| In-Circuit Emulator                               | 77        |
| MPLAB Integrated Development Environment Software | 75<br>76  |
| INIPLINK ODJECT LINKER/INIPLIB ODJECT LIDRARIAN   | 10        |